blob: ab3412672e36253fdea95f032d5a0a2540be68d9 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080030
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040031#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040032
Sujith394cf0a2009-02-09 13:26:54 +053033#define ATHEROS_VENDOR_ID 0x168c
34#define AR5416_DEVID_PCI 0x0023
35#define AR5416_DEVID_PCIE 0x0024
36#define AR9160_DEVID_PCI 0x0027
37#define AR9280_DEVID_PCI 0x0029
38#define AR9280_DEVID_PCIE 0x002a
39#define AR9285_DEVID_PCIE 0x002b
40#define AR5416_AR9100_DEVID 0x000b
41#define AR_SUBVENDOR_ID_NOG 0x0e11
42#define AR_SUBVENDOR_ID_NEW_A 0x7065
43#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* Register read/write primitives */
David S. Miller2d6a5e92009-03-17 15:01:30 -070046#define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val))
47#define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070048
Sujith394cf0a2009-02-09 13:26:54 +053049#define SM(_v, _f) (((_v) << _f##_S) & _f)
50#define MS(_v, _f) (((_v) & _f) >> _f##_S)
51#define REG_RMW(_a, _r, _set, _clr) \
52 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
53#define REG_RMW_FIELD(_a, _r, _f, _v) \
54 REG_WRITE(_a, _r, \
55 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
56#define REG_SET_BIT(_a, _r, _f) \
57 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
58#define REG_CLR_BIT(_a, _r, _f) \
59 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070060
Sujith394cf0a2009-02-09 13:26:54 +053061#define DO_DELAY(x) do { \
62 if ((++(x) % 64) == 0) \
63 udelay(1); \
64 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujith394cf0a2009-02-09 13:26:54 +053066#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
67 int r; \
68 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
69 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
70 INI_RA((iniarray), r, (column))); \
71 DO_DELAY(regWr); \
72 } \
73 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070074
Sujith394cf0a2009-02-09 13:26:54 +053075#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
76#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
77#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
78#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
79#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
80#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070081
Sujith394cf0a2009-02-09 13:26:54 +053082#define AR_GPIOD_MASK 0x00001FFF
83#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Sujith394cf0a2009-02-09 13:26:54 +053085#define BASE_ACTIVATE_DELAY 100
86#define RTC_PLL_SETTLE_DELAY 1000
87#define COEF_SCALE_S 24
88#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070089
Sujith394cf0a2009-02-09 13:26:54 +053090#define ATH9K_ANTENNA0_CHAINMASK 0x1
91#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070092
Sujith394cf0a2009-02-09 13:26:54 +053093#define ATH9K_NUM_DMA_DEBUG_REGS 8
94#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Sujith394cf0a2009-02-09 13:26:54 +053096#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +053097#define AH_WAIT_TIMEOUT 100000 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +053098#define AH_TIME_QUANTUM 10
99#define AR_KEYTABLE_SIZE 128
100#define POWER_UP_TIME 200000
101#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define CAB_TIMEOUT_VAL 10
104#define BEACON_TIMEOUT_VAL 10
105#define MIN_BEACON_TIMEOUT_VAL 1
106#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107
Sujith394cf0a2009-02-09 13:26:54 +0530108#define INIT_CONFIG_STATUS 0x00000000
109#define INIT_RSSI_THR 0x00000700
110#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujith394cf0a2009-02-09 13:26:54 +0530112#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113
Sujith394cf0a2009-02-09 13:26:54 +0530114enum wireless_mode {
115 ATH9K_MODE_11A = 0,
116 ATH9K_MODE_11B = 2,
117 ATH9K_MODE_11G = 3,
118 ATH9K_MODE_11NA_HT20 = 6,
119 ATH9K_MODE_11NG_HT20 = 7,
120 ATH9K_MODE_11NA_HT40PLUS = 8,
121 ATH9K_MODE_11NA_HT40MINUS = 9,
122 ATH9K_MODE_11NG_HT40PLUS = 10,
123 ATH9K_MODE_11NG_HT40MINUS = 11,
124 ATH9K_MODE_MAX
125};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126
Sujith394cf0a2009-02-09 13:26:54 +0530127enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530128 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
129 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
130 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
131 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
132 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
133 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
134 ATH9K_HW_CAP_VEOL = BIT(6),
135 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
136 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
137 ATH9K_HW_CAP_HT = BIT(9),
138 ATH9K_HW_CAP_GTT = BIT(10),
139 ATH9K_HW_CAP_FASTCC = BIT(11),
140 ATH9K_HW_CAP_RFSILENT = BIT(12),
141 ATH9K_HW_CAP_CST = BIT(13),
142 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
143 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
144 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
145 ATH9K_HW_CAP_BT_COEX = BIT(17)
Sujith394cf0a2009-02-09 13:26:54 +0530146};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147
Sujith394cf0a2009-02-09 13:26:54 +0530148enum ath9k_capability_type {
149 ATH9K_CAP_CIPHER = 0,
150 ATH9K_CAP_TKIP_MIC,
151 ATH9K_CAP_TKIP_SPLIT,
Sujith394cf0a2009-02-09 13:26:54 +0530152 ATH9K_CAP_DIVERSITY,
153 ATH9K_CAP_TXPOW,
Sujith394cf0a2009-02-09 13:26:54 +0530154 ATH9K_CAP_MCAST_KEYSRCH,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530155 ATH9K_CAP_DS
Sujith394cf0a2009-02-09 13:26:54 +0530156};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157
Sujith394cf0a2009-02-09 13:26:54 +0530158struct ath9k_hw_capabilities {
159 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
160 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
161 u16 total_queues;
162 u16 keycache_size;
163 u16 low_5ghz_chan, high_5ghz_chan;
164 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530165 u16 rts_aggr_limit;
166 u8 tx_chainmask;
167 u8 rx_chainmask;
168 u16 tx_triglevel_max;
169 u16 reg_cap;
170 u8 num_gpio_pins;
171 u8 num_antcfg_2ghz;
172 u8 num_antcfg_5ghz;
173};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174
Sujith394cf0a2009-02-09 13:26:54 +0530175struct ath9k_ops_config {
176 int dma_beacon_response_time;
177 int sw_beacon_response_time;
178 int additional_swba_backoff;
179 int ack_6mb;
180 int cwm_ignore_extcca;
181 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530182 u8 pcie_clock_req;
183 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530184 u8 analog_shiftreg;
185 u8 ht_enable;
186 u32 ofdm_trig_low;
187 u32 ofdm_trig_high;
188 u32 cck_trig_high;
189 u32 cck_trig_low;
190 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530191 u16 diversity_control;
192 u16 antenna_switch_swap;
193 int serialize_regmode;
Sujith0ef1f162009-03-30 15:28:35 +0530194 bool intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530195#define SPUR_DISABLE 0
196#define SPUR_ENABLE_IOCTL 1
197#define SPUR_ENABLE_EEPROM 2
198#define AR_EEPROM_MODAL_SPURS 5
199#define AR_SPUR_5413_1 1640
200#define AR_SPUR_5413_2 1200
201#define AR_NO_SPUR 0x8000
202#define AR_BASE_FREQ_2GHZ 2300
203#define AR_BASE_FREQ_5GHZ 4900
204#define AR_SPUR_FEEQ_BOUND_HT40 19
205#define AR_SPUR_FEEQ_BOUND_HT20 10
206 int spurmode;
207 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
208};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700209
Sujith394cf0a2009-02-09 13:26:54 +0530210enum ath9k_int {
211 ATH9K_INT_RX = 0x00000001,
212 ATH9K_INT_RXDESC = 0x00000002,
213 ATH9K_INT_RXNOFRM = 0x00000008,
214 ATH9K_INT_RXEOL = 0x00000010,
215 ATH9K_INT_RXORN = 0x00000020,
216 ATH9K_INT_TX = 0x00000040,
217 ATH9K_INT_TXDESC = 0x00000080,
218 ATH9K_INT_TIM_TIMER = 0x00000100,
219 ATH9K_INT_TXURN = 0x00000800,
220 ATH9K_INT_MIB = 0x00001000,
221 ATH9K_INT_RXPHY = 0x00004000,
222 ATH9K_INT_RXKCM = 0x00008000,
223 ATH9K_INT_SWBA = 0x00010000,
224 ATH9K_INT_BMISS = 0x00040000,
225 ATH9K_INT_BNR = 0x00100000,
226 ATH9K_INT_TIM = 0x00200000,
227 ATH9K_INT_DTIM = 0x00400000,
228 ATH9K_INT_DTIMSYNC = 0x00800000,
229 ATH9K_INT_GPIO = 0x01000000,
230 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530231 ATH9K_INT_TSFOOR = 0x04000000,
Sujith394cf0a2009-02-09 13:26:54 +0530232 ATH9K_INT_CST = 0x10000000,
233 ATH9K_INT_GTT = 0x20000000,
234 ATH9K_INT_FATAL = 0x40000000,
235 ATH9K_INT_GLOBAL = 0x80000000,
236 ATH9K_INT_BMISC = ATH9K_INT_TIM |
237 ATH9K_INT_DTIM |
238 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530239 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530240 ATH9K_INT_CABEND,
241 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
242 ATH9K_INT_RXDESC |
243 ATH9K_INT_RXEOL |
244 ATH9K_INT_RXORN |
245 ATH9K_INT_TXURN |
246 ATH9K_INT_TXDESC |
247 ATH9K_INT_MIB |
248 ATH9K_INT_RXPHY |
249 ATH9K_INT_RXKCM |
250 ATH9K_INT_SWBA |
251 ATH9K_INT_BMISS |
252 ATH9K_INT_GPIO,
253 ATH9K_INT_NOCARD = 0xffffffff
254};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700255
Sujith394cf0a2009-02-09 13:26:54 +0530256#define CHANNEL_CW_INT 0x00002
257#define CHANNEL_CCK 0x00020
258#define CHANNEL_OFDM 0x00040
259#define CHANNEL_2GHZ 0x00080
260#define CHANNEL_5GHZ 0x00100
261#define CHANNEL_PASSIVE 0x00200
262#define CHANNEL_DYN 0x00400
263#define CHANNEL_HALF 0x04000
264#define CHANNEL_QUARTER 0x08000
265#define CHANNEL_HT20 0x10000
266#define CHANNEL_HT40PLUS 0x20000
267#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700268
Sujith394cf0a2009-02-09 13:26:54 +0530269#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
270#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
271#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
272#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
273#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
274#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
275#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
276#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
277#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
278#define CHANNEL_ALL \
279 (CHANNEL_OFDM| \
280 CHANNEL_CCK| \
281 CHANNEL_2GHZ | \
282 CHANNEL_5GHZ | \
283 CHANNEL_HT20 | \
284 CHANNEL_HT40PLUS | \
285 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700286
Sujith394cf0a2009-02-09 13:26:54 +0530287struct ath9k_channel {
288 struct ieee80211_channel *chan;
289 u16 channel;
290 u32 channelFlags;
291 u32 chanmode;
292 int32_t CalValid;
293 bool oneTimeCalsDone;
294 int8_t iCoff;
295 int8_t qCoff;
296 int16_t rawNoiseFloor;
297};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700298
Sujith394cf0a2009-02-09 13:26:54 +0530299#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
300 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
301 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
302 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
303#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
304#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
305#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530306#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
307#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
308#define IS_CHAN_A_5MHZ_SPACED(_c) \
309 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
310 (((_c)->channel % 20) != 0) && \
311 (((_c)->channel % 10) != 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700312
Sujith394cf0a2009-02-09 13:26:54 +0530313/* These macros check chanmode and not channelFlags */
314#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
315#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
316 ((_c)->chanmode == CHANNEL_G_HT20))
317#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
318 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
319 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
320 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
321#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700322
Sujith394cf0a2009-02-09 13:26:54 +0530323enum ath9k_power_mode {
324 ATH9K_PM_AWAKE = 0,
325 ATH9K_PM_FULL_SLEEP,
326 ATH9K_PM_NETWORK_SLEEP,
327 ATH9K_PM_UNDEFINED
328};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700329
Sujith394cf0a2009-02-09 13:26:54 +0530330enum ath9k_ant_setting {
331 ATH9K_ANT_VARIABLE = 0,
332 ATH9K_ANT_FIXED_A,
333 ATH9K_ANT_FIXED_B
334};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700335
Sujith394cf0a2009-02-09 13:26:54 +0530336enum ath9k_tp_scale {
337 ATH9K_TP_SCALE_MAX = 0,
338 ATH9K_TP_SCALE_50,
339 ATH9K_TP_SCALE_25,
340 ATH9K_TP_SCALE_12,
341 ATH9K_TP_SCALE_MIN
342};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700343
Sujith394cf0a2009-02-09 13:26:54 +0530344enum ser_reg_mode {
345 SER_REG_MODE_OFF = 0,
346 SER_REG_MODE_ON = 1,
347 SER_REG_MODE_AUTO = 2,
348};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700349
Sujith394cf0a2009-02-09 13:26:54 +0530350struct ath9k_beacon_state {
351 u32 bs_nexttbtt;
352 u32 bs_nextdtim;
353 u32 bs_intval;
354#define ATH9K_BEACON_PERIOD 0x0000ffff
355#define ATH9K_BEACON_ENA 0x00800000
356#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530357#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530358 u32 bs_dtimperiod;
359 u16 bs_cfpperiod;
360 u16 bs_cfpmaxduration;
361 u32 bs_cfpnext;
362 u16 bs_timoffset;
363 u16 bs_bmissthreshold;
364 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530365 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530366};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700367
Sujith394cf0a2009-02-09 13:26:54 +0530368struct chan_centers {
369 u16 synth_center;
370 u16 ctl_center;
371 u16 ext_center;
372};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700373
Sujith394cf0a2009-02-09 13:26:54 +0530374enum {
375 ATH9K_RESET_POWER_ON,
376 ATH9K_RESET_WARM,
377 ATH9K_RESET_COLD,
378};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700379
Sujithd535a422009-02-09 13:27:06 +0530380struct ath9k_hw_version {
381 u32 magic;
382 u16 devid;
383 u16 subvendorid;
384 u32 macVersion;
385 u16 macRev;
386 u16 phyRev;
387 u16 analog5GhzRev;
388 u16 analog2GhzRev;
389};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700390
Sujithcbe61d82009-02-09 13:27:12 +0530391struct ath_hw {
Sujith394cf0a2009-02-09 13:26:54 +0530392 struct ath_softc *ah_sc;
Sujithcbe61d82009-02-09 13:27:12 +0530393 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530394 struct ath9k_ops_config config;
395 struct ath9k_hw_capabilities caps;
Bob Copeland3a702e42009-03-30 22:30:29 -0400396 struct ath_regulatory regulatory;
Sujith2660b812009-02-09 13:27:26 +0530397 struct ath9k_channel channels[38];
398 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530399
Sujithcbe61d82009-02-09 13:27:12 +0530400 union {
401 struct ar5416_eeprom_def def;
402 struct ar5416_eeprom_4k map4k;
Sujith2660b812009-02-09 13:27:26 +0530403 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530404 const struct eeprom_ops *eep_ops;
Sujith2660b812009-02-09 13:27:26 +0530405 enum ath9k_eep_map eep_map;
Sujithcbe61d82009-02-09 13:27:12 +0530406
407 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530408 bool is_pciexpress;
Sujithcbe61d82009-02-09 13:27:12 +0530409 u8 macaddr[ETH_ALEN];
Sujith2660b812009-02-09 13:27:26 +0530410 u16 tx_trig_level;
411 u16 rfsilent;
412 u32 rfkill_gpio;
413 u32 rfkill_polarity;
414 u32 btactive_gpio;
415 u32 wlanactive_gpio;
Sujithcbe61d82009-02-09 13:27:12 +0530416 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530417
Sujith2660b812009-02-09 13:27:26 +0530418 enum nl80211_iftype opmode;
419 enum ath9k_power_mode power_mode;
420 enum ath9k_power_mode restore_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530421
422 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujith2660b812009-02-09 13:27:26 +0530423 struct ar5416Stats stats;
424 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530425
Sujith2660b812009-02-09 13:27:26 +0530426 int16_t curchan_rad_index;
427 u32 mask_reg;
428 u32 txok_interrupt_mask;
429 u32 txerr_interrupt_mask;
430 u32 txdesc_interrupt_mask;
431 u32 txeol_interrupt_mask;
432 u32 txurn_interrupt_mask;
433 bool chip_fullsleep;
434 u32 atim_window;
435 u16 antenna_switch_swap;
436 enum ath9k_ant_setting diversity_control;
Sujith6a2b9e82008-08-11 14:04:32 +0530437
438 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530439 enum ath9k_cal_types supp_cals;
440 struct ath9k_cal_list iq_caldata;
441 struct ath9k_cal_list adcgain_caldata;
442 struct ath9k_cal_list adcdc_calinitdata;
443 struct ath9k_cal_list adcdc_caldata;
444 struct ath9k_cal_list *cal_list;
445 struct ath9k_cal_list *cal_list_last;
446 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530447#define totalPowerMeasI meas0.unsign
448#define totalPowerMeasQ meas1.unsign
449#define totalIqCorrMeas meas2.sign
450#define totalAdcIOddPhase meas0.unsign
451#define totalAdcIEvenPhase meas1.unsign
452#define totalAdcQOddPhase meas2.unsign
453#define totalAdcQEvenPhase meas3.unsign
454#define totalAdcDcOffsetIOddPhase meas0.sign
455#define totalAdcDcOffsetIEvenPhase meas1.sign
456#define totalAdcDcOffsetQOddPhase meas2.sign
457#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458 union {
459 u32 unsign[AR5416_MAX_CHAINS];
460 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530461 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700462 union {
463 u32 unsign[AR5416_MAX_CHAINS];
464 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530465 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466 union {
467 u32 unsign[AR5416_MAX_CHAINS];
468 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530469 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470 union {
471 u32 unsign[AR5416_MAX_CHAINS];
472 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530473 } meas3;
474 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530475
Sujith2660b812009-02-09 13:27:26 +0530476 u32 sta_id1_defaults;
477 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478 enum {
479 AUTO_32KHZ,
480 USE_32KHZ,
481 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530482 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530483
484 /* RF */
Sujith2660b812009-02-09 13:27:26 +0530485 u32 *analogBank0Data;
486 u32 *analogBank1Data;
487 u32 *analogBank2Data;
488 u32 *analogBank3Data;
489 u32 *analogBank6Data;
490 u32 *analogBank6TPCData;
491 u32 *analogBank7Data;
492 u32 *addac5416_21;
493 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530494
Sujith2660b812009-02-09 13:27:26 +0530495 int16_t txpower_indexoffset;
496 u32 beacon_interval;
497 u32 slottime;
498 u32 acktimeout;
499 u32 ctstimeout;
500 u32 globaltxtimeout;
501 u8 gbeacon_rate;
Sujith6a2b9e82008-08-11 14:04:32 +0530502
503 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530504 u32 proc_phyerr;
505 bool has_hw_phycounters;
506 u32 aniperiod;
507 struct ar5416AniState *curani;
508 struct ar5416AniState ani[255];
509 int totalSizeDesired[5];
510 int coarse_high[5];
511 int coarse_low[5];
512 int firpwr[5];
513 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530514
Sujith2660b812009-02-09 13:27:26 +0530515 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530516 enum ath9k_ht_extprotspacing extprotspacing;
517 u8 txchainmask;
518 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530519
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530520 u32 originalGain[22];
521 int initPDADC;
522 int PDADCdelta;
523
Sujith2660b812009-02-09 13:27:26 +0530524 struct ar5416IniArray iniModes;
525 struct ar5416IniArray iniCommon;
526 struct ar5416IniArray iniBank0;
527 struct ar5416IniArray iniBB_RfGain;
528 struct ar5416IniArray iniBank1;
529 struct ar5416IniArray iniBank2;
530 struct ar5416IniArray iniBank3;
531 struct ar5416IniArray iniBank6;
532 struct ar5416IniArray iniBank6TPC;
533 struct ar5416IniArray iniBank7;
534 struct ar5416IniArray iniAddac;
535 struct ar5416IniArray iniPcieSerdes;
536 struct ar5416IniArray iniModesAdditional;
537 struct ar5416IniArray iniModesRxGain;
538 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700539};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700540
Sujith394cf0a2009-02-09 13:26:54 +0530541/* Attach, Detach, Reset */
542const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujithcbe61d82009-02-09 13:27:12 +0530543void ath9k_hw_detach(struct ath_hw *ah);
544struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error);
545void ath9k_hw_rfdetach(struct ath_hw *ah);
546int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530547 bool bChannelChange);
Sujitheef7a572009-03-30 15:28:28 +0530548void ath9k_hw_fill_cap_info(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530549bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530550 u32 capability, u32 *result);
Sujithcbe61d82009-02-09 13:27:12 +0530551bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530552 u32 capability, u32 setting, int *status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700553
Sujith394cf0a2009-02-09 13:26:54 +0530554/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530555bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
556bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
557bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530558 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200559 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530560bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700561
Sujith394cf0a2009-02-09 13:26:54 +0530562/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530563void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
564u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
565void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530566 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530567void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujith394cf0a2009-02-09 13:26:54 +0530568#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujithcbe61d82009-02-09 13:27:12 +0530569void ath9k_enable_rfkill(struct ath_hw *ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700570#endif
Sujithcbe61d82009-02-09 13:27:12 +0530571u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
572void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
573bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530574 enum ath9k_ant_setting settings,
575 struct ath9k_channel *chan,
576 u8 *tx_chainmask, u8 *rx_chainmask,
577 u8 *antenna_cfgd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700578
Sujith394cf0a2009-02-09 13:26:54 +0530579/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530580bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530581u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530582bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
583u16 ath9k_hw_computetxtime(struct ath_hw *ah, struct ath_rate_table *rates,
Sujith394cf0a2009-02-09 13:26:54 +0530584 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530585void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530586 struct ath9k_channel *chan,
587 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530588u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
589void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
590bool ath9k_hw_phy_disable(struct ath_hw *ah);
591bool ath9k_hw_disable(struct ath_hw *ah);
592bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
593void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
594void ath9k_hw_setopmode(struct ath_hw *ah);
595void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Sujithba52da52009-02-09 13:27:10 +0530596void ath9k_hw_setbssidmask(struct ath_softc *sc);
597void ath9k_hw_write_associd(struct ath_softc *sc);
Sujithcbe61d82009-02-09 13:27:12 +0530598u64 ath9k_hw_gettsf64(struct ath_hw *ah);
599void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
600void ath9k_hw_reset_tsf(struct ath_hw *ah);
601bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
602bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
603void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
604void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
605void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530606 const struct ath9k_beacon_state *bs);
Sujithcbe61d82009-02-09 13:27:12 +0530607bool ath9k_hw_setpower(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530608 enum ath9k_power_mode mode);
Sujithcbe61d82009-02-09 13:27:12 +0530609void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610
Sujith394cf0a2009-02-09 13:26:54 +0530611/* Interrupt Handling */
Sujithcbe61d82009-02-09 13:27:12 +0530612bool ath9k_hw_intrpend(struct ath_hw *ah);
613bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
614enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah);
615enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616
Sujithcbe61d82009-02-09 13:27:12 +0530617void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618
619#endif