blob: e4f52b5c259210b7ede730fbab29cd680e59e224 [file] [log] [blame]
Ben Dooks0d1bb412009-06-14 13:52:37 +01001/* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
17#include <linux/platform_device.h>
Arnd Bergmanncc014f32013-03-04 18:28:21 +010018#include <linux/platform_data/mmc-sdhci-s3c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010020#include <linux/clk.h>
21#include <linux/io.h>
Marek Szyprowski17866e12010-08-10 18:01:58 -070022#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010023#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000024#include <linux/of.h>
25#include <linux/of_gpio.h>
26#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040027#include <linux/pm_runtime.h>
Tomasz Figab96efcc2012-11-16 15:28:17 +010028#include <linux/pinctrl/consumer.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010029
30#include <linux/mmc/host.h>
31
Arnd Bergmanncc014f32013-03-04 18:28:21 +010032#include "sdhci-s3c-regs.h"
Ben Dooks0d1bb412009-06-14 13:52:37 +010033#include "sdhci.h"
34
35#define MAX_BUS_CLK (4)
36
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +000037/* Number of gpio's used is max data bus width + command and clock lines */
38#define NUM_GPIOS(x) (x + 2)
39
Ben Dooks0d1bb412009-06-14 13:52:37 +010040/**
41 * struct sdhci_s3c - S3C SDHCI instance
42 * @host: The SDHCI host created
43 * @pdev: The platform device we where created from.
44 * @ioarea: The resource created when we claimed the IO area.
45 * @pdata: The platform data for this controller.
46 * @cur_clk: The index of the current bus clock.
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +000047 * @gpios: List of gpio numbers parsed from device tree.
Ben Dooks0d1bb412009-06-14 13:52:37 +010048 * @clk_io: The clock for the internal bus interface.
49 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
50 */
51struct sdhci_s3c {
52 struct sdhci_host *host;
53 struct platform_device *pdev;
54 struct resource *ioarea;
55 struct s3c_sdhci_platdata *pdata;
56 unsigned int cur_clk;
Marek Szyprowski17866e12010-08-10 18:01:58 -070057 int ext_cd_irq;
58 int ext_cd_gpio;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +000059 int *gpios;
Tomasz Figab96efcc2012-11-16 15:28:17 +010060 struct pinctrl *pctrl;
Ben Dooks0d1bb412009-06-14 13:52:37 +010061
62 struct clk *clk_io;
63 struct clk *clk_bus[MAX_BUS_CLK];
64};
65
Thomas Abraham3119936a2012-02-16 22:23:58 +090066/**
67 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
68 * @sdhci_quirks: sdhci host specific quirks.
69 *
70 * Specifies platform specific configuration of sdhci controller.
71 * Note: A structure for driver specific platform data is used for future
72 * expansion of its usage.
73 */
74struct sdhci_s3c_drv_data {
75 unsigned int sdhci_quirks;
76};
77
Ben Dooks0d1bb412009-06-14 13:52:37 +010078static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
79{
80 return sdhci_priv(host);
81}
82
83/**
84 * get_curclk - convert ctrl2 register to clock source number
85 * @ctrl2: Control2 register value.
86 */
87static u32 get_curclk(u32 ctrl2)
88{
89 ctrl2 &= S3C_SDHCI_CTRL2_SELBASECLK_MASK;
90 ctrl2 >>= S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
91
92 return ctrl2;
93}
94
95static void sdhci_s3c_check_sclk(struct sdhci_host *host)
96{
97 struct sdhci_s3c *ourhost = to_s3c(host);
98 u32 tmp = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
99
100 if (get_curclk(tmp) != ourhost->cur_clk) {
101 dev_dbg(&ourhost->pdev->dev, "restored ctrl2 clock setting\n");
102
103 tmp &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
104 tmp |= ourhost->cur_clk << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
Jingoo Han7003fec2011-12-14 13:25:46 +0900105 writel(tmp, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100106 }
107}
108
109/**
110 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
111 * @host: The SDHCI host instance.
112 *
113 * Callback to return the maximum clock rate acheivable by the controller.
114*/
115static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
116{
117 struct sdhci_s3c *ourhost = to_s3c(host);
118 struct clk *busclk;
119 unsigned int rate, max;
120 int clk;
121
122 /* note, a reset will reset the clock source */
123
124 sdhci_s3c_check_sclk(host);
125
126 for (max = 0, clk = 0; clk < MAX_BUS_CLK; clk++) {
127 busclk = ourhost->clk_bus[clk];
128 if (!busclk)
129 continue;
130
131 rate = clk_get_rate(busclk);
132 if (rate > max)
133 max = rate;
134 }
135
136 return max;
137}
138
Ben Dooks0d1bb412009-06-14 13:52:37 +0100139/**
140 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
141 * @ourhost: Our SDHCI instance.
142 * @src: The source clock index.
143 * @wanted: The clock frequency wanted.
144 */
145static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
146 unsigned int src,
147 unsigned int wanted)
148{
149 unsigned long rate;
150 struct clk *clksrc = ourhost->clk_bus[src];
151 int div;
152
153 if (!clksrc)
154 return UINT_MAX;
155
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900156 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900157 * If controller uses a non-standard clock division, find the best clock
158 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900159 */
Thomas Abraham3119936a2012-02-16 22:23:58 +0900160 if (ourhost->host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900161 rate = clk_round_rate(clksrc, wanted);
162 return wanted - rate;
163 }
164
Ben Dooks0d1bb412009-06-14 13:52:37 +0100165 rate = clk_get_rate(clksrc);
166
167 for (div = 1; div < 256; div *= 2) {
168 if ((rate / div) <= wanted)
169 break;
170 }
171
172 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
173 src, rate, wanted, rate / div);
174
Jingoo Han2ad0b242012-08-29 14:35:06 +0900175 return wanted - (rate / div);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100176}
177
178/**
179 * sdhci_s3c_set_clock - callback on clock change
180 * @host: The SDHCI host being changed
181 * @clock: The clock rate being requested.
182 *
183 * When the card's clock is going to be changed, look at the new frequency
184 * and find the best clock source to go with it.
185*/
186static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
187{
188 struct sdhci_s3c *ourhost = to_s3c(host);
189 unsigned int best = UINT_MAX;
190 unsigned int delta;
191 int best_src = 0;
192 int src;
193 u32 ctrl;
194
195 /* don't bother if the clock is going off. */
196 if (clock == 0)
197 return;
198
199 for (src = 0; src < MAX_BUS_CLK; src++) {
200 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
201 if (delta < best) {
202 best = delta;
203 best_src = src;
204 }
205 }
206
207 dev_dbg(&ourhost->pdev->dev,
208 "selected source %d, clock %d, delta %d\n",
209 best_src, clock, best);
210
211 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100212 if (ourhost->cur_clk != best_src) {
213 struct clk *clk = ourhost->clk_bus[best_src];
214
Thomas Abraham0f310a052012-10-03 08:35:43 +0900215 clk_prepare_enable(clk);
216 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyape684c462012-09-14 09:08:49 +0000217
Ben Dooks0d1bb412009-06-14 13:52:37 +0100218 /* turn clock off to card before changing clock source */
219 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
220
221 ourhost->cur_clk = best_src;
222 host->max_clk = clk_get_rate(clk);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100223
224 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
225 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
226 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
227 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
228 }
229
Thomas Abraham6fe47172011-09-14 12:39:17 +0530230 /* reprogram default hardware configuration */
231 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
232 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100233
Thomas Abraham6fe47172011-09-14 12:39:17 +0530234 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
235 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
236 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
237 S3C_SDHCI_CTRL2_ENFBCLKRX |
238 S3C_SDHCI_CTRL2_DFCNT_NONE |
239 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
240 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100241
Thomas Abraham6fe47172011-09-14 12:39:17 +0530242 /* reconfigure the controller for new clock rate */
243 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
244 if (clock < 25 * 1000000)
245 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
246 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100247}
248
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700249/**
250 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
251 * @host: The SDHCI host being queried
252 *
253 * To init mmc host properly a minimal clock value is needed. For high system
254 * bus clock's values the standard formula gives values out of allowed range.
255 * The clock still can be set to lower values, if clock source other then
256 * system bus is selected.
257*/
258static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
259{
260 struct sdhci_s3c *ourhost = to_s3c(host);
261 unsigned int delta, min = UINT_MAX;
262 int src;
263
264 for (src = 0; src < MAX_BUS_CLK; src++) {
265 delta = sdhci_s3c_consider_clock(ourhost, src, 0);
266 if (delta == UINT_MAX)
267 continue;
268 /* delta is a negative value in this case */
269 if (-delta < min)
270 min = -delta;
271 }
272 return min;
273}
274
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900275/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
276static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
277{
278 struct sdhci_s3c *ourhost = to_s3c(host);
279
280 return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], UINT_MAX);
281}
282
283/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
284static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
285{
286 struct sdhci_s3c *ourhost = to_s3c(host);
287
288 /*
289 * initial clock can be in the frequency range of
290 * 100KHz-400KHz, so we set it as max value.
291 */
292 return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], 400000);
293}
294
295/* sdhci_cmu_set_clock - callback on clock change.*/
296static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
297{
298 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900299 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900300 unsigned long timeout;
301 u16 clk = 0;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900302
303 /* don't bother if the clock is going off */
304 if (clock == 0)
305 return;
306
307 sdhci_s3c_set_clock(host, clock);
308
309 clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
310
311 host->clock = clock;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900312
313 clk = SDHCI_CLOCK_INT_EN;
314 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
315
316 /* Wait max 20 ms */
317 timeout = 20;
318 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
319 & SDHCI_CLOCK_INT_STABLE)) {
320 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900321 dev_err(dev, "%s: Internal clock never stabilised.\n",
322 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900323 return;
324 }
325 timeout--;
326 mdelay(1);
327 }
328
329 clk |= SDHCI_CLOCK_CARD_EN;
330 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900331}
332
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900333/**
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800334 * sdhci_s3c_platform_bus_width - support 8bit buswidth
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900335 * @host: The SDHCI host being queried
336 * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
337 *
338 * We have 8-bit width support but is not a v3 controller.
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800339 * So we add platform_bus_width() and support 8bit width.
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900340 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800341static int sdhci_s3c_platform_bus_width(struct sdhci_host *host, int width)
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900342{
343 u8 ctrl;
344
345 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
346
347 switch (width) {
348 case MMC_BUS_WIDTH_8:
349 ctrl |= SDHCI_CTRL_8BITBUS;
350 ctrl &= ~SDHCI_CTRL_4BITBUS;
351 break;
352 case MMC_BUS_WIDTH_4:
353 ctrl |= SDHCI_CTRL_4BITBUS;
354 ctrl &= ~SDHCI_CTRL_8BITBUS;
355 break;
356 default:
Girish K S49bb1e62011-08-26 14:58:18 +0530357 ctrl &= ~SDHCI_CTRL_4BITBUS;
358 ctrl &= ~SDHCI_CTRL_8BITBUS;
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900359 break;
360 }
361
362 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
363
364 return 0;
365}
366
Ben Dooks0d1bb412009-06-14 13:52:37 +0100367static struct sdhci_ops sdhci_s3c_ops = {
368 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100369 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700370 .get_min_clock = sdhci_s3c_get_min_clock,
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800371 .platform_bus_width = sdhci_s3c_platform_bus_width,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100372};
373
Marek Szyprowski17866e12010-08-10 18:01:58 -0700374static void sdhci_s3c_notify_change(struct platform_device *dev, int state)
375{
376 struct sdhci_host *host = platform_get_drvdata(dev);
Sachin Kamat4577f772012-12-04 17:03:07 +0530377#ifdef CONFIG_PM_RUNTIME
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100378 struct sdhci_s3c *sc = sdhci_priv(host);
Sachin Kamat4577f772012-12-04 17:03:07 +0530379#endif
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200380 unsigned long flags;
381
Marek Szyprowski17866e12010-08-10 18:01:58 -0700382 if (host) {
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200383 spin_lock_irqsave(&host->lock, flags);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700384 if (state) {
385 dev_dbg(&dev->dev, "card inserted.\n");
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100386#ifdef CONFIG_PM_RUNTIME
387 clk_prepare_enable(sc->clk_io);
388#endif
Marek Szyprowski17866e12010-08-10 18:01:58 -0700389 host->flags &= ~SDHCI_DEVICE_DEAD;
390 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
391 } else {
392 dev_dbg(&dev->dev, "card removed.\n");
393 host->flags |= SDHCI_DEVICE_DEAD;
394 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100395#ifdef CONFIG_PM_RUNTIME
396 clk_disable_unprepare(sc->clk_io);
397#endif
Marek Szyprowski17866e12010-08-10 18:01:58 -0700398 }
Kyungmin Parkf5228862010-08-19 14:13:37 -0700399 tasklet_schedule(&host->card_tasklet);
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200400 spin_unlock_irqrestore(&host->lock, flags);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700401 }
402}
403
404static irqreturn_t sdhci_s3c_gpio_card_detect_thread(int irq, void *dev_id)
405{
406 struct sdhci_s3c *sc = dev_id;
407 int status = gpio_get_value(sc->ext_cd_gpio);
408 if (sc->pdata->ext_cd_gpio_invert)
409 status = !status;
410 sdhci_s3c_notify_change(sc->pdev, status);
411 return IRQ_HANDLED;
412}
413
414static void sdhci_s3c_setup_card_detect_gpio(struct sdhci_s3c *sc)
415{
416 struct s3c_sdhci_platdata *pdata = sc->pdata;
417 struct device *dev = &sc->pdev->dev;
418
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500419 if (devm_gpio_request(dev, pdata->ext_cd_gpio, "SDHCI EXT CD") == 0) {
Marek Szyprowski17866e12010-08-10 18:01:58 -0700420 sc->ext_cd_gpio = pdata->ext_cd_gpio;
421 sc->ext_cd_irq = gpio_to_irq(pdata->ext_cd_gpio);
422 if (sc->ext_cd_irq &&
423 request_threaded_irq(sc->ext_cd_irq, NULL,
424 sdhci_s3c_gpio_card_detect_thread,
Jingoo Han2ad0b242012-08-29 14:35:06 +0900425 IRQF_TRIGGER_RISING |
426 IRQF_TRIGGER_FALLING |
427 IRQF_ONESHOT,
Marek Szyprowski17866e12010-08-10 18:01:58 -0700428 dev_name(dev), sc) == 0) {
429 int status = gpio_get_value(sc->ext_cd_gpio);
430 if (pdata->ext_cd_gpio_invert)
431 status = !status;
432 sdhci_s3c_notify_change(sc->pdev, status);
433 } else {
434 dev_warn(dev, "cannot request irq for card detect\n");
435 sc->ext_cd_irq = 0;
436 }
437 } else {
438 dev_err(dev, "cannot request gpio for card detect\n");
439 }
440}
441
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000442#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500443static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000444 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
445{
446 struct device_node *node = dev->of_node;
447 struct sdhci_s3c *ourhost = to_s3c(host);
448 u32 max_width;
449 int gpio, cnt, ret;
450
451 /* if the bus-width property is not specified, assume width as 1 */
452 if (of_property_read_u32(node, "bus-width", &max_width))
453 max_width = 1;
454 pdata->max_width = max_width;
455
456 ourhost->gpios = devm_kzalloc(dev, NUM_GPIOS(pdata->max_width) *
457 sizeof(int), GFP_KERNEL);
458 if (!ourhost->gpios)
459 return -ENOMEM;
460
461 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530462 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000463 pdata->cd_type = S3C_SDHCI_CD_NONE;
464 goto setup_bus;
465 }
466
Tushar Beheraab5023e2012-11-20 09:41:53 +0530467 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000468 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
469 goto setup_bus;
470 }
471
472 gpio = of_get_named_gpio(node, "cd-gpios", 0);
473 if (gpio_is_valid(gpio)) {
474 pdata->cd_type = S3C_SDHCI_CD_GPIO;
475 goto found_cd;
476 } else if (gpio != -ENOENT) {
477 dev_err(dev, "invalid card detect gpio specified\n");
478 return -EINVAL;
479 }
480
481 gpio = of_get_named_gpio(node, "samsung,cd-pinmux-gpio", 0);
482 if (gpio_is_valid(gpio)) {
483 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
484 goto found_cd;
485 } else if (gpio != -ENOENT) {
486 dev_err(dev, "invalid card detect gpio specified\n");
487 return -EINVAL;
488 }
489
Tomasz Figab96efcc2012-11-16 15:28:17 +0100490 /* assuming internal card detect that will be configured by pinctrl */
491 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
492 goto setup_bus;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000493
494 found_cd:
495 if (pdata->cd_type == S3C_SDHCI_CD_GPIO) {
496 pdata->ext_cd_gpio = gpio;
497 ourhost->ext_cd_gpio = -1;
498 if (of_get_property(node, "cd-inverted", NULL))
499 pdata->ext_cd_gpio_invert = 1;
500 } else if (pdata->cd_type == S3C_SDHCI_CD_INTERNAL) {
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500501 ret = devm_gpio_request(dev, gpio, "sdhci-cd");
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000502 if (ret) {
503 dev_err(dev, "card detect gpio request failed\n");
504 return -EINVAL;
505 }
506 ourhost->ext_cd_gpio = gpio;
507 }
508
509 setup_bus:
Tomasz Figab96efcc2012-11-16 15:28:17 +0100510 if (!IS_ERR(ourhost->pctrl))
511 return 0;
512
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000513 /* get the gpios for command, clock and data lines */
514 for (cnt = 0; cnt < NUM_GPIOS(pdata->max_width); cnt++) {
515 gpio = of_get_gpio(node, cnt);
516 if (!gpio_is_valid(gpio)) {
517 dev_err(dev, "invalid gpio[%d]\n", cnt);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500518 return -EINVAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000519 }
520 ourhost->gpios[cnt] = gpio;
521 }
522
523 for (cnt = 0; cnt < NUM_GPIOS(pdata->max_width); cnt++) {
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500524 ret = devm_gpio_request(dev, ourhost->gpios[cnt], "sdhci-gpio");
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000525 if (ret) {
526 dev_err(dev, "gpio[%d] request failed\n", cnt);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500527 return -EINVAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000528 }
529 }
530
531 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000532}
533#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500534static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000535 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
536{
537 return -EINVAL;
538}
539#endif
540
541static const struct of_device_id sdhci_s3c_dt_match[];
542
Thomas Abraham3119936a2012-02-16 22:23:58 +0900543static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
544 struct platform_device *pdev)
545{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000546#ifdef CONFIG_OF
547 if (pdev->dev.of_node) {
548 const struct of_device_id *match;
549 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
550 return (struct sdhci_s3c_drv_data *)match->data;
551 }
552#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900553 return (struct sdhci_s3c_drv_data *)
554 platform_get_device_id(pdev)->driver_data;
555}
556
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500557static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100558{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900559 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900560 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100561 struct device *dev = &pdev->dev;
562 struct sdhci_host *host;
563 struct sdhci_s3c *sc;
564 struct resource *res;
565 int ret, irq, ptr, clks;
566
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000567 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100568 dev_err(dev, "no device data specified\n");
569 return -ENOENT;
570 }
571
572 irq = platform_get_irq(pdev, 0);
573 if (irq < 0) {
574 dev_err(dev, "no irq specified\n");
575 return irq;
576 }
577
Ben Dooks0d1bb412009-06-14 13:52:37 +0100578 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
579 if (IS_ERR(host)) {
580 dev_err(dev, "sdhci_alloc_host() failed\n");
581 return PTR_ERR(host);
582 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000583 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100584
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900585 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
586 if (!pdata) {
587 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500588 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900589 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000590
Tomasz Figab96efcc2012-11-16 15:28:17 +0100591 sc->pctrl = devm_pinctrl_get_select_default(&pdev->dev);
592
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000593 if (pdev->dev.of_node) {
594 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
595 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500596 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000597 } else {
598 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
599 sc->ext_cd_gpio = -1; /* invalid gpio number */
600 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900601
Thomas Abraham3119936a2012-02-16 22:23:58 +0900602 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100603
604 sc->host = host;
605 sc->pdev = pdev;
606 sc->pdata = pdata;
607
608 platform_set_drvdata(pdev, host);
609
610 sc->clk_io = clk_get(dev, "hsmmc");
611 if (IS_ERR(sc->clk_io)) {
612 dev_err(dev, "failed to get io clock\n");
613 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500614 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100615 }
616
617 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a052012-10-03 08:35:43 +0900618 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100619
620 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
621 struct clk *clk;
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900622 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100623
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900624 snprintf(name, 14, "mmc_busclk.%d", ptr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100625 clk = clk_get(dev, name);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900626 if (IS_ERR(clk))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100627 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100628
629 clks++;
630 sc->clk_bus[ptr] = clk;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900631
632 /*
633 * save current clock index to know which clock bus
634 * is used later in overriding functions.
635 */
636 sc->cur_clk = ptr;
637
Ben Dooks0d1bb412009-06-14 13:52:37 +0100638 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
639 ptr, name, clk_get_rate(clk));
640 }
641
642 if (clks == 0) {
643 dev_err(dev, "failed to find any bus clocks\n");
644 ret = -ENOENT;
645 goto err_no_busclks;
646 }
647
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000648#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a052012-10-03 08:35:43 +0900649 clk_prepare_enable(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000650#endif
Chander Kashyape684c462012-09-14 09:08:49 +0000651
Julia Lawall9bda6da2012-03-08 23:24:53 -0500652 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100653 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
654 if (IS_ERR(host->ioaddr)) {
655 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100656 goto err_req_regs;
657 }
658
659 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
660 if (pdata->cfg_gpio)
661 pdata->cfg_gpio(pdev, pdata->max_width);
662
663 host->hw_name = "samsung-hsmmc";
664 host->ops = &sdhci_s3c_ops;
665 host->quirks = 0;
666 host->irq = irq;
667
668 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700669 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700670 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900671 if (drv_data)
672 host->quirks |= drv_data->sdhci_quirks;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100673
674#ifndef CONFIG_MMC_SDHCI_S3C_DMA
675
676 /* we currently see overruns on errors, so disable the SDMA
677 * support as well. */
678 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
679
Ben Dooks0d1bb412009-06-14 13:52:37 +0100680#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
681
682 /* It seems we do not get an DATA transfer complete on non-busy
683 * transfers, not sure if this is a problem with this specific
684 * SDHCI block, or a missing configuration that needs to be set. */
685 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
686
Kyungmin Park732f0e32010-10-30 12:58:56 +0900687 /* This host supports the Auto CMD12 */
688 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
689
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900690 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
691 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
692
Marek Szyprowski17866e12010-08-10 18:01:58 -0700693 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
694 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
695 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
696
697 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
698 host->mmc->caps = MMC_CAP_NONREMOVABLE;
699
Thomas Abraham0d22c772012-03-31 23:29:45 -0400700 switch (pdata->max_width) {
701 case 8:
702 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
703 case 4:
704 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
705 break;
706 }
707
Sangwook Leefa1773c2011-11-07 17:05:22 +0000708 if (pdata->pm_caps)
709 host->mmc->pm_caps |= pdata->pm_caps;
710
Ben Dooks0d1bb412009-06-14 13:52:37 +0100711 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
712 SDHCI_QUIRK_32BIT_DMA_SIZE);
713
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700714 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
715 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
716
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900717 /*
718 * If controller does not have internal clock divider,
719 * we can use overriding functions instead of default.
720 */
Thomas Abraham3119936a2012-02-16 22:23:58 +0900721 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900722 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
723 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
724 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
725 }
726
Jeongbae Seob3824f22010-10-08 17:46:20 +0900727 /* It supports additional host capabilities if needed */
728 if (pdata->host_caps)
729 host->mmc->caps |= pdata->host_caps;
730
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900731 if (pdata->host_caps2)
732 host->mmc->caps2 |= pdata->host_caps2;
733
Mark Brown9f4e8152012-03-31 23:31:55 -0400734 pm_runtime_enable(&pdev->dev);
735 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
736 pm_runtime_use_autosuspend(&pdev->dev);
737 pm_suspend_ignore_children(&pdev->dev, 1);
738
Ben Dooks0d1bb412009-06-14 13:52:37 +0100739 ret = sdhci_add_host(host);
740 if (ret) {
741 dev_err(dev, "sdhci_add_host() failed\n");
Mark Brown9f4e8152012-03-31 23:31:55 -0400742 pm_runtime_forbid(&pdev->dev);
743 pm_runtime_get_noresume(&pdev->dev);
Julia Lawall9bda6da2012-03-08 23:24:53 -0500744 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100745 }
746
Marek Szyprowski17866e12010-08-10 18:01:58 -0700747 /* The following two methods of card detection might call
748 sdhci_s3c_notify_change() immediately, so they can be called
749 only after sdhci_add_host(). Setup errors are ignored. */
750 if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_init)
751 pdata->ext_cd_init(&sdhci_s3c_notify_change);
752 if (pdata->cd_type == S3C_SDHCI_CD_GPIO &&
753 gpio_is_valid(pdata->ext_cd_gpio))
754 sdhci_s3c_setup_card_detect_gpio(sc);
755
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000756#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900757 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
758 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000759#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100760 return 0;
761
Ben Dooks0d1bb412009-06-14 13:52:37 +0100762 err_req_regs:
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000763#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a052012-10-03 08:35:43 +0900764 clk_disable_unprepare(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000765#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100766 for (ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Jaehoon Chung326adda2011-10-12 13:14:29 +0900767 if (sc->clk_bus[ptr]) {
Jaehoon Chung326adda2011-10-12 13:14:29 +0900768 clk_put(sc->clk_bus[ptr]);
769 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100770 }
771
772 err_no_busclks:
Thomas Abraham0f310a052012-10-03 08:35:43 +0900773 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100774 clk_put(sc->clk_io);
775
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500776 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100777 sdhci_free_host(host);
778
779 return ret;
780}
781
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500782static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100783{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700784 struct sdhci_host *host = platform_get_drvdata(pdev);
785 struct sdhci_s3c *sc = sdhci_priv(host);
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000786 struct s3c_sdhci_platdata *pdata = sc->pdata;
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700787 int ptr;
788
Marek Szyprowski17866e12010-08-10 18:01:58 -0700789 if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_cleanup)
790 pdata->ext_cd_cleanup(&sdhci_s3c_notify_change);
791
792 if (sc->ext_cd_irq)
793 free_irq(sc->ext_cd_irq, sc);
794
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000795#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900796 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
797 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000798#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700799 sdhci_remove_host(host, 1);
800
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000801 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400802 pm_runtime_disable(&pdev->dev);
803
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000804#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a052012-10-03 08:35:43 +0900805 clk_disable_unprepare(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000806#endif
Jaehoon Chung5feb54a2012-09-19 14:43:33 +0800807 for (ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Marek Szyprowski9320f7c2010-09-23 16:22:05 +0200808 if (sc->clk_bus[ptr]) {
Marek Szyprowski9320f7c2010-09-23 16:22:05 +0200809 clk_put(sc->clk_bus[ptr]);
810 }
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700811 }
Thomas Abraham0f310a052012-10-03 08:35:43 +0900812 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700813 clk_put(sc->clk_io);
814
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700815 sdhci_free_host(host);
816 platform_set_drvdata(pdev, NULL);
817
Ben Dooks0d1bb412009-06-14 13:52:37 +0100818 return 0;
819}
820
Mark Brownd5e9c022012-03-03 00:46:41 +0000821#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100822static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100823{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100824 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100825
Manuel Lauss29495aa2011-11-03 11:09:45 +0100826 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100827}
828
Manuel Lauss29495aa2011-11-03 11:09:45 +0100829static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100830{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100831 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100832
Wonil Choi65d13512011-06-29 11:38:38 +0900833 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100834}
Mark Brownd5e9c022012-03-03 00:46:41 +0000835#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100836
Mark Brown9f4e8152012-03-31 23:31:55 -0400837#ifdef CONFIG_PM_RUNTIME
838static int sdhci_s3c_runtime_suspend(struct device *dev)
839{
840 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000841 struct sdhci_s3c *ourhost = to_s3c(host);
842 struct clk *busclk = ourhost->clk_io;
843 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400844
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000845 ret = sdhci_runtime_suspend_host(host);
846
Thomas Abraham0f310a052012-10-03 08:35:43 +0900847 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
848 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000849 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400850}
851
852static int sdhci_s3c_runtime_resume(struct device *dev)
853{
854 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000855 struct sdhci_s3c *ourhost = to_s3c(host);
856 struct clk *busclk = ourhost->clk_io;
857 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400858
Thomas Abraham0f310a052012-10-03 08:35:43 +0900859 clk_prepare_enable(busclk);
860 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000861 ret = sdhci_runtime_resume_host(host);
862 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400863}
864#endif
865
Mark Brownd5e9c022012-03-03 00:46:41 +0000866#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100867static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000868 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400869 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
870 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100871};
872
873#define SDHCI_S3C_PMOPS (&sdhci_s3c_pmops)
874
Ben Dooks0d1bb412009-06-14 13:52:37 +0100875#else
Manuel Lauss29495aa2011-11-03 11:09:45 +0100876#define SDHCI_S3C_PMOPS NULL
Ben Dooks0d1bb412009-06-14 13:52:37 +0100877#endif
878
Thomas Abraham3119936a2012-02-16 22:23:58 +0900879#if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
880static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
881 .sdhci_quirks = SDHCI_QUIRK_NONSTANDARD_CLOCK,
882};
883#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
884#else
885#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
886#endif
887
888static struct platform_device_id sdhci_s3c_driver_ids[] = {
889 {
890 .name = "s3c-sdhci",
891 .driver_data = (kernel_ulong_t)NULL,
892 }, {
893 .name = "exynos4-sdhci",
894 .driver_data = EXYNOS4_SDHCI_DRV_DATA,
895 },
896 { }
897};
898MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
899
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000900#ifdef CONFIG_OF
901static const struct of_device_id sdhci_s3c_dt_match[] = {
902 { .compatible = "samsung,s3c6410-sdhci", },
903 { .compatible = "samsung,exynos4210-sdhci",
904 .data = (void *)EXYNOS4_SDHCI_DRV_DATA },
905 {},
906};
907MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
908#endif
909
Ben Dooks0d1bb412009-06-14 13:52:37 +0100910static struct platform_driver sdhci_s3c_driver = {
911 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500912 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900913 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100914 .driver = {
915 .owner = THIS_MODULE,
916 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000917 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Manuel Lauss29495aa2011-11-03 11:09:45 +0100918 .pm = SDHCI_S3C_PMOPS,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100919 },
920};
921
Axel Lind1f81a62011-11-26 12:55:43 +0800922module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100923
924MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
925MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
926MODULE_LICENSE("GPL v2");
927MODULE_ALIAS("platform:s3c-sdhci");