blob: f2c28972084d92e9dbb74aca91804a093534093b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
Russell King2f8163b2011-07-26 10:53:52 +010019#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080020#include <linux/gpio-pxa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010024#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070025#include <linux/suspend.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020026#include <linux/syscore_ops.h>
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010027#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Marek Vasut851982c2010-10-11 02:20:19 +020029#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010030#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
32#include <mach/irqs.h>
Eric Miao51c62982009-01-02 23:17:22 +080033#include <mach/pxa25x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010034#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/pm.h>
36#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010037#include <mach/smemc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010040#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010041#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/*
44 * Various clock factors driven by the CCCR register.
45 */
46
47/* Crystal Frequency to Memory Frequency Multiplier (L) */
48static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
49
50/* Memory Frequency to Run Mode Frequency Multiplier (M) */
51static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
52
53/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
54/* Note: we store the value N * 2 here. */
55static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
56
57/* Crystal clock */
58#define BASE_CLK 3686400
59
60/*
61 * Get the clock frequency as reflected by CCCR and the turbo flag.
62 * We assume these values have been applied via a fcs.
63 * If info is not 0 we also display the current settings.
64 */
Russell King15a40332007-08-20 10:07:44 +010065unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066{
67 unsigned long cccr, turbo;
68 unsigned int l, L, m, M, n2, N;
69
70 cccr = CCCR;
71 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
72
73 l = L_clk_mult[(cccr >> 0) & 0x1f];
74 m = M_clk_mult[(cccr >> 5) & 0x03];
75 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
76
77 L = l * BASE_CLK;
78 M = m * L;
79 N = n2 * M / 2;
80
81 if(info)
82 {
83 L += 5000;
84 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
85 L / 1000000, (L % 1000000) / 10000, l );
86 M += 5000;
87 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
88 M / 1000000, (M % 1000000) / 10000, m );
89 N += 5000;
90 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
91 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
92 (turbo & 1) ? "" : "in" );
93 }
94
95 return (turbo & 1) ? (N/1000) : (M/1000);
96}
97
Eric Miao2a125dd2010-11-22 22:48:49 +080098static unsigned long clk_pxa25x_mem_getrate(struct clk *clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099{
Eric Miao2a125dd2010-11-22 22:48:49 +0800100 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Eric Miao2a125dd2010-11-22 22:48:49 +0800103static const struct clkops clk_pxa25x_mem_ops = {
104 .enable = clk_dummy_enable,
105 .disable = clk_dummy_disable,
106 .getrate = clk_pxa25x_mem_getrate,
107};
Russell Kinga6dba202007-08-20 10:18:02 +0100108
109static const struct clkops clk_pxa25x_lcd_ops = {
Eric Miao40298132010-11-22 10:49:55 +0800110 .enable = clk_pxa2xx_cken_enable,
111 .disable = clk_pxa2xx_cken_disable,
Eric Miao2a125dd2010-11-22 22:48:49 +0800112 .getrate = clk_pxa25x_mem_getrate,
Russell Kinga6dba202007-08-20 10:18:02 +0100113};
114
Ian Moltoned847782008-07-08 10:32:08 +0100115static unsigned long gpio12_config_32k[] = {
116 GPIO12_32KHz,
117};
118
119static unsigned long gpio12_config_gpio[] = {
120 GPIO12_GPIO,
121};
122
123static void clk_gpio12_enable(struct clk *clk)
124{
125 pxa2xx_mfp_config(gpio12_config_32k, 1);
126}
127
128static void clk_gpio12_disable(struct clk *clk)
129{
130 pxa2xx_mfp_config(gpio12_config_gpio, 1);
131}
132
133static const struct clkops clk_pxa25x_gpio12_ops = {
134 .enable = clk_gpio12_enable,
135 .disable = clk_gpio12_disable,
136};
137
Ian Molton13f75582008-07-08 10:32:50 +0100138static unsigned long gpio11_config_3m6[] = {
139 GPIO11_3_6MHz,
140};
141
142static unsigned long gpio11_config_gpio[] = {
143 GPIO11_GPIO,
144};
145
146static void clk_gpio11_enable(struct clk *clk)
147{
148 pxa2xx_mfp_config(gpio11_config_3m6, 1);
149}
150
151static void clk_gpio11_disable(struct clk *clk)
152{
153 pxa2xx_mfp_config(gpio11_config_gpio, 1);
154}
155
156static const struct clkops clk_pxa25x_gpio11_ops = {
157 .enable = clk_gpio11_enable,
158 .disable = clk_gpio11_disable,
159};
160
Russell Kinga6dba202007-08-20 10:18:02 +0100161/*
162 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
163 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
164 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
165 */
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100166
Russell Kingbdb08cb2008-06-30 19:47:59 +0100167/*
Ian Moltonc1ed4062008-07-26 00:52:36 +0100168 * PXA 2xx clock declarations.
Russell Kingbdb08cb2008-06-30 19:47:59 +0100169 */
Eric Miao40298132010-11-22 10:49:55 +0800170static DEFINE_PXA2_CKEN(pxa25x_hwuart, HWUART, 14745600, 1);
171static DEFINE_PXA2_CKEN(pxa25x_ffuart, FFUART, 14745600, 1);
172static DEFINE_PXA2_CKEN(pxa25x_btuart, BTUART, 14745600, 1);
173static DEFINE_PXA2_CKEN(pxa25x_stuart, STUART, 14745600, 1);
174static DEFINE_PXA2_CKEN(pxa25x_usb, USB, 47923000, 5);
175static DEFINE_PXA2_CKEN(pxa25x_mmc, MMC, 19169000, 0);
176static DEFINE_PXA2_CKEN(pxa25x_i2c, I2C, 31949000, 0);
177static DEFINE_PXA2_CKEN(pxa25x_ssp, SSP, 3686400, 0);
178static DEFINE_PXA2_CKEN(pxa25x_nssp, NSSP, 3686400, 0);
179static DEFINE_PXA2_CKEN(pxa25x_assp, ASSP, 3686400, 0);
180static DEFINE_PXA2_CKEN(pxa25x_pwm0, PWM0, 3686400, 0);
181static DEFINE_PXA2_CKEN(pxa25x_pwm1, PWM1, 3686400, 0);
182static DEFINE_PXA2_CKEN(pxa25x_ac97, AC97, 24576000, 0);
183static DEFINE_PXA2_CKEN(pxa25x_i2s, I2S, 14745600, 0);
184static DEFINE_PXA2_CKEN(pxa25x_ficp, FICP, 47923000, 0);
185
Russell King8c3abc72008-11-08 20:25:21 +0000186static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops);
Russell King8c3abc72008-11-08 20:25:21 +0000187static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0);
188static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0);
Eric Miao2a125dd2010-11-22 22:48:49 +0800189static DEFINE_CLK(pxa25x_mem, &clk_pxa25x_mem_ops, 0, 0);
eric miaod8e0db12007-12-10 17:54:36 +0800190
Russell King8c3abc72008-11-08 20:25:21 +0000191static struct clk_lookup pxa25x_clkregs[] = {
192 INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL),
193 INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL),
194 INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL),
195 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL),
196 INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL),
197 INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL),
198 INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL),
199 INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL),
200 INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL),
201 INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL),
202 INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL),
203 INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL),
204 INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL),
205 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"),
206 INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"),
207 INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"),
208 INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"),
209 INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"),
Eric Miao2a125dd2010-11-22 22:48:49 +0800210 INIT_CLKREG(&clk_pxa25x_mem, "pxa2xx-pcmcia", NULL),
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800211#ifdef CONFIG_CPU_PXA26x
212 INIT_CLKREG(&clk_dummy, "pxa26x-gpio", NULL),
213#else
214 INIT_CLKREG(&clk_dummy, "pxa25x-gpio", NULL),
215#endif
Andrea Adamid90cb692012-11-23 01:03:39 +0100216 INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100217};
218
Eric Miao40298132010-11-22 10:49:55 +0800219static struct clk_lookup pxa25x_hwuart_clkreg =
220 INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL);
221
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100222#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100223
Eric Miao711be5c2007-07-18 11:38:45 +0100224#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
225#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
226
Eric Miao711be5c2007-07-18 11:38:45 +0100227/*
228 * List of global PXA peripheral registers to preserve.
229 * More ones like CP and general purpose register values are preserved
230 * with the stack pointer in sleep.S.
231 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800232enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100233 SLEEP_SAVE_PSTR,
Robert Jarzmik649de512008-05-02 21:17:06 +0100234 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100235};
236
237
238static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
239{
Eric Miao711be5c2007-07-18 11:38:45 +0100240 SAVE(PSTR);
241}
242
243static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
244{
Eric Miao711be5c2007-07-18 11:38:45 +0100245 RESTORE(PSTR);
246}
247
248static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100249{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100250 /* Clear reset status */
251 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
252
Todd Poynor87754202005-06-03 20:52:27 +0100253 switch (state) {
254 case PM_SUSPEND_MEM:
Russell King2c74a0c2011-06-22 17:41:48 +0100255 cpu_suspend(PWRMODE_SLEEP, pxa25x_finish_suspend);
Todd Poynor87754202005-06-03 20:52:27 +0100256 break;
257 }
258}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100259
Russell King41049802008-08-27 12:55:04 +0100260static int pxa25x_cpu_pm_prepare(void)
261{
262 /* set resume return address */
Russell King4f5ad992011-02-06 17:41:26 +0000263 PSPR = virt_to_phys(cpu_resume);
Russell King41049802008-08-27 12:55:04 +0100264 return 0;
265}
266
267static void pxa25x_cpu_pm_finish(void)
268{
269 /* ensure not to come back here if it wasn't intended */
270 PSPR = 0;
271}
272
Eric Miao711be5c2007-07-18 11:38:45 +0100273static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100274 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700275 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100276 .save = pxa25x_cpu_pm_save,
277 .restore = pxa25x_cpu_pm_restore,
278 .enter = pxa25x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100279 .prepare = pxa25x_cpu_pm_prepare,
280 .finish = pxa25x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100281};
Eric Miao711be5c2007-07-18 11:38:45 +0100282
283static void __init pxa25x_init_pm(void)
284{
285 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
286}
eric miaof79299c2008-01-02 08:24:49 +0800287#else
288static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100289#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100290
eric miaoc95530c2007-08-29 10:22:17 +0100291/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
292 */
293
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100294static int pxa25x_set_wake(struct irq_data *d, unsigned int on)
eric miaoc95530c2007-08-29 10:22:17 +0100295{
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800296 int gpio = pxa_irq_to_gpio(d->irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800297 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100298
eric miaoc0a596d2008-03-11 09:46:28 +0800299 if (gpio >= 0 && gpio < 85)
300 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100301
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100302 if (d->irq == IRQ_RTCAlrm) {
eric miaoc95530c2007-08-29 10:22:17 +0100303 mask = PWER_RTC;
304 goto set_pwer;
305 }
306
307 return -EINVAL;
308
309set_pwer:
310 if (on)
311 PWER |= mask;
312 else
313 PWER &=~mask;
314
315 return 0;
316}
317
Eric Miaocd491042007-06-22 04:14:09 +0100318void __init pxa25x_init_irq(void)
319{
eric miaob9e25ac2008-03-04 14:19:58 +0800320 pxa_init_irq(32, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100321}
322
Eric Miao067455a2008-11-26 18:12:04 +0800323#ifdef CONFIG_CPU_PXA26x
324void __init pxa26x_init_irq(void)
325{
326 pxa_init_irq(32, pxa25x_set_wake);
Eric Miao067455a2008-11-26 18:12:04 +0800327}
328#endif
329
Marek Vasut851982c2010-10-11 02:20:19 +0200330static struct map_desc pxa25x_io_desc[] __initdata = {
331 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200332 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100333 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200334 .length = 0x00200000,
335 .type = MT_DEVICE
336 },
337};
338
339void __init pxa25x_map_io(void)
340{
341 pxa_map_io();
342 iotable_init(ARRAY_AND_SIZE(pxa25x_io_desc));
343 pxa25x_get_clk_frequency_khz(1);
344}
345
Andrea Adami8757e162012-11-21 01:37:25 +0100346static struct pxa_gpio_platform_data pxa25x_gpio_info __initdata = {
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800347 .irq_base = PXA_GPIO_TO_IRQ(0),
348 .gpio_set_wake = gpio_set_wake,
Andrea Adami8757e162012-11-21 01:37:25 +0100349};
350
Russell King34f32312007-05-15 10:39:49 +0100351static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100352 &pxa25x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800353 &pxa_device_pmu,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100354 &pxa_device_i2s,
Robert Jarzmik72493142008-11-13 23:50:56 +0100355 &sa1100_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800356 &pxa25x_device_ssp,
357 &pxa25x_device_nssp,
358 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100359 &pxa25x_device_pwm0,
360 &pxa25x_device_pwm1,
Dmitry Eremin-Solenikovea73e752011-02-23 02:29:09 +0300361 &pxa_device_asoc_platform,
Russell King34f32312007-05-15 10:39:49 +0100362};
363
Russell Kinge176bb02007-05-15 11:16:10 +0100364static int __init pxa25x_init(void)
365{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200366 int ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100367
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800368 if (cpu_is_pxa25x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800369
370 reset_status = RCSR;
371
Russell King0a0300d2010-01-12 12:28:00 +0000372 clkdev_add_table(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100373
Eric Miaofef1f992009-01-02 16:26:33 +0800374 if ((ret = pxa_init_dma(IRQ_DMA, 16)))
Eric Miaof53f0662007-06-22 05:40:17 +0100375 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800376
Eric Miao711be5c2007-07-18 11:38:45 +0100377 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800378
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200379 register_syscore_ops(&pxa_irq_syscore_ops);
380 register_syscore_ops(&pxa2xx_mfp_syscore_ops);
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200381 register_syscore_ops(&pxa2xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000382
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800383 pxa_register_device(&pxa25x_device_gpio, &pxa25x_gpio_info);
Russell King34f32312007-05-15 10:39:49 +0100384 ret = platform_add_devices(pxa25x_devices,
385 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000386 if (ret)
387 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100388 }
eric miaoc01655042008-01-28 23:00:02 +0000389
Eric Miao2b127972008-09-11 10:25:59 +0800390 /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
Russell Kingcc155c62009-11-09 13:34:08 +0800391 if (cpu_is_pxa255())
Russell King0a0300d2010-01-12 12:28:00 +0000392 clkdev_add(&pxa25x_hwuart_clkreg);
Russell King34f32312007-05-15 10:39:49 +0100393
394 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100395}
396
Russell King1c104e02008-04-19 10:59:24 +0100397postcore_initcall(pxa25x_init);