Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 Samsung Electronics Co.Ltd |
| 3 | * Authors: |
| 4 | * Seung-Woo Kim <sw0312.kim@samsung.com> |
| 5 | * Inki Dae <inki.dae@samsung.com> |
| 6 | * Joonyoung Shim <jy0922.shim@samsung.com> |
| 7 | * |
| 8 | * Based on drivers/media/video/s5p-tv/mixer_reg.c |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License as published by the |
| 12 | * Free Software Foundation; either version 2 of the License, or (at your |
| 13 | * option) any later version. |
| 14 | * |
| 15 | */ |
| 16 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 17 | #include <drm/drmP.h> |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 18 | |
| 19 | #include "regs-mixer.h" |
| 20 | #include "regs-vp.h" |
| 21 | |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/spinlock.h> |
| 24 | #include <linux/wait.h> |
| 25 | #include <linux/i2c.h> |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/irq.h> |
| 29 | #include <linux/delay.h> |
| 30 | #include <linux/pm_runtime.h> |
| 31 | #include <linux/clk.h> |
| 32 | #include <linux/regulator/consumer.h> |
Sachin Kamat | 3f1c781 | 2013-08-14 16:38:01 +0530 | [diff] [blame] | 33 | #include <linux/of.h> |
Inki Dae | f37cd5e | 2014-05-09 14:25:20 +0900 | [diff] [blame] | 34 | #include <linux/component.h> |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 35 | |
| 36 | #include <drm/exynos_drm.h> |
| 37 | |
| 38 | #include "exynos_drm_drv.h" |
Rahul Sharma | 663d876 | 2013-01-03 05:44:04 -0500 | [diff] [blame] | 39 | #include "exynos_drm_crtc.h" |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 40 | #include "exynos_drm_plane.h" |
Inki Dae | 1055b39 | 2012-10-19 17:37:35 +0900 | [diff] [blame] | 41 | #include "exynos_drm_iommu.h" |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 42 | |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 43 | #define MIXER_WIN_NR 3 |
Marek Szyprowski | fbbb1e1 | 2015-08-31 00:53:57 +0900 | [diff] [blame] | 44 | #define VP_DEFAULT_WIN 2 |
Gustavo Padovan | 323db0e | 2015-09-04 19:05:57 -0300 | [diff] [blame] | 45 | #define CURSOR_WIN 1 |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 46 | |
Tobias Jakobi | 7a57ca7 | 2015-04-27 23:11:59 +0200 | [diff] [blame] | 47 | /* The pixelformats that are natively supported by the mixer. */ |
| 48 | #define MXR_FORMAT_RGB565 4 |
| 49 | #define MXR_FORMAT_ARGB1555 5 |
| 50 | #define MXR_FORMAT_ARGB4444 6 |
| 51 | #define MXR_FORMAT_ARGB8888 7 |
| 52 | |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 53 | struct mixer_resources { |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 54 | int irq; |
| 55 | void __iomem *mixer_regs; |
| 56 | void __iomem *vp_regs; |
| 57 | spinlock_t reg_slock; |
| 58 | struct clk *mixer; |
| 59 | struct clk *vp; |
Marek Szyprowski | 04427ec | 2015-02-02 14:20:28 +0100 | [diff] [blame] | 60 | struct clk *hdmi; |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 61 | struct clk *sclk_mixer; |
| 62 | struct clk *sclk_hdmi; |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 63 | struct clk *mout_mixer; |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 64 | }; |
| 65 | |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 66 | enum mixer_version_id { |
| 67 | MXR_VER_0_0_0_16, |
| 68 | MXR_VER_16_0_33_0, |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 69 | MXR_VER_128_0_0_184, |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 70 | }; |
| 71 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 72 | enum mixer_flag_bits { |
| 73 | MXR_BIT_POWERED, |
Andrzej Hajda | 0df5e4a | 2015-07-09 08:25:43 +0200 | [diff] [blame] | 74 | MXR_BIT_VSYNC, |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 75 | }; |
| 76 | |
Marek Szyprowski | fbbb1e1 | 2015-08-31 00:53:57 +0900 | [diff] [blame] | 77 | static const uint32_t mixer_formats[] = { |
| 78 | DRM_FORMAT_XRGB4444, |
| 79 | DRM_FORMAT_XRGB1555, |
| 80 | DRM_FORMAT_RGB565, |
| 81 | DRM_FORMAT_XRGB8888, |
| 82 | DRM_FORMAT_ARGB8888, |
| 83 | }; |
| 84 | |
| 85 | static const uint32_t vp_formats[] = { |
| 86 | DRM_FORMAT_NV12, |
| 87 | DRM_FORMAT_NV21, |
| 88 | }; |
| 89 | |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 90 | struct mixer_context { |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 91 | struct platform_device *pdev; |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 92 | struct device *dev; |
Inki Dae | 1055b39 | 2012-10-19 17:37:35 +0900 | [diff] [blame] | 93 | struct drm_device *drm_dev; |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 94 | struct exynos_drm_crtc *crtc; |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 95 | struct exynos_drm_plane planes[MIXER_WIN_NR]; |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 96 | int pipe; |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 97 | unsigned long flags; |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 98 | bool interlace; |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 99 | bool vp_enabled; |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 100 | bool has_sclk; |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 101 | |
| 102 | struct mixer_resources mixer_res; |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 103 | enum mixer_version_id mxr_ver; |
Prathyush K | 6e95d5e | 2012-12-06 20:16:03 +0530 | [diff] [blame] | 104 | wait_queue_head_t wait_vsync_queue; |
| 105 | atomic_t wait_vsync_event; |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | struct mixer_drv_data { |
| 109 | enum mixer_version_id version; |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 110 | bool is_vp_enabled; |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 111 | bool has_sclk; |
Joonyoung Shim | 22b21ae | 2012-03-15 17:19:04 +0900 | [diff] [blame] | 112 | }; |
| 113 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 114 | static const u8 filter_y_horiz_tap8[] = { |
| 115 | 0, -1, -1, -1, -1, -1, -1, -1, |
| 116 | -1, -1, -1, -1, -1, 0, 0, 0, |
| 117 | 0, 2, 4, 5, 6, 6, 6, 6, |
| 118 | 6, 5, 5, 4, 3, 2, 1, 1, |
| 119 | 0, -6, -12, -16, -18, -20, -21, -20, |
| 120 | -20, -18, -16, -13, -10, -8, -5, -2, |
| 121 | 127, 126, 125, 121, 114, 107, 99, 89, |
| 122 | 79, 68, 57, 46, 35, 25, 16, 8, |
| 123 | }; |
| 124 | |
| 125 | static const u8 filter_y_vert_tap4[] = { |
| 126 | 0, -3, -6, -8, -8, -8, -8, -7, |
| 127 | -6, -5, -4, -3, -2, -1, -1, 0, |
| 128 | 127, 126, 124, 118, 111, 102, 92, 81, |
| 129 | 70, 59, 48, 37, 27, 19, 11, 5, |
| 130 | 0, 5, 11, 19, 27, 37, 48, 59, |
| 131 | 70, 81, 92, 102, 111, 118, 124, 126, |
| 132 | 0, 0, -1, -1, -2, -3, -4, -5, |
| 133 | -6, -7, -8, -8, -8, -8, -6, -3, |
| 134 | }; |
| 135 | |
| 136 | static const u8 filter_cr_horiz_tap4[] = { |
| 137 | 0, -3, -6, -8, -8, -8, -8, -7, |
| 138 | -6, -5, -4, -3, -2, -1, -1, 0, |
| 139 | 127, 126, 124, 118, 111, 102, 92, 81, |
| 140 | 70, 59, 48, 37, 27, 19, 11, 5, |
| 141 | }; |
| 142 | |
| 143 | static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) |
| 144 | { |
| 145 | return readl(res->vp_regs + reg_id); |
| 146 | } |
| 147 | |
| 148 | static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, |
| 149 | u32 val) |
| 150 | { |
| 151 | writel(val, res->vp_regs + reg_id); |
| 152 | } |
| 153 | |
| 154 | static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, |
| 155 | u32 val, u32 mask) |
| 156 | { |
| 157 | u32 old = vp_reg_read(res, reg_id); |
| 158 | |
| 159 | val = (val & mask) | (old & ~mask); |
| 160 | writel(val, res->vp_regs + reg_id); |
| 161 | } |
| 162 | |
| 163 | static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) |
| 164 | { |
| 165 | return readl(res->mixer_regs + reg_id); |
| 166 | } |
| 167 | |
| 168 | static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, |
| 169 | u32 val) |
| 170 | { |
| 171 | writel(val, res->mixer_regs + reg_id); |
| 172 | } |
| 173 | |
| 174 | static inline void mixer_reg_writemask(struct mixer_resources *res, |
| 175 | u32 reg_id, u32 val, u32 mask) |
| 176 | { |
| 177 | u32 old = mixer_reg_read(res, reg_id); |
| 178 | |
| 179 | val = (val & mask) | (old & ~mask); |
| 180 | writel(val, res->mixer_regs + reg_id); |
| 181 | } |
| 182 | |
| 183 | static void mixer_regs_dump(struct mixer_context *ctx) |
| 184 | { |
| 185 | #define DUMPREG(reg_id) \ |
| 186 | do { \ |
| 187 | DRM_DEBUG_KMS(#reg_id " = %08x\n", \ |
| 188 | (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ |
| 189 | } while (0) |
| 190 | |
| 191 | DUMPREG(MXR_STATUS); |
| 192 | DUMPREG(MXR_CFG); |
| 193 | DUMPREG(MXR_INT_EN); |
| 194 | DUMPREG(MXR_INT_STATUS); |
| 195 | |
| 196 | DUMPREG(MXR_LAYER_CFG); |
| 197 | DUMPREG(MXR_VIDEO_CFG); |
| 198 | |
| 199 | DUMPREG(MXR_GRAPHIC0_CFG); |
| 200 | DUMPREG(MXR_GRAPHIC0_BASE); |
| 201 | DUMPREG(MXR_GRAPHIC0_SPAN); |
| 202 | DUMPREG(MXR_GRAPHIC0_WH); |
| 203 | DUMPREG(MXR_GRAPHIC0_SXY); |
| 204 | DUMPREG(MXR_GRAPHIC0_DXY); |
| 205 | |
| 206 | DUMPREG(MXR_GRAPHIC1_CFG); |
| 207 | DUMPREG(MXR_GRAPHIC1_BASE); |
| 208 | DUMPREG(MXR_GRAPHIC1_SPAN); |
| 209 | DUMPREG(MXR_GRAPHIC1_WH); |
| 210 | DUMPREG(MXR_GRAPHIC1_SXY); |
| 211 | DUMPREG(MXR_GRAPHIC1_DXY); |
| 212 | #undef DUMPREG |
| 213 | } |
| 214 | |
| 215 | static void vp_regs_dump(struct mixer_context *ctx) |
| 216 | { |
| 217 | #define DUMPREG(reg_id) \ |
| 218 | do { \ |
| 219 | DRM_DEBUG_KMS(#reg_id " = %08x\n", \ |
| 220 | (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ |
| 221 | } while (0) |
| 222 | |
| 223 | DUMPREG(VP_ENABLE); |
| 224 | DUMPREG(VP_SRESET); |
| 225 | DUMPREG(VP_SHADOW_UPDATE); |
| 226 | DUMPREG(VP_FIELD_ID); |
| 227 | DUMPREG(VP_MODE); |
| 228 | DUMPREG(VP_IMG_SIZE_Y); |
| 229 | DUMPREG(VP_IMG_SIZE_C); |
| 230 | DUMPREG(VP_PER_RATE_CTRL); |
| 231 | DUMPREG(VP_TOP_Y_PTR); |
| 232 | DUMPREG(VP_BOT_Y_PTR); |
| 233 | DUMPREG(VP_TOP_C_PTR); |
| 234 | DUMPREG(VP_BOT_C_PTR); |
| 235 | DUMPREG(VP_ENDIAN_MODE); |
| 236 | DUMPREG(VP_SRC_H_POSITION); |
| 237 | DUMPREG(VP_SRC_V_POSITION); |
| 238 | DUMPREG(VP_SRC_WIDTH); |
| 239 | DUMPREG(VP_SRC_HEIGHT); |
| 240 | DUMPREG(VP_DST_H_POSITION); |
| 241 | DUMPREG(VP_DST_V_POSITION); |
| 242 | DUMPREG(VP_DST_WIDTH); |
| 243 | DUMPREG(VP_DST_HEIGHT); |
| 244 | DUMPREG(VP_H_RATIO); |
| 245 | DUMPREG(VP_V_RATIO); |
| 246 | |
| 247 | #undef DUMPREG |
| 248 | } |
| 249 | |
| 250 | static inline void vp_filter_set(struct mixer_resources *res, |
| 251 | int reg_id, const u8 *data, unsigned int size) |
| 252 | { |
| 253 | /* assure 4-byte align */ |
| 254 | BUG_ON(size & 3); |
| 255 | for (; size; size -= 4, reg_id += 4, data += 4) { |
| 256 | u32 val = (data[0] << 24) | (data[1] << 16) | |
| 257 | (data[2] << 8) | data[3]; |
| 258 | vp_reg_write(res, reg_id, val); |
| 259 | } |
| 260 | } |
| 261 | |
| 262 | static void vp_default_filter(struct mixer_resources *res) |
| 263 | { |
| 264 | vp_filter_set(res, VP_POLY8_Y0_LL, |
Sachin Kamat | e25e1b6 | 2012-08-31 15:50:48 +0530 | [diff] [blame] | 265 | filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 266 | vp_filter_set(res, VP_POLY4_Y0_LL, |
Sachin Kamat | e25e1b6 | 2012-08-31 15:50:48 +0530 | [diff] [blame] | 267 | filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 268 | vp_filter_set(res, VP_POLY4_C0_LL, |
Sachin Kamat | e25e1b6 | 2012-08-31 15:50:48 +0530 | [diff] [blame] | 269 | filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) |
| 273 | { |
| 274 | struct mixer_resources *res = &ctx->mixer_res; |
| 275 | |
| 276 | /* block update on vsync */ |
| 277 | mixer_reg_writemask(res, MXR_STATUS, enable ? |
| 278 | MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); |
| 279 | |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 280 | if (ctx->vp_enabled) |
| 281 | vp_reg_write(res, VP_SHADOW_UPDATE, enable ? |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 282 | VP_SHADOW_UPDATE_ENABLE : 0); |
| 283 | } |
| 284 | |
| 285 | static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) |
| 286 | { |
| 287 | struct mixer_resources *res = &ctx->mixer_res; |
| 288 | u32 val; |
| 289 | |
| 290 | /* choosing between interlace and progressive mode */ |
| 291 | val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : |
Tobias Jakobi | 1e6d459 | 2015-04-07 01:14:50 +0200 | [diff] [blame] | 292 | MXR_CFG_SCAN_PROGRESSIVE); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 293 | |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 294 | if (ctx->mxr_ver != MXR_VER_128_0_0_184) { |
| 295 | /* choosing between proper HD and SD mode */ |
| 296 | if (height <= 480) |
| 297 | val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; |
| 298 | else if (height <= 576) |
| 299 | val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; |
| 300 | else if (height <= 720) |
| 301 | val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; |
| 302 | else if (height <= 1080) |
| 303 | val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; |
| 304 | else |
| 305 | val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; |
| 306 | } |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 307 | |
| 308 | mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); |
| 309 | } |
| 310 | |
| 311 | static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) |
| 312 | { |
| 313 | struct mixer_resources *res = &ctx->mixer_res; |
| 314 | u32 val; |
| 315 | |
| 316 | if (height == 480) { |
| 317 | val = MXR_CFG_RGB601_0_255; |
| 318 | } else if (height == 576) { |
| 319 | val = MXR_CFG_RGB601_0_255; |
| 320 | } else if (height == 720) { |
| 321 | val = MXR_CFG_RGB709_16_235; |
| 322 | mixer_reg_write(res, MXR_CM_COEFF_Y, |
| 323 | (1 << 30) | (94 << 20) | (314 << 10) | |
| 324 | (32 << 0)); |
| 325 | mixer_reg_write(res, MXR_CM_COEFF_CB, |
| 326 | (972 << 20) | (851 << 10) | (225 << 0)); |
| 327 | mixer_reg_write(res, MXR_CM_COEFF_CR, |
| 328 | (225 << 20) | (820 << 10) | (1004 << 0)); |
| 329 | } else if (height == 1080) { |
| 330 | val = MXR_CFG_RGB709_16_235; |
| 331 | mixer_reg_write(res, MXR_CM_COEFF_Y, |
| 332 | (1 << 30) | (94 << 20) | (314 << 10) | |
| 333 | (32 << 0)); |
| 334 | mixer_reg_write(res, MXR_CM_COEFF_CB, |
| 335 | (972 << 20) | (851 << 10) | (225 << 0)); |
| 336 | mixer_reg_write(res, MXR_CM_COEFF_CR, |
| 337 | (225 << 20) | (820 << 10) | (1004 << 0)); |
| 338 | } else { |
| 339 | val = MXR_CFG_RGB709_16_235; |
| 340 | mixer_reg_write(res, MXR_CM_COEFF_Y, |
| 341 | (1 << 30) | (94 << 20) | (314 << 10) | |
| 342 | (32 << 0)); |
| 343 | mixer_reg_write(res, MXR_CM_COEFF_CB, |
| 344 | (972 << 20) | (851 << 10) | (225 << 0)); |
| 345 | mixer_reg_write(res, MXR_CM_COEFF_CR, |
| 346 | (225 << 20) | (820 << 10) | (1004 << 0)); |
| 347 | } |
| 348 | |
| 349 | mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); |
| 350 | } |
| 351 | |
Tobias Jakobi | 5b1d5bc | 2015-05-06 14:10:22 +0200 | [diff] [blame] | 352 | static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win, |
| 353 | bool enable) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 354 | { |
| 355 | struct mixer_resources *res = &ctx->mixer_res; |
| 356 | u32 val = enable ? ~0 : 0; |
| 357 | |
| 358 | switch (win) { |
| 359 | case 0: |
| 360 | mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); |
| 361 | break; |
| 362 | case 1: |
| 363 | mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); |
| 364 | break; |
| 365 | case 2: |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 366 | if (ctx->vp_enabled) { |
| 367 | vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); |
| 368 | mixer_reg_writemask(res, MXR_CFG, val, |
| 369 | MXR_CFG_VP_ENABLE); |
Joonyoung Shim | f1e716d | 2014-07-25 19:59:10 +0900 | [diff] [blame] | 370 | |
| 371 | /* control blending of graphic layer 0 */ |
| 372 | mixer_reg_writemask(res, MXR_GRAPHIC_CFG(0), val, |
| 373 | MXR_GRP_CFG_BLEND_PRE_MUL | |
| 374 | MXR_GRP_CFG_PIXEL_BLEND_EN); |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 375 | } |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 376 | break; |
| 377 | } |
| 378 | } |
| 379 | |
| 380 | static void mixer_run(struct mixer_context *ctx) |
| 381 | { |
| 382 | struct mixer_resources *res = &ctx->mixer_res; |
| 383 | |
| 384 | mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 385 | } |
| 386 | |
Rahul Sharma | 381be02 | 2014-06-23 11:02:22 +0530 | [diff] [blame] | 387 | static void mixer_stop(struct mixer_context *ctx) |
| 388 | { |
| 389 | struct mixer_resources *res = &ctx->mixer_res; |
| 390 | int timeout = 20; |
| 391 | |
| 392 | mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN); |
| 393 | |
| 394 | while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) && |
| 395 | --timeout) |
| 396 | usleep_range(10000, 12000); |
Rahul Sharma | 381be02 | 2014-06-23 11:02:22 +0530 | [diff] [blame] | 397 | } |
| 398 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 399 | static void vp_video_buffer(struct mixer_context *ctx, |
| 400 | struct exynos_drm_plane *plane) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 401 | { |
| 402 | struct mixer_resources *res = &ctx->mixer_res; |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 403 | struct drm_plane_state *state = plane->base.state; |
| 404 | struct drm_framebuffer *fb = state->fb; |
| 405 | struct drm_display_mode *mode = &state->crtc->mode; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 406 | unsigned long flags; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 407 | dma_addr_t luma_addr[2], chroma_addr[2]; |
| 408 | bool tiled_mode = false; |
| 409 | bool crcb_mode = false; |
| 410 | u32 val; |
| 411 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 412 | switch (fb->pixel_format) { |
Ville Syrjälä | 363b06a | 2012-05-14 11:08:51 +0900 | [diff] [blame] | 413 | case DRM_FORMAT_NV12: |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 414 | crcb_mode = false; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 415 | break; |
Tobias Jakobi | 8f2590f | 2015-04-27 23:10:16 +0200 | [diff] [blame] | 416 | case DRM_FORMAT_NV21: |
| 417 | crcb_mode = true; |
| 418 | break; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 419 | default: |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 420 | DRM_ERROR("pixel format for vp is wrong [%d].\n", |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 421 | fb->pixel_format); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 422 | return; |
| 423 | } |
| 424 | |
Tobias Jakobi | fac8a5b | 2015-04-27 23:10:15 +0200 | [diff] [blame] | 425 | luma_addr[0] = plane->dma_addr[0]; |
| 426 | chroma_addr[0] = plane->dma_addr[1]; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 427 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 428 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) { |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 429 | ctx->interlace = true; |
| 430 | if (tiled_mode) { |
| 431 | luma_addr[1] = luma_addr[0] + 0x40; |
| 432 | chroma_addr[1] = chroma_addr[0] + 0x40; |
| 433 | } else { |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 434 | luma_addr[1] = luma_addr[0] + fb->pitches[0]; |
| 435 | chroma_addr[1] = chroma_addr[0] + fb->pitches[0]; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 436 | } |
| 437 | } else { |
| 438 | ctx->interlace = false; |
| 439 | luma_addr[1] = 0; |
| 440 | chroma_addr[1] = 0; |
| 441 | } |
| 442 | |
| 443 | spin_lock_irqsave(&res->reg_slock, flags); |
| 444 | mixer_vsync_set_update(ctx, false); |
| 445 | |
| 446 | /* interlace or progressive scan mode */ |
| 447 | val = (ctx->interlace ? ~0 : 0); |
| 448 | vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); |
| 449 | |
| 450 | /* setup format */ |
| 451 | val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); |
| 452 | val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); |
| 453 | vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); |
| 454 | |
| 455 | /* setting size of input image */ |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 456 | vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) | |
| 457 | VP_IMG_VSIZE(fb->height)); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 458 | /* chroma height has to reduced by 2 to avoid chroma distorions */ |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 459 | vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) | |
| 460 | VP_IMG_VSIZE(fb->height / 2)); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 461 | |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 462 | vp_reg_write(res, VP_SRC_WIDTH, plane->src_w); |
| 463 | vp_reg_write(res, VP_SRC_HEIGHT, plane->src_h); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 464 | vp_reg_write(res, VP_SRC_H_POSITION, |
Joonyoung Shim | cb8a3db | 2015-04-07 15:59:38 +0900 | [diff] [blame] | 465 | VP_SRC_H_POSITION_VAL(plane->src_x)); |
| 466 | vp_reg_write(res, VP_SRC_V_POSITION, plane->src_y); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 467 | |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 468 | vp_reg_write(res, VP_DST_WIDTH, plane->crtc_w); |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 469 | vp_reg_write(res, VP_DST_H_POSITION, plane->crtc_x); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 470 | if (ctx->interlace) { |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 471 | vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_h / 2); |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 472 | vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y / 2); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 473 | } else { |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 474 | vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_h); |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 475 | vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 476 | } |
| 477 | |
Joonyoung Shim | 3cabaf7 | 2015-04-07 15:59:39 +0900 | [diff] [blame] | 478 | vp_reg_write(res, VP_H_RATIO, plane->h_ratio); |
| 479 | vp_reg_write(res, VP_V_RATIO, plane->v_ratio); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 480 | |
| 481 | vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); |
| 482 | |
| 483 | /* set buffer address to vp */ |
| 484 | vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); |
| 485 | vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); |
| 486 | vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); |
| 487 | vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); |
| 488 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 489 | mixer_cfg_scan(ctx, mode->vdisplay); |
| 490 | mixer_cfg_rgb_fmt(ctx, mode->vdisplay); |
| 491 | mixer_cfg_layer(ctx, plane->zpos, true); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 492 | mixer_run(ctx); |
| 493 | |
| 494 | mixer_vsync_set_update(ctx, true); |
| 495 | spin_unlock_irqrestore(&res->reg_slock, flags); |
| 496 | |
Tobias Jakobi | c0734fb | 2015-05-06 14:10:21 +0200 | [diff] [blame] | 497 | mixer_regs_dump(ctx); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 498 | vp_regs_dump(ctx); |
| 499 | } |
| 500 | |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 501 | static void mixer_layer_update(struct mixer_context *ctx) |
| 502 | { |
| 503 | struct mixer_resources *res = &ctx->mixer_res; |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 504 | |
Rahul Sharma | 5c0f482 | 2014-06-23 11:02:23 +0530 | [diff] [blame] | 505 | mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 506 | } |
| 507 | |
Tobias Jakobi | 2611015 | 2015-04-07 01:14:52 +0200 | [diff] [blame] | 508 | static int mixer_setup_scale(const struct exynos_drm_plane *plane, |
| 509 | unsigned int *x_ratio, unsigned int *y_ratio) |
| 510 | { |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 511 | if (plane->crtc_w != plane->src_w) { |
| 512 | if (plane->crtc_w == 2 * plane->src_w) |
Tobias Jakobi | 2611015 | 2015-04-07 01:14:52 +0200 | [diff] [blame] | 513 | *x_ratio = 1; |
| 514 | else |
| 515 | goto fail; |
| 516 | } |
| 517 | |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 518 | if (plane->crtc_h != plane->src_h) { |
| 519 | if (plane->crtc_h == 2 * plane->src_h) |
Tobias Jakobi | 2611015 | 2015-04-07 01:14:52 +0200 | [diff] [blame] | 520 | *y_ratio = 1; |
| 521 | else |
| 522 | goto fail; |
| 523 | } |
| 524 | |
| 525 | return 0; |
| 526 | |
| 527 | fail: |
| 528 | DRM_DEBUG_KMS("only 2x width/height scaling of plane supported\n"); |
| 529 | return -ENOTSUPP; |
| 530 | } |
| 531 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 532 | static void mixer_graph_buffer(struct mixer_context *ctx, |
| 533 | struct exynos_drm_plane *plane) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 534 | { |
| 535 | struct mixer_resources *res = &ctx->mixer_res; |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 536 | struct drm_plane_state *state = plane->base.state; |
| 537 | struct drm_framebuffer *fb = state->fb; |
| 538 | struct drm_display_mode *mode = &state->crtc->mode; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 539 | unsigned long flags; |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 540 | unsigned int win = plane->zpos; |
Tobias Jakobi | 2611015 | 2015-04-07 01:14:52 +0200 | [diff] [blame] | 541 | unsigned int x_ratio = 0, y_ratio = 0; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 542 | unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 543 | dma_addr_t dma_addr; |
| 544 | unsigned int fmt; |
| 545 | u32 val; |
| 546 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 547 | switch (fb->pixel_format) { |
Tobias Jakobi | 7a57ca7 | 2015-04-27 23:11:59 +0200 | [diff] [blame] | 548 | case DRM_FORMAT_XRGB4444: |
| 549 | fmt = MXR_FORMAT_ARGB4444; |
| 550 | break; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 551 | |
Tobias Jakobi | 7a57ca7 | 2015-04-27 23:11:59 +0200 | [diff] [blame] | 552 | case DRM_FORMAT_XRGB1555: |
| 553 | fmt = MXR_FORMAT_ARGB1555; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 554 | break; |
Tobias Jakobi | 7a57ca7 | 2015-04-27 23:11:59 +0200 | [diff] [blame] | 555 | |
| 556 | case DRM_FORMAT_RGB565: |
| 557 | fmt = MXR_FORMAT_RGB565; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 558 | break; |
Tobias Jakobi | 7a57ca7 | 2015-04-27 23:11:59 +0200 | [diff] [blame] | 559 | |
| 560 | case DRM_FORMAT_XRGB8888: |
| 561 | case DRM_FORMAT_ARGB8888: |
| 562 | fmt = MXR_FORMAT_ARGB8888; |
| 563 | break; |
| 564 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 565 | default: |
Tobias Jakobi | 7a57ca7 | 2015-04-27 23:11:59 +0200 | [diff] [blame] | 566 | DRM_DEBUG_KMS("pixelformat unsupported by mixer\n"); |
| 567 | return; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 568 | } |
| 569 | |
Tobias Jakobi | 2611015 | 2015-04-07 01:14:52 +0200 | [diff] [blame] | 570 | /* check if mixer supports requested scaling setup */ |
| 571 | if (mixer_setup_scale(plane, &x_ratio, &y_ratio)) |
| 572 | return; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 573 | |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 574 | dst_x_offset = plane->crtc_x; |
| 575 | dst_y_offset = plane->crtc_y; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 576 | |
| 577 | /* converting dma address base and source offset */ |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 578 | dma_addr = plane->dma_addr[0] |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 579 | + (plane->src_x * fb->bits_per_pixel >> 3) |
| 580 | + (plane->src_y * fb->pitches[0]); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 581 | src_x_offset = 0; |
| 582 | src_y_offset = 0; |
| 583 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 584 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 585 | ctx->interlace = true; |
| 586 | else |
| 587 | ctx->interlace = false; |
| 588 | |
| 589 | spin_lock_irqsave(&res->reg_slock, flags); |
| 590 | mixer_vsync_set_update(ctx, false); |
| 591 | |
| 592 | /* setup format */ |
| 593 | mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), |
| 594 | MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); |
| 595 | |
| 596 | /* setup geometry */ |
Daniel Stone | adacb22 | 2015-03-17 13:24:58 +0000 | [diff] [blame] | 597 | mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 598 | fb->pitches[0] / (fb->bits_per_pixel >> 3)); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 599 | |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 600 | /* setup display size */ |
| 601 | if (ctx->mxr_ver == MXR_VER_128_0_0_184 && |
Gustavo Padovan | 5d3d099 | 2015-10-12 22:07:48 +0900 | [diff] [blame] | 602 | win == DEFAULT_WIN) { |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 603 | val = MXR_MXR_RES_HEIGHT(mode->vdisplay); |
| 604 | val |= MXR_MXR_RES_WIDTH(mode->hdisplay); |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 605 | mixer_reg_write(res, MXR_RESOLUTION, val); |
| 606 | } |
| 607 | |
Gustavo Padovan | d88d246 | 2015-07-16 12:23:38 -0300 | [diff] [blame] | 608 | val = MXR_GRP_WH_WIDTH(plane->src_w); |
| 609 | val |= MXR_GRP_WH_HEIGHT(plane->src_h); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 610 | val |= MXR_GRP_WH_H_SCALE(x_ratio); |
| 611 | val |= MXR_GRP_WH_V_SCALE(y_ratio); |
| 612 | mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); |
| 613 | |
| 614 | /* setup offsets in source image */ |
| 615 | val = MXR_GRP_SXY_SX(src_x_offset); |
| 616 | val |= MXR_GRP_SXY_SY(src_y_offset); |
| 617 | mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); |
| 618 | |
| 619 | /* setup offsets in display image */ |
| 620 | val = MXR_GRP_DXY_DX(dst_x_offset); |
| 621 | val |= MXR_GRP_DXY_DY(dst_y_offset); |
| 622 | mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); |
| 623 | |
| 624 | /* set buffer address to mixer */ |
| 625 | mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); |
| 626 | |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 627 | mixer_cfg_scan(ctx, mode->vdisplay); |
| 628 | mixer_cfg_rgb_fmt(ctx, mode->vdisplay); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 629 | mixer_cfg_layer(ctx, win, true); |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 630 | |
| 631 | /* layer update mandatory for mixer 16.0.33.0 */ |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 632 | if (ctx->mxr_ver == MXR_VER_16_0_33_0 || |
| 633 | ctx->mxr_ver == MXR_VER_128_0_0_184) |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 634 | mixer_layer_update(ctx); |
| 635 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 636 | mixer_run(ctx); |
| 637 | |
| 638 | mixer_vsync_set_update(ctx, true); |
| 639 | spin_unlock_irqrestore(&res->reg_slock, flags); |
Tobias Jakobi | c0734fb | 2015-05-06 14:10:21 +0200 | [diff] [blame] | 640 | |
| 641 | mixer_regs_dump(ctx); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 642 | } |
| 643 | |
| 644 | static void vp_win_reset(struct mixer_context *ctx) |
| 645 | { |
| 646 | struct mixer_resources *res = &ctx->mixer_res; |
| 647 | int tries = 100; |
| 648 | |
| 649 | vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); |
| 650 | for (tries = 100; tries; --tries) { |
| 651 | /* waiting until VP_SRESET_PROCESSING is 0 */ |
| 652 | if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) |
| 653 | break; |
Tomasz Stanislawski | 02b3de4 | 2015-09-25 14:48:29 +0200 | [diff] [blame] | 654 | mdelay(10); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 655 | } |
| 656 | WARN(tries == 0, "failed to reset Video Processor\n"); |
| 657 | } |
| 658 | |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 659 | static void mixer_win_reset(struct mixer_context *ctx) |
| 660 | { |
| 661 | struct mixer_resources *res = &ctx->mixer_res; |
| 662 | unsigned long flags; |
| 663 | u32 val; /* value stored to register */ |
| 664 | |
| 665 | spin_lock_irqsave(&res->reg_slock, flags); |
| 666 | mixer_vsync_set_update(ctx, false); |
| 667 | |
| 668 | mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); |
| 669 | |
| 670 | /* set output in RGB888 mode */ |
| 671 | mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); |
| 672 | |
| 673 | /* 16 beat burst in DMA */ |
| 674 | mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, |
| 675 | MXR_STATUS_BURST_MASK); |
| 676 | |
| 677 | /* setting default layer priority: layer1 > layer0 > video |
| 678 | * because typical usage scenario would be |
| 679 | * layer1 - OSD |
| 680 | * layer0 - framebuffer |
| 681 | * video - video overlay |
| 682 | */ |
| 683 | val = MXR_LAYER_CFG_GRP1_VAL(3); |
| 684 | val |= MXR_LAYER_CFG_GRP0_VAL(2); |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 685 | if (ctx->vp_enabled) |
| 686 | val |= MXR_LAYER_CFG_VP_VAL(1); |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 687 | mixer_reg_write(res, MXR_LAYER_CFG, val); |
| 688 | |
| 689 | /* setting background color */ |
| 690 | mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); |
| 691 | mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); |
| 692 | mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); |
| 693 | |
| 694 | /* setting graphical layers */ |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 695 | val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ |
| 696 | val |= MXR_GRP_CFG_WIN_BLEND_EN; |
| 697 | val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ |
| 698 | |
Sean Paul | 0377f4e | 2013-04-25 15:13:26 -0400 | [diff] [blame] | 699 | /* Don't blend layer 0 onto the mixer background */ |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 700 | mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); |
Sean Paul | 0377f4e | 2013-04-25 15:13:26 -0400 | [diff] [blame] | 701 | |
| 702 | /* Blend layer 1 into layer 0 */ |
| 703 | val |= MXR_GRP_CFG_BLEND_PRE_MUL; |
| 704 | val |= MXR_GRP_CFG_PIXEL_BLEND_EN; |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 705 | mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); |
| 706 | |
Seung-Woo Kim | 5736603 | 2012-05-15 17:22:08 +0900 | [diff] [blame] | 707 | /* setting video layers */ |
| 708 | val = MXR_GRP_CFG_ALPHA_VAL(0); |
| 709 | mixer_reg_write(res, MXR_VIDEO_CFG, val); |
| 710 | |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 711 | if (ctx->vp_enabled) { |
| 712 | /* configuration of Video Processor Registers */ |
| 713 | vp_win_reset(ctx); |
| 714 | vp_default_filter(res); |
| 715 | } |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 716 | |
| 717 | /* disable all layers */ |
| 718 | mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); |
| 719 | mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 720 | if (ctx->vp_enabled) |
| 721 | mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); |
Joonyoung Shim | cf8fc4f | 2012-04-23 19:35:50 +0900 | [diff] [blame] | 722 | |
| 723 | mixer_vsync_set_update(ctx, true); |
| 724 | spin_unlock_irqrestore(&res->reg_slock, flags); |
| 725 | } |
| 726 | |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 727 | static irqreturn_t mixer_irq_handler(int irq, void *arg) |
| 728 | { |
| 729 | struct mixer_context *ctx = arg; |
| 730 | struct mixer_resources *res = &ctx->mixer_res; |
| 731 | u32 val, base, shadow; |
Gustavo Padovan | 822f6df | 2015-08-15 13:26:14 -0300 | [diff] [blame] | 732 | int win; |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 733 | |
| 734 | spin_lock(&res->reg_slock); |
| 735 | |
| 736 | /* read interrupt status for handling and clearing flags for VSYNC */ |
| 737 | val = mixer_reg_read(res, MXR_INT_STATUS); |
| 738 | |
| 739 | /* handling VSYNC */ |
| 740 | if (val & MXR_INT_STATUS_VSYNC) { |
Andrzej Hajda | 81a464d | 2015-07-09 10:07:53 +0200 | [diff] [blame] | 741 | /* vsync interrupt use different bit for read and clear */ |
| 742 | val |= MXR_INT_CLEAR_VSYNC; |
| 743 | val &= ~MXR_INT_STATUS_VSYNC; |
| 744 | |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 745 | /* interlace scan need to check shadow register */ |
| 746 | if (ctx->interlace) { |
| 747 | base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); |
| 748 | shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); |
| 749 | if (base != shadow) |
| 750 | goto out; |
| 751 | |
| 752 | base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); |
| 753 | shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); |
| 754 | if (base != shadow) |
| 755 | goto out; |
| 756 | } |
| 757 | |
Gustavo Padovan | eafd540 | 2015-07-16 12:23:32 -0300 | [diff] [blame] | 758 | drm_crtc_handle_vblank(&ctx->crtc->base); |
Gustavo Padovan | 822f6df | 2015-08-15 13:26:14 -0300 | [diff] [blame] | 759 | for (win = 0 ; win < MIXER_WIN_NR ; win++) { |
| 760 | struct exynos_drm_plane *plane = &ctx->planes[win]; |
| 761 | |
| 762 | if (!plane->pending_fb) |
| 763 | continue; |
| 764 | |
| 765 | exynos_drm_crtc_finish_update(ctx->crtc, plane); |
| 766 | } |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 767 | |
| 768 | /* set wait vsync event to zero and wake up queue. */ |
| 769 | if (atomic_read(&ctx->wait_vsync_event)) { |
| 770 | atomic_set(&ctx->wait_vsync_event, 0); |
| 771 | wake_up(&ctx->wait_vsync_queue); |
| 772 | } |
| 773 | } |
| 774 | |
| 775 | out: |
| 776 | /* clear interrupts */ |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 777 | mixer_reg_write(res, MXR_INT_STATUS, val); |
| 778 | |
| 779 | spin_unlock(&res->reg_slock); |
| 780 | |
| 781 | return IRQ_HANDLED; |
| 782 | } |
| 783 | |
| 784 | static int mixer_resources_init(struct mixer_context *mixer_ctx) |
| 785 | { |
| 786 | struct device *dev = &mixer_ctx->pdev->dev; |
| 787 | struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; |
| 788 | struct resource *res; |
| 789 | int ret; |
| 790 | |
| 791 | spin_lock_init(&mixer_res->reg_slock); |
| 792 | |
| 793 | mixer_res->mixer = devm_clk_get(dev, "mixer"); |
| 794 | if (IS_ERR(mixer_res->mixer)) { |
| 795 | dev_err(dev, "failed to get clock 'mixer'\n"); |
| 796 | return -ENODEV; |
| 797 | } |
| 798 | |
Marek Szyprowski | 04427ec | 2015-02-02 14:20:28 +0100 | [diff] [blame] | 799 | mixer_res->hdmi = devm_clk_get(dev, "hdmi"); |
| 800 | if (IS_ERR(mixer_res->hdmi)) { |
| 801 | dev_err(dev, "failed to get clock 'hdmi'\n"); |
| 802 | return PTR_ERR(mixer_res->hdmi); |
| 803 | } |
| 804 | |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 805 | mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); |
| 806 | if (IS_ERR(mixer_res->sclk_hdmi)) { |
| 807 | dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); |
| 808 | return -ENODEV; |
| 809 | } |
| 810 | res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); |
| 811 | if (res == NULL) { |
| 812 | dev_err(dev, "get memory resource failed.\n"); |
| 813 | return -ENXIO; |
| 814 | } |
| 815 | |
| 816 | mixer_res->mixer_regs = devm_ioremap(dev, res->start, |
| 817 | resource_size(res)); |
| 818 | if (mixer_res->mixer_regs == NULL) { |
| 819 | dev_err(dev, "register mapping failed.\n"); |
| 820 | return -ENXIO; |
| 821 | } |
| 822 | |
| 823 | res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); |
| 824 | if (res == NULL) { |
| 825 | dev_err(dev, "get interrupt resource failed.\n"); |
| 826 | return -ENXIO; |
| 827 | } |
| 828 | |
| 829 | ret = devm_request_irq(dev, res->start, mixer_irq_handler, |
| 830 | 0, "drm_mixer", mixer_ctx); |
| 831 | if (ret) { |
| 832 | dev_err(dev, "request interrupt failed.\n"); |
| 833 | return ret; |
| 834 | } |
| 835 | mixer_res->irq = res->start; |
| 836 | |
| 837 | return 0; |
| 838 | } |
| 839 | |
| 840 | static int vp_resources_init(struct mixer_context *mixer_ctx) |
| 841 | { |
| 842 | struct device *dev = &mixer_ctx->pdev->dev; |
| 843 | struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; |
| 844 | struct resource *res; |
| 845 | |
| 846 | mixer_res->vp = devm_clk_get(dev, "vp"); |
| 847 | if (IS_ERR(mixer_res->vp)) { |
| 848 | dev_err(dev, "failed to get clock 'vp'\n"); |
| 849 | return -ENODEV; |
| 850 | } |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 851 | |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 852 | if (mixer_ctx->has_sclk) { |
| 853 | mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); |
| 854 | if (IS_ERR(mixer_res->sclk_mixer)) { |
| 855 | dev_err(dev, "failed to get clock 'sclk_mixer'\n"); |
| 856 | return -ENODEV; |
| 857 | } |
| 858 | mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer"); |
| 859 | if (IS_ERR(mixer_res->mout_mixer)) { |
| 860 | dev_err(dev, "failed to get clock 'mout_mixer'\n"); |
| 861 | return -ENODEV; |
| 862 | } |
| 863 | |
| 864 | if (mixer_res->sclk_hdmi && mixer_res->mout_mixer) |
| 865 | clk_set_parent(mixer_res->mout_mixer, |
| 866 | mixer_res->sclk_hdmi); |
| 867 | } |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 868 | |
| 869 | res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); |
| 870 | if (res == NULL) { |
| 871 | dev_err(dev, "get memory resource failed.\n"); |
| 872 | return -ENXIO; |
| 873 | } |
| 874 | |
| 875 | mixer_res->vp_regs = devm_ioremap(dev, res->start, |
| 876 | resource_size(res)); |
| 877 | if (mixer_res->vp_regs == NULL) { |
| 878 | dev_err(dev, "register mapping failed.\n"); |
| 879 | return -ENXIO; |
| 880 | } |
| 881 | |
| 882 | return 0; |
| 883 | } |
| 884 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 885 | static int mixer_initialize(struct mixer_context *mixer_ctx, |
Inki Dae | f37cd5e | 2014-05-09 14:25:20 +0900 | [diff] [blame] | 886 | struct drm_device *drm_dev) |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 887 | { |
| 888 | int ret; |
Inki Dae | f37cd5e | 2014-05-09 14:25:20 +0900 | [diff] [blame] | 889 | struct exynos_drm_private *priv; |
| 890 | priv = drm_dev->dev_private; |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 891 | |
Gustavo Padovan | eb88e42 | 2014-11-26 16:43:27 -0200 | [diff] [blame] | 892 | mixer_ctx->drm_dev = drm_dev; |
Gustavo Padovan | 8a326ed | 2014-11-04 18:44:47 -0200 | [diff] [blame] | 893 | mixer_ctx->pipe = priv->pipe++; |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 894 | |
| 895 | /* acquire resources: regs, irqs, clocks */ |
| 896 | ret = mixer_resources_init(mixer_ctx); |
| 897 | if (ret) { |
| 898 | DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); |
| 899 | return ret; |
| 900 | } |
| 901 | |
| 902 | if (mixer_ctx->vp_enabled) { |
| 903 | /* acquire vp resources: regs, irqs, clocks */ |
| 904 | ret = vp_resources_init(mixer_ctx); |
| 905 | if (ret) { |
| 906 | DRM_ERROR("vp_resources_init failed ret=%d\n", ret); |
| 907 | return ret; |
| 908 | } |
| 909 | } |
| 910 | |
Joonyoung Shim | eb7a3fc | 2015-07-02 21:49:39 +0900 | [diff] [blame] | 911 | ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev); |
Hyungwon Hwang | fc2e013 | 2015-06-22 19:05:04 +0900 | [diff] [blame] | 912 | if (ret) |
| 913 | priv->pipe--; |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 914 | |
Hyungwon Hwang | fc2e013 | 2015-06-22 19:05:04 +0900 | [diff] [blame] | 915 | return ret; |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 916 | } |
| 917 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 918 | static void mixer_ctx_remove(struct mixer_context *mixer_ctx) |
Inki Dae | 1055b39 | 2012-10-19 17:37:35 +0900 | [diff] [blame] | 919 | { |
Joonyoung Shim | bf56608 | 2015-07-02 21:49:38 +0900 | [diff] [blame] | 920 | drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); |
Inki Dae | 1055b39 | 2012-10-19 17:37:35 +0900 | [diff] [blame] | 921 | } |
| 922 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 923 | static int mixer_enable_vblank(struct exynos_drm_crtc *crtc) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 924 | { |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 925 | struct mixer_context *mixer_ctx = crtc->ctx; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 926 | struct mixer_resources *res = &mixer_ctx->mixer_res; |
| 927 | |
Andrzej Hajda | 0df5e4a | 2015-07-09 08:25:43 +0200 | [diff] [blame] | 928 | __set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); |
| 929 | if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 930 | return 0; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 931 | |
| 932 | /* enable vsync interrupt */ |
Andrzej Hajda | fc073248 | 2015-07-09 08:25:40 +0200 | [diff] [blame] | 933 | mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); |
| 934 | mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 935 | |
| 936 | return 0; |
| 937 | } |
| 938 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 939 | static void mixer_disable_vblank(struct exynos_drm_crtc *crtc) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 940 | { |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 941 | struct mixer_context *mixer_ctx = crtc->ctx; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 942 | struct mixer_resources *res = &mixer_ctx->mixer_res; |
| 943 | |
Andrzej Hajda | 0df5e4a | 2015-07-09 08:25:43 +0200 | [diff] [blame] | 944 | __clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); |
| 945 | |
| 946 | if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) |
Andrzej Hajda | 947710c | 2015-07-09 08:25:41 +0200 | [diff] [blame] | 947 | return; |
Andrzej Hajda | 947710c | 2015-07-09 08:25:41 +0200 | [diff] [blame] | 948 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 949 | /* disable vsync interrupt */ |
Andrzej Hajda | fc073248 | 2015-07-09 08:25:40 +0200 | [diff] [blame] | 950 | mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 951 | mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); |
| 952 | } |
| 953 | |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 954 | static void mixer_update_plane(struct exynos_drm_crtc *crtc, |
| 955 | struct exynos_drm_plane *plane) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 956 | { |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 957 | struct mixer_context *mixer_ctx = crtc->ctx; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 958 | |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 959 | DRM_DEBUG_KMS("win: %d\n", plane->zpos); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 960 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 961 | if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) |
Shirish S | dda9012 | 2013-01-23 22:03:18 -0500 | [diff] [blame] | 962 | return; |
Shirish S | dda9012 | 2013-01-23 22:03:18 -0500 | [diff] [blame] | 963 | |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 964 | if (plane->zpos > 1 && mixer_ctx->vp_enabled) |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 965 | vp_video_buffer(mixer_ctx, plane); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 966 | else |
Gustavo Padovan | 2eeb2e5 | 2015-08-03 14:40:44 +0900 | [diff] [blame] | 967 | mixer_graph_buffer(mixer_ctx, plane); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 968 | } |
| 969 | |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 970 | static void mixer_disable_plane(struct exynos_drm_crtc *crtc, |
| 971 | struct exynos_drm_plane *plane) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 972 | { |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 973 | struct mixer_context *mixer_ctx = crtc->ctx; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 974 | struct mixer_resources *res = &mixer_ctx->mixer_res; |
| 975 | unsigned long flags; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 976 | |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 977 | DRM_DEBUG_KMS("win: %d\n", plane->zpos); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 978 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 979 | if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 980 | return; |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 981 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 982 | spin_lock_irqsave(&res->reg_slock, flags); |
| 983 | mixer_vsync_set_update(mixer_ctx, false); |
| 984 | |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 985 | mixer_cfg_layer(mixer_ctx, plane->zpos, false); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 986 | |
| 987 | mixer_vsync_set_update(mixer_ctx, true); |
| 988 | spin_unlock_irqrestore(&res->reg_slock, flags); |
| 989 | } |
| 990 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 991 | static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc) |
Rahul Sharma | 0ea6822 | 2013-01-15 08:11:06 -0500 | [diff] [blame] | 992 | { |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 993 | struct mixer_context *mixer_ctx = crtc->ctx; |
Joonyoung Shim | 7c4c558 | 2015-01-18 17:48:29 +0900 | [diff] [blame] | 994 | int err; |
Prathyush K | 8137a2e | 2012-12-06 20:16:01 +0530 | [diff] [blame] | 995 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 996 | if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) |
Prathyush K | 6e95d5e | 2012-12-06 20:16:03 +0530 | [diff] [blame] | 997 | return; |
Prathyush K | 6e95d5e | 2012-12-06 20:16:03 +0530 | [diff] [blame] | 998 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 999 | err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe); |
Joonyoung Shim | 7c4c558 | 2015-01-18 17:48:29 +0900 | [diff] [blame] | 1000 | if (err < 0) { |
| 1001 | DRM_DEBUG_KMS("failed to acquire vblank counter\n"); |
| 1002 | return; |
| 1003 | } |
Rahul Sharma | 5d39b9e | 2014-06-23 11:02:25 +0530 | [diff] [blame] | 1004 | |
Prathyush K | 6e95d5e | 2012-12-06 20:16:03 +0530 | [diff] [blame] | 1005 | atomic_set(&mixer_ctx->wait_vsync_event, 1); |
| 1006 | |
| 1007 | /* |
| 1008 | * wait for MIXER to signal VSYNC interrupt or return after |
| 1009 | * timeout which is set to 50ms (refresh rate of 20). |
| 1010 | */ |
| 1011 | if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, |
| 1012 | !atomic_read(&mixer_ctx->wait_vsync_event), |
Daniel Vetter | bfd8303 | 2013-12-11 11:34:41 +0100 | [diff] [blame] | 1013 | HZ/20)) |
Prathyush K | 8137a2e | 2012-12-06 20:16:01 +0530 | [diff] [blame] | 1014 | DRM_DEBUG_KMS("vblank wait timed out.\n"); |
Rahul Sharma | 5d39b9e | 2014-06-23 11:02:25 +0530 | [diff] [blame] | 1015 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 1016 | drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe); |
Prathyush K | 8137a2e | 2012-12-06 20:16:01 +0530 | [diff] [blame] | 1017 | } |
| 1018 | |
Gustavo Padovan | 3cecda0 | 2015-06-01 12:04:55 -0300 | [diff] [blame] | 1019 | static void mixer_enable(struct exynos_drm_crtc *crtc) |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1020 | { |
Gustavo Padovan | 3cecda0 | 2015-06-01 12:04:55 -0300 | [diff] [blame] | 1021 | struct mixer_context *ctx = crtc->ctx; |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1022 | struct mixer_resources *res = &ctx->mixer_res; |
| 1023 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 1024 | if (test_bit(MXR_BIT_POWERED, &ctx->flags)) |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1025 | return; |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1026 | |
Sean Paul | af65c80 | 2014-01-30 16:19:27 -0500 | [diff] [blame] | 1027 | pm_runtime_get_sync(ctx->dev); |
| 1028 | |
Rahul Sharma | d74ed93 | 2014-06-23 11:02:24 +0530 | [diff] [blame] | 1029 | mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET); |
| 1030 | |
Andrzej Hajda | 0df5e4a | 2015-07-09 08:25:43 +0200 | [diff] [blame] | 1031 | if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) { |
Andrzej Hajda | fc073248 | 2015-07-09 08:25:40 +0200 | [diff] [blame] | 1032 | mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); |
Andrzej Hajda | 0df5e4a | 2015-07-09 08:25:43 +0200 | [diff] [blame] | 1033 | mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); |
| 1034 | } |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1035 | mixer_win_reset(ctx); |
Gustavo Padovan | ccf034a | 2015-09-04 17:15:46 -0300 | [diff] [blame^] | 1036 | |
| 1037 | set_bit(MXR_BIT_POWERED, &ctx->flags); |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1038 | } |
| 1039 | |
Gustavo Padovan | 3cecda0 | 2015-06-01 12:04:55 -0300 | [diff] [blame] | 1040 | static void mixer_disable(struct exynos_drm_crtc *crtc) |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1041 | { |
Gustavo Padovan | 3cecda0 | 2015-06-01 12:04:55 -0300 | [diff] [blame] | 1042 | struct mixer_context *ctx = crtc->ctx; |
Joonyoung Shim | c329f66 | 2015-06-12 20:34:28 +0900 | [diff] [blame] | 1043 | int i; |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1044 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 1045 | if (!test_bit(MXR_BIT_POWERED, &ctx->flags)) |
Rahul Sharma | b4bfa3c | 2014-06-23 11:02:21 +0530 | [diff] [blame] | 1046 | return; |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1047 | |
Rahul Sharma | 381be02 | 2014-06-23 11:02:22 +0530 | [diff] [blame] | 1048 | mixer_stop(ctx); |
Tobias Jakobi | c0734fb | 2015-05-06 14:10:21 +0200 | [diff] [blame] | 1049 | mixer_regs_dump(ctx); |
Joonyoung Shim | c329f66 | 2015-06-12 20:34:28 +0900 | [diff] [blame] | 1050 | |
| 1051 | for (i = 0; i < MIXER_WIN_NR; i++) |
Gustavo Padovan | 1e1d139 | 2015-08-03 14:39:36 +0900 | [diff] [blame] | 1052 | mixer_disable_plane(crtc, &ctx->planes[i]); |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1053 | |
Gustavo Padovan | ccf034a | 2015-09-04 17:15:46 -0300 | [diff] [blame^] | 1054 | pm_runtime_put(ctx->dev); |
| 1055 | |
Andrzej Hajda | a44652e | 2015-07-09 08:25:42 +0200 | [diff] [blame] | 1056 | clear_bit(MXR_BIT_POWERED, &ctx->flags); |
Prathyush K | db43fd1 | 2012-12-06 20:16:05 +0530 | [diff] [blame] | 1057 | } |
| 1058 | |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 1059 | /* Only valid for Mixer version 16.0.33.0 */ |
Andrzej Hajda | 3ae2436 | 2015-10-26 13:03:40 +0100 | [diff] [blame] | 1060 | static int mixer_atomic_check(struct exynos_drm_crtc *crtc, |
| 1061 | struct drm_crtc_state *state) |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 1062 | { |
Andrzej Hajda | 3ae2436 | 2015-10-26 13:03:40 +0100 | [diff] [blame] | 1063 | struct drm_display_mode *mode = &state->adjusted_mode; |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 1064 | u32 w, h; |
| 1065 | |
| 1066 | w = mode->hdisplay; |
| 1067 | h = mode->vdisplay; |
| 1068 | |
| 1069 | DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", |
| 1070 | mode->hdisplay, mode->vdisplay, mode->vrefresh, |
| 1071 | (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); |
| 1072 | |
| 1073 | if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || |
| 1074 | (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || |
| 1075 | (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) |
| 1076 | return 0; |
| 1077 | |
| 1078 | return -EINVAL; |
| 1079 | } |
| 1080 | |
Krzysztof Kozlowski | f3aaf76 | 2015-05-07 09:04:45 +0900 | [diff] [blame] | 1081 | static const struct exynos_drm_crtc_ops mixer_crtc_ops = { |
Gustavo Padovan | 3cecda0 | 2015-06-01 12:04:55 -0300 | [diff] [blame] | 1082 | .enable = mixer_enable, |
| 1083 | .disable = mixer_disable, |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1084 | .enable_vblank = mixer_enable_vblank, |
| 1085 | .disable_vblank = mixer_disable_vblank, |
Prathyush K | 8137a2e | 2012-12-06 20:16:01 +0530 | [diff] [blame] | 1086 | .wait_for_vblank = mixer_wait_for_vblank, |
Gustavo Padovan | 9cc7610 | 2015-08-03 14:38:05 +0900 | [diff] [blame] | 1087 | .update_plane = mixer_update_plane, |
| 1088 | .disable_plane = mixer_disable_plane, |
Andrzej Hajda | 3ae2436 | 2015-10-26 13:03:40 +0100 | [diff] [blame] | 1089 | .atomic_check = mixer_atomic_check, |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 1090 | }; |
Rahul Sharma | 0ea6822 | 2013-01-15 08:11:06 -0500 | [diff] [blame] | 1091 | |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 1092 | static struct mixer_drv_data exynos5420_mxr_drv_data = { |
| 1093 | .version = MXR_VER_128_0_0_184, |
| 1094 | .is_vp_enabled = 0, |
| 1095 | }; |
| 1096 | |
Rahul Sharma | cc57caf | 2013-06-19 18:21:07 +0530 | [diff] [blame] | 1097 | static struct mixer_drv_data exynos5250_mxr_drv_data = { |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1098 | .version = MXR_VER_16_0_33_0, |
| 1099 | .is_vp_enabled = 0, |
| 1100 | }; |
| 1101 | |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 1102 | static struct mixer_drv_data exynos4212_mxr_drv_data = { |
| 1103 | .version = MXR_VER_0_0_0_16, |
| 1104 | .is_vp_enabled = 1, |
| 1105 | }; |
| 1106 | |
Rahul Sharma | cc57caf | 2013-06-19 18:21:07 +0530 | [diff] [blame] | 1107 | static struct mixer_drv_data exynos4210_mxr_drv_data = { |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1108 | .version = MXR_VER_0_0_0_16, |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 1109 | .is_vp_enabled = 1, |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 1110 | .has_sclk = 1, |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1111 | }; |
| 1112 | |
Krzysztof Kozlowski | d6b1630 | 2015-05-02 00:56:36 +0900 | [diff] [blame] | 1113 | static const struct platform_device_id mixer_driver_types[] = { |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1114 | { |
| 1115 | .name = "s5p-mixer", |
Rahul Sharma | cc57caf | 2013-06-19 18:21:07 +0530 | [diff] [blame] | 1116 | .driver_data = (unsigned long)&exynos4210_mxr_drv_data, |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1117 | }, { |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1118 | .name = "exynos5-mixer", |
Rahul Sharma | cc57caf | 2013-06-19 18:21:07 +0530 | [diff] [blame] | 1119 | .driver_data = (unsigned long)&exynos5250_mxr_drv_data, |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1120 | }, { |
| 1121 | /* end node */ |
| 1122 | } |
| 1123 | }; |
| 1124 | |
| 1125 | static struct of_device_id mixer_match_types[] = { |
| 1126 | { |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 1127 | .compatible = "samsung,exynos4210-mixer", |
| 1128 | .data = &exynos4210_mxr_drv_data, |
| 1129 | }, { |
| 1130 | .compatible = "samsung,exynos4212-mixer", |
| 1131 | .data = &exynos4212_mxr_drv_data, |
| 1132 | }, { |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1133 | .compatible = "samsung,exynos5-mixer", |
Rahul Sharma | cc57caf | 2013-06-19 18:21:07 +0530 | [diff] [blame] | 1134 | .data = &exynos5250_mxr_drv_data, |
| 1135 | }, { |
| 1136 | .compatible = "samsung,exynos5250-mixer", |
| 1137 | .data = &exynos5250_mxr_drv_data, |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1138 | }, { |
Rahul Sharma | def5e09 | 2013-06-19 18:21:08 +0530 | [diff] [blame] | 1139 | .compatible = "samsung,exynos5420-mixer", |
| 1140 | .data = &exynos5420_mxr_drv_data, |
| 1141 | }, { |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1142 | /* end node */ |
| 1143 | } |
| 1144 | }; |
Sjoerd Simons | 39b58a3 | 2014-07-18 22:36:41 +0200 | [diff] [blame] | 1145 | MODULE_DEVICE_TABLE(of, mixer_match_types); |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1146 | |
Inki Dae | f37cd5e | 2014-05-09 14:25:20 +0900 | [diff] [blame] | 1147 | static int mixer_bind(struct device *dev, struct device *manager, void *data) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1148 | { |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1149 | struct mixer_context *ctx = dev_get_drvdata(dev); |
Inki Dae | f37cd5e | 2014-05-09 14:25:20 +0900 | [diff] [blame] | 1150 | struct drm_device *drm_dev = data; |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 1151 | struct exynos_drm_plane *exynos_plane; |
Gustavo Padovan | 6e2a3b6 | 2015-04-03 21:05:52 +0900 | [diff] [blame] | 1152 | unsigned int zpos; |
| 1153 | int ret; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1154 | |
Alban Browaeys | e2dc3f7 | 2015-01-29 22:18:40 +0100 | [diff] [blame] | 1155 | ret = mixer_initialize(ctx, drm_dev); |
| 1156 | if (ret) |
| 1157 | return ret; |
| 1158 | |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 1159 | for (zpos = 0; zpos < MIXER_WIN_NR; zpos++) { |
Marek Szyprowski | fbbb1e1 | 2015-08-31 00:53:57 +0900 | [diff] [blame] | 1160 | enum drm_plane_type type; |
| 1161 | const uint32_t *formats; |
| 1162 | unsigned int fcount; |
| 1163 | |
Marek Szyprowski | fbbb1e1 | 2015-08-31 00:53:57 +0900 | [diff] [blame] | 1164 | if (zpos < VP_DEFAULT_WIN) { |
| 1165 | formats = mixer_formats; |
| 1166 | fcount = ARRAY_SIZE(mixer_formats); |
| 1167 | } else { |
| 1168 | formats = vp_formats; |
| 1169 | fcount = ARRAY_SIZE(vp_formats); |
| 1170 | } |
| 1171 | |
Gustavo Padovan | 323db0e | 2015-09-04 19:05:57 -0300 | [diff] [blame] | 1172 | type = exynos_plane_get_type(zpos, CURSOR_WIN); |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 1173 | ret = exynos_plane_init(drm_dev, &ctx->planes[zpos], |
Marek Szyprowski | fbbb1e1 | 2015-08-31 00:53:57 +0900 | [diff] [blame] | 1174 | 1 << ctx->pipe, type, formats, fcount, |
| 1175 | zpos); |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 1176 | if (ret) |
| 1177 | return ret; |
| 1178 | } |
| 1179 | |
Gustavo Padovan | 5d3d099 | 2015-10-12 22:07:48 +0900 | [diff] [blame] | 1180 | exynos_plane = &ctx->planes[DEFAULT_WIN]; |
Gustavo Padovan | 7ee14cd | 2015-04-03 21:03:40 +0900 | [diff] [blame] | 1181 | ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base, |
| 1182 | ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI, |
| 1183 | &mixer_crtc_ops, ctx); |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 1184 | if (IS_ERR(ctx->crtc)) { |
Alban Browaeys | e2dc3f7 | 2015-01-29 22:18:40 +0100 | [diff] [blame] | 1185 | mixer_ctx_remove(ctx); |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 1186 | ret = PTR_ERR(ctx->crtc); |
| 1187 | goto free_ctx; |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1188 | } |
| 1189 | |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1190 | return 0; |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 1191 | |
| 1192 | free_ctx: |
| 1193 | devm_kfree(dev, ctx); |
| 1194 | return ret; |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1195 | } |
| 1196 | |
| 1197 | static void mixer_unbind(struct device *dev, struct device *master, void *data) |
| 1198 | { |
| 1199 | struct mixer_context *ctx = dev_get_drvdata(dev); |
| 1200 | |
Gustavo Padovan | 93bca24 | 2015-01-18 18:16:23 +0900 | [diff] [blame] | 1201 | mixer_ctx_remove(ctx); |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1202 | } |
| 1203 | |
| 1204 | static const struct component_ops mixer_component_ops = { |
| 1205 | .bind = mixer_bind, |
| 1206 | .unbind = mixer_unbind, |
| 1207 | }; |
| 1208 | |
| 1209 | static int mixer_probe(struct platform_device *pdev) |
| 1210 | { |
| 1211 | struct device *dev = &pdev->dev; |
| 1212 | struct mixer_drv_data *drv; |
| 1213 | struct mixer_context *ctx; |
| 1214 | int ret; |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1215 | |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 1216 | ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); |
| 1217 | if (!ctx) { |
| 1218 | DRM_ERROR("failed to alloc mixer context.\n"); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1219 | return -ENOMEM; |
Sean Paul | f041b25 | 2014-01-30 16:19:15 -0500 | [diff] [blame] | 1220 | } |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1221 | |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1222 | if (dev->of_node) { |
| 1223 | const struct of_device_id *match; |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1224 | |
Sachin Kamat | e436b09 | 2013-06-05 16:00:23 +0900 | [diff] [blame] | 1225 | match = of_match_node(mixer_match_types, dev->of_node); |
Rahul Sharma | 2cdc53b | 2012-10-31 09:36:26 +0530 | [diff] [blame] | 1226 | drv = (struct mixer_drv_data *)match->data; |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1227 | } else { |
| 1228 | drv = (struct mixer_drv_data *) |
| 1229 | platform_get_device_id(pdev)->driver_data; |
| 1230 | } |
| 1231 | |
Sean Paul | 4551789 | 2014-01-30 16:19:05 -0500 | [diff] [blame] | 1232 | ctx->pdev = pdev; |
Seung-Woo Kim | d873ab9 | 2013-05-22 21:14:14 +0900 | [diff] [blame] | 1233 | ctx->dev = dev; |
Rahul Sharma | 1b8e574 | 2012-10-04 20:48:52 +0530 | [diff] [blame] | 1234 | ctx->vp_enabled = drv->is_vp_enabled; |
Marek Szyprowski | ff830c9 | 2014-07-01 10:10:07 +0200 | [diff] [blame] | 1235 | ctx->has_sclk = drv->has_sclk; |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1236 | ctx->mxr_ver = drv->version; |
Daniel Vetter | 57ed0f7 | 2013-12-11 11:34:43 +0100 | [diff] [blame] | 1237 | init_waitqueue_head(&ctx->wait_vsync_queue); |
Prathyush K | 6e95d5e | 2012-12-06 20:16:03 +0530 | [diff] [blame] | 1238 | atomic_set(&ctx->wait_vsync_event, 0); |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1239 | |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1240 | platform_set_drvdata(pdev, ctx); |
Inki Dae | df5225b | 2014-05-29 18:28:02 +0900 | [diff] [blame] | 1241 | |
Inki Dae | df5225b | 2014-05-29 18:28:02 +0900 | [diff] [blame] | 1242 | ret = component_add(&pdev->dev, &mixer_component_ops); |
Andrzej Hajda | 8665040 | 2015-06-11 23:23:37 +0900 | [diff] [blame] | 1243 | if (!ret) |
| 1244 | pm_runtime_enable(dev); |
Inki Dae | df5225b | 2014-05-29 18:28:02 +0900 | [diff] [blame] | 1245 | |
| 1246 | return ret; |
Inki Dae | f37cd5e | 2014-05-09 14:25:20 +0900 | [diff] [blame] | 1247 | } |
| 1248 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1249 | static int mixer_remove(struct platform_device *pdev) |
| 1250 | { |
Andrzej Hajda | 8103ef1 | 2014-11-24 14:12:46 +0900 | [diff] [blame] | 1251 | pm_runtime_disable(&pdev->dev); |
| 1252 | |
Inki Dae | df5225b | 2014-05-29 18:28:02 +0900 | [diff] [blame] | 1253 | component_del(&pdev->dev, &mixer_component_ops); |
Inki Dae | df5225b | 2014-05-29 18:28:02 +0900 | [diff] [blame] | 1254 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1255 | return 0; |
| 1256 | } |
| 1257 | |
Gustavo Padovan | ccf034a | 2015-09-04 17:15:46 -0300 | [diff] [blame^] | 1258 | #ifdef CONFIG_PM_SLEEP |
| 1259 | static int exynos_mixer_suspend(struct device *dev) |
| 1260 | { |
| 1261 | struct mixer_context *ctx = dev_get_drvdata(dev); |
| 1262 | struct mixer_resources *res = &ctx->mixer_res; |
| 1263 | |
| 1264 | clk_disable_unprepare(res->hdmi); |
| 1265 | clk_disable_unprepare(res->mixer); |
| 1266 | if (ctx->vp_enabled) { |
| 1267 | clk_disable_unprepare(res->vp); |
| 1268 | if (ctx->has_sclk) |
| 1269 | clk_disable_unprepare(res->sclk_mixer); |
| 1270 | } |
| 1271 | |
| 1272 | return 0; |
| 1273 | } |
| 1274 | |
| 1275 | static int exynos_mixer_resume(struct device *dev) |
| 1276 | { |
| 1277 | struct mixer_context *ctx = dev_get_drvdata(dev); |
| 1278 | struct mixer_resources *res = &ctx->mixer_res; |
| 1279 | int ret; |
| 1280 | |
| 1281 | ret = clk_prepare_enable(res->mixer); |
| 1282 | if (ret < 0) { |
| 1283 | DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret); |
| 1284 | return ret; |
| 1285 | } |
| 1286 | ret = clk_prepare_enable(res->hdmi); |
| 1287 | if (ret < 0) { |
| 1288 | DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret); |
| 1289 | return ret; |
| 1290 | } |
| 1291 | if (ctx->vp_enabled) { |
| 1292 | ret = clk_prepare_enable(res->vp); |
| 1293 | if (ret < 0) { |
| 1294 | DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n", |
| 1295 | ret); |
| 1296 | return ret; |
| 1297 | } |
| 1298 | if (ctx->has_sclk) { |
| 1299 | ret = clk_prepare_enable(res->sclk_mixer); |
| 1300 | if (ret < 0) { |
| 1301 | DRM_ERROR("Failed to prepare_enable the " \ |
| 1302 | "sclk_mixer clk [%d]\n", |
| 1303 | ret); |
| 1304 | return ret; |
| 1305 | } |
| 1306 | } |
| 1307 | } |
| 1308 | |
| 1309 | return 0; |
| 1310 | } |
| 1311 | #endif |
| 1312 | |
| 1313 | static const struct dev_pm_ops exynos_mixer_pm_ops = { |
| 1314 | SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL) |
| 1315 | }; |
| 1316 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1317 | struct platform_driver mixer_driver = { |
| 1318 | .driver = { |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1319 | .name = "exynos-mixer", |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1320 | .owner = THIS_MODULE, |
Gustavo Padovan | ccf034a | 2015-09-04 17:15:46 -0300 | [diff] [blame^] | 1321 | .pm = &exynos_mixer_pm_ops, |
Rahul Sharma | aaf8b49 | 2012-10-04 20:48:53 +0530 | [diff] [blame] | 1322 | .of_match_table = mixer_match_types, |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1323 | }, |
| 1324 | .probe = mixer_probe, |
Greg Kroah-Hartman | 56550d9 | 2012-12-21 15:09:25 -0800 | [diff] [blame] | 1325 | .remove = mixer_remove, |
Rahul Sharma | 1e12344 | 2012-10-04 20:48:51 +0530 | [diff] [blame] | 1326 | .id_table = mixer_driver_types, |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1327 | }; |