blob: c01bfcdb238316c049ae0dd6b4bf2d43c6c61440 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Ben Dooks6ae53432016-06-08 19:31:10 +010057#ifdef CONFIG_BIG_ENDIAN
58#warning "revisit driver if we can enable big-endian ptes"
59#endif
60
Marek Szyprowski740a01e2016-02-18 15:12:58 +010061/*
62 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
63 * v5.0 introduced support for 36bit physical address space by shifting
64 * all page entry values by 4 bits.
65 * All SYSMMU controllers in the system support the address spaces of the same
66 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
67 * value (0 or 4).
68 */
69static short PG_ENT_SHIFT = -1;
70#define SYSMMU_PG_ENT_SHIFT 0
71#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090072
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +010073static const sysmmu_pte_t *LV1_PROT;
74static const sysmmu_pte_t SYSMMU_LV1_PROT[] = {
75 ((0 << 15) | (0 << 10)), /* no access */
76 ((1 << 15) | (1 << 10)), /* IOMMU_READ only */
77 ((0 << 15) | (1 << 10)), /* IOMMU_WRITE not supported, use read/write */
78 ((0 << 15) | (1 << 10)), /* IOMMU_READ | IOMMU_WRITE */
79};
80static const sysmmu_pte_t SYSMMU_V5_LV1_PROT[] = {
81 (0 << 4), /* no access */
82 (1 << 4), /* IOMMU_READ only */
83 (2 << 4), /* IOMMU_WRITE only */
84 (3 << 4), /* IOMMU_READ | IOMMU_WRITE */
85};
86
87static const sysmmu_pte_t *LV2_PROT;
88static const sysmmu_pte_t SYSMMU_LV2_PROT[] = {
89 ((0 << 9) | (0 << 4)), /* no access */
90 ((1 << 9) | (1 << 4)), /* IOMMU_READ only */
91 ((0 << 9) | (1 << 4)), /* IOMMU_WRITE not supported, use read/write */
92 ((0 << 9) | (1 << 4)), /* IOMMU_READ | IOMMU_WRITE */
93};
94static const sysmmu_pte_t SYSMMU_V5_LV2_PROT[] = {
95 (0 << 2), /* no access */
96 (1 << 2), /* IOMMU_READ only */
97 (2 << 2), /* IOMMU_WRITE only */
98 (3 << 2), /* IOMMU_READ | IOMMU_WRITE */
99};
100
101#define SYSMMU_SUPPORTED_PROT_BITS (IOMMU_READ | IOMMU_WRITE)
102
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100103#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
104#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
105#define section_offs(iova) (iova & (SECT_SIZE - 1))
106#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
107#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
108#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
109#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900110
111#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +0530112#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +0900113
Cho KyongHod09d78f2014-05-12 11:44:58 +0530114static u32 lv1ent_offset(sysmmu_iova_t iova)
115{
116 return iova >> SECT_ORDER;
117}
118
119static u32 lv2ent_offset(sysmmu_iova_t iova)
120{
121 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
122}
123
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100124#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +0530125#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +0900126
127#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100128#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +0900129
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100130#define mk_lv1ent_sect(pa, prot) ((pa >> PG_ENT_SHIFT) | LV1_PROT[prot] | 2)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100131#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100132#define mk_lv2ent_lpage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 1)
133#define mk_lv2ent_spage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900134
135#define CTRL_ENABLE 0x5
136#define CTRL_BLOCK 0x7
137#define CTRL_DISABLE 0x0
138
Cho KyongHoeeb51842014-05-12 11:45:03 +0530139#define CFG_LRU 0x1
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100140#define CFG_EAP (1 << 2)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530141#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530142#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
143#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
144#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
145
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100146/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900147#define REG_MMU_CTRL 0x000
148#define REG_MMU_CFG 0x004
149#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100150#define REG_MMU_VERSION 0x034
151
152#define MMU_MAJ_VER(val) ((val) >> 7)
153#define MMU_MIN_VER(val) ((val) & 0x7F)
154#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
155
156#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
157
158/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900159#define REG_MMU_FLUSH 0x00C
160#define REG_MMU_FLUSH_ENTRY 0x010
161#define REG_PT_BASE_ADDR 0x014
162#define REG_INT_STATUS 0x018
163#define REG_INT_CLEAR 0x01C
164
165#define REG_PAGE_FAULT_ADDR 0x024
166#define REG_AW_FAULT_ADDR 0x028
167#define REG_AR_FAULT_ADDR 0x02C
168#define REG_DEFAULT_SLAVE_ADDR 0x030
169
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100170/* v5.x registers */
171#define REG_V5_PT_BASE_PFN 0x00C
172#define REG_V5_MMU_FLUSH_ALL 0x010
173#define REG_V5_MMU_FLUSH_ENTRY 0x014
174#define REG_V5_INT_STATUS 0x060
175#define REG_V5_INT_CLEAR 0x064
176#define REG_V5_FAULT_AR_VA 0x070
177#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900178
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530179#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
180
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100181static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530182static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530183static sysmmu_pte_t *zero_lv2_table;
184#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530185
Cho KyongHod09d78f2014-05-12 11:44:58 +0530186static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900187{
188 return pgtable + lv1ent_offset(iova);
189}
190
Cho KyongHod09d78f2014-05-12 11:44:58 +0530191static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900192{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530193 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530194 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900195}
196
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100197/*
198 * IOMMU fault information register
199 */
200struct sysmmu_fault_info {
201 unsigned int bit; /* bit number in STATUS register */
202 unsigned short addr_reg; /* register to read VA fault address */
203 const char *name; /* human readable fault name */
204 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900205};
206
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100207static const struct sysmmu_fault_info sysmmu_faults[] = {
208 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
209 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
210 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
211 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
212 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
213 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
214 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
215 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900216};
217
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100218static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
219 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
220 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
221 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
222 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
223 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
224 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
225 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
226 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
227 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
228 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
229};
230
Marek Szyprowski2860af32015-05-19 15:20:31 +0200231/*
232 * This structure is attached to dev.archdata.iommu of the master device
233 * on device add, contains a list of SYSMMU controllers defined by device tree,
234 * which are bound to given master device. It is usually referenced by 'owner'
235 * pointer.
236*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530237struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200238 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100239 struct iommu_domain *domain; /* domain this device is attached */
Marek Szyprowski9b265532016-11-14 11:08:11 +0100240 struct mutex rpm_lock; /* for runtime pm of all sysmmus */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530241};
242
Marek Szyprowski2860af32015-05-19 15:20:31 +0200243/*
244 * This structure exynos specific generalization of struct iommu_domain.
245 * It contains list of SYSMMU controllers from all master devices, which has
246 * been attached to this domain and page tables of IO address space defined by
247 * it. It is usually referenced by 'domain' pointer.
248 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900249struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200250 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
251 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
252 short *lv2entcnt; /* free lv2 entry counter for each section */
253 spinlock_t lock; /* lock for modyfying list of clients */
254 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100255 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900256};
257
Marek Szyprowski2860af32015-05-19 15:20:31 +0200258/*
259 * This structure hold all data of a single SYSMMU controller, this includes
260 * hw resources like registers and clocks, pointers and list nodes to connect
261 * it to all other structures, internal state and parameters read from device
262 * tree. It is usually referenced by 'data' pointer.
263 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900264struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200265 struct device *sysmmu; /* SYSMMU controller device */
266 struct device *master; /* master device (owner) */
267 void __iomem *sfrbase; /* our registers */
268 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100269 struct clk *aclk; /* SYSMMU's aclk clock */
270 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200271 struct clk *clk_master; /* master's device clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200272 spinlock_t lock; /* lock for modyfying state */
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100273 bool active; /* current status */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200274 struct exynos_iommu_domain *domain; /* domain we belong to */
275 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200276 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200277 phys_addr_t pgtable; /* assigned page table structure */
278 unsigned int version; /* our version */
Joerg Roedeld2c302b2017-02-03 13:23:42 +0100279
280 struct iommu_device iommu; /* IOMMU core handle */
KyongHo Cho2a965362012-05-12 05:56:09 +0900281};
282
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100283static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
284{
285 return container_of(dom, struct exynos_iommu_domain, domain);
286}
287
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100288static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900289{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100290 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900291}
292
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100293static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900294{
295 int i = 120;
296
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100297 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
298 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900299 --i;
300
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100301 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100302 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900303 return false;
304 }
305
306 return true;
307}
308
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100309static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900310{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100311 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100312 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100313 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100314 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900315}
316
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100317static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530318 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900319{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530320 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530321
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530322 for (i = 0; i < num_inv; i++) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100323 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100324 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100325 data->sfrbase + REG_MMU_FLUSH_ENTRY);
326 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100327 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100328 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530329 iova += SPAGE_SIZE;
330 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900331}
332
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100333static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900334{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100335 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100336 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100337 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100338 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100339 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900340
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100341 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900342}
343
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200344static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
345{
346 BUG_ON(clk_prepare_enable(data->clk_master));
347 BUG_ON(clk_prepare_enable(data->clk));
348 BUG_ON(clk_prepare_enable(data->pclk));
349 BUG_ON(clk_prepare_enable(data->aclk));
350}
351
352static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
353{
354 clk_disable_unprepare(data->aclk);
355 clk_disable_unprepare(data->pclk);
356 clk_disable_unprepare(data->clk);
357 clk_disable_unprepare(data->clk_master);
358}
359
Marek Szyprowski850d3132016-02-18 15:12:56 +0100360static void __sysmmu_get_version(struct sysmmu_drvdata *data)
361{
362 u32 ver;
363
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200364 __sysmmu_enable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100365
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100366 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100367
368 /* controllers on some SoCs don't report proper version */
369 if (ver == 0x80000001u)
370 data->version = MAKE_MMU_VER(1, 0);
371 else
372 data->version = MMU_RAW_VER(ver);
373
374 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
375 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
376
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200377 __sysmmu_disable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100378}
379
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100380static void show_fault_information(struct sysmmu_drvdata *data,
381 const struct sysmmu_fault_info *finfo,
382 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900383{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530384 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900385
Marek Szyprowskiec5d2412017-01-09 13:03:53 +0100386 dev_err(data->sysmmu, "%s: %s FAULT occurred at %#x\n",
387 dev_name(data->master), finfo->name, fault_addr);
388 dev_dbg(data->sysmmu, "Page table base: %pa\n", &data->pgtable);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100389 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
Marek Szyprowskiec5d2412017-01-09 13:03:53 +0100390 dev_dbg(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900391 if (lv1ent_page(ent)) {
392 ent = page_entry(ent, fault_addr);
Marek Szyprowskiec5d2412017-01-09 13:03:53 +0100393 dev_dbg(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900394 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900395}
396
397static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
398{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530399 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900400 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100401 const struct sysmmu_fault_info *finfo;
402 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100403 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100404 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530405 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900406
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100407 WARN_ON(!data->active);
KyongHo Cho2a965362012-05-12 05:56:09 +0900408
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100409 if (MMU_MAJ_VER(data->version) < 5) {
410 reg_status = REG_INT_STATUS;
411 reg_clear = REG_INT_CLEAR;
412 finfo = sysmmu_faults;
413 n = ARRAY_SIZE(sysmmu_faults);
414 } else {
415 reg_status = REG_V5_INT_STATUS;
416 reg_clear = REG_V5_INT_CLEAR;
417 finfo = sysmmu_v5_faults;
418 n = ARRAY_SIZE(sysmmu_v5_faults);
419 }
420
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530421 spin_lock(&data->lock);
422
Marek Szyprowskib398af22016-02-18 15:12:51 +0100423 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530424
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100425 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100426 for (i = 0; i < n; i++, finfo++)
427 if (finfo->bit == itype)
428 break;
429 /* unknown/unsupported fault */
430 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900431
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100432 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100433 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100434 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900435
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100436 if (data->domain)
437 ret = report_iommu_fault(&data->domain->domain,
438 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530439 /* fault is not recovered by fault handler */
440 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900441
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100442 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530443
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100444 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900445
Marek Szyprowskib398af22016-02-18 15:12:51 +0100446 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530447
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530448 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900449
450 return IRQ_HANDLED;
451}
452
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100453static void __sysmmu_disable(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900454{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530455 unsigned long flags;
456
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100457 clk_enable(data->clk_master);
458
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530459 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100460 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
461 writel(0, data->sfrbase + REG_MMU_CFG);
462 data->active = false;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530463 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900464
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100465 __sysmmu_disable_clocks(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900466}
467
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530468static void __sysmmu_init_config(struct sysmmu_drvdata *data)
469{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100470 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530471
Marek Szyprowski83addec2016-02-18 15:12:54 +0100472 if (data->version <= MAKE_MMU_VER(3, 1))
473 cfg = CFG_LRU | CFG_QOS(15);
474 else if (data->version <= MAKE_MMU_VER(3, 2))
475 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
476 else
477 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530478
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100479 cfg |= CFG_EAP; /* enable access protection bits check */
480
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100481 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530482}
483
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100484static void __sysmmu_enable(struct sysmmu_drvdata *data)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530485{
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100486 unsigned long flags;
487
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200488 __sysmmu_enable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530489
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100490 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100491 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530492 __sysmmu_init_config(data);
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100493 __sysmmu_set_ptbase(data, data->pgtable);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100494 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100495 data->active = true;
496 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530497
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200498 /*
499 * SYSMMU driver keeps master's clock enabled only for the short
500 * time, while accessing the registers. For performing address
501 * translation during DMA transaction it relies on the client
502 * driver to enable it.
503 */
Marek Szyprowskib398af22016-02-18 15:12:51 +0100504 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530505}
506
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200507static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530508 sysmmu_iova_t iova)
509{
510 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530511
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530512 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100513 if (data->active && data->version >= MAKE_MMU_VER(3, 3)) {
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200514 clk_enable(data->clk_master);
Marek Szyprowski7d2aa6b2017-03-20 10:17:56 +0100515 if (sysmmu_block(data)) {
Marek Szyprowskicd37a292017-03-20 10:17:57 +0100516 if (data->version >= MAKE_MMU_VER(5, 0))
517 __sysmmu_tlb_invalidate(data);
518 else
519 __sysmmu_tlb_invalidate_entry(data, iova, 1);
Marek Szyprowski7d2aa6b2017-03-20 10:17:56 +0100520 sysmmu_unblock(data);
521 }
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200522 clk_disable(data->clk_master);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100523 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530524 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530525}
526
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200527static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
528 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900529{
530 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900531
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530532 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100533 if (data->active) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530534 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530535
Marek Szyprowskib398af22016-02-18 15:12:51 +0100536 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530537
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530538 /*
539 * L2TLB invalidation required
540 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530541 * 64KB page: 16 invalidations
542 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530543 * because it is set-associative TLB
544 * with 8-way and 64 sets.
545 * 1MB page can be cached in one of all sets.
546 * 64KB page can be one of 16 consecutive sets.
547 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200548 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530549 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
550
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100551 if (sysmmu_block(data)) {
552 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
553 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900554 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100555 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900556 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530557 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900558}
559
Marek Szyprowski96f66552016-05-23 13:01:27 +0200560static struct iommu_ops exynos_iommu_ops;
561
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530562static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900563{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530564 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530565 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900566 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530567 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900568
Cho KyongHo46c16d12014-05-12 11:44:54 +0530569 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
570 if (!data)
571 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900572
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530573 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530574 data->sfrbase = devm_ioremap_resource(dev, res);
575 if (IS_ERR(data->sfrbase))
576 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530577
Cho KyongHo46c16d12014-05-12 11:44:54 +0530578 irq = platform_get_irq(pdev, 0);
579 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530580 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530581 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530582 }
583
Cho KyongHo46c16d12014-05-12 11:44:54 +0530584 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530585 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900586 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530587 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
588 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900589 }
590
Cho KyongHo46c16d12014-05-12 11:44:54 +0530591 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200592 if (PTR_ERR(data->clk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100593 data->clk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200594 else if (IS_ERR(data->clk))
595 return PTR_ERR(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100596
597 data->aclk = devm_clk_get(dev, "aclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200598 if (PTR_ERR(data->aclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100599 data->aclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200600 else if (IS_ERR(data->aclk))
601 return PTR_ERR(data->aclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100602
603 data->pclk = devm_clk_get(dev, "pclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200604 if (PTR_ERR(data->pclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100605 data->pclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200606 else if (IS_ERR(data->pclk))
607 return PTR_ERR(data->pclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100608
609 if (!data->clk && (!data->aclk || !data->pclk)) {
610 dev_err(dev, "Failed to get device clock(s)!\n");
611 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900612 }
613
Cho KyongHo70605872014-05-12 11:44:55 +0530614 data->clk_master = devm_clk_get(dev, "master");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200615 if (PTR_ERR(data->clk_master) == -ENOENT)
Marek Szyprowskib398af22016-02-18 15:12:51 +0100616 data->clk_master = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200617 else if (IS_ERR(data->clk_master))
618 return PTR_ERR(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530619
KyongHo Cho2a965362012-05-12 05:56:09 +0900620 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530621 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900622
Joerg Roedeld2c302b2017-02-03 13:23:42 +0100623 ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
624 dev_name(data->sysmmu));
625 if (ret)
626 return ret;
627
628 iommu_device_set_ops(&data->iommu, &exynos_iommu_ops);
629 iommu_device_set_fwnode(&data->iommu, &dev->of_node->fwnode);
630
631 ret = iommu_device_register(&data->iommu);
632 if (ret)
633 return ret;
634
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530635 platform_set_drvdata(pdev, data);
636
Marek Szyprowski850d3132016-02-18 15:12:56 +0100637 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100638 if (PG_ENT_SHIFT < 0) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100639 if (MMU_MAJ_VER(data->version) < 5) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100640 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100641 LV1_PROT = SYSMMU_LV1_PROT;
642 LV2_PROT = SYSMMU_LV2_PROT;
643 } else {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100644 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100645 LV1_PROT = SYSMMU_V5_LV1_PROT;
646 LV2_PROT = SYSMMU_V5_LV2_PROT;
647 }
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100648 }
649
Cho KyongHof4723ec2014-05-12 11:44:52 +0530650 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900651
KyongHo Cho2a965362012-05-12 05:56:09 +0900652 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900653}
654
Marek Szyprowski9b265532016-11-14 11:08:11 +0100655static int __maybe_unused exynos_sysmmu_suspend(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200656{
657 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100658 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200659
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100660 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100661 struct exynos_iommu_owner *owner = master->archdata.iommu;
662
663 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100664 if (data->domain) {
665 dev_dbg(data->sysmmu, "saving state\n");
666 __sysmmu_disable(data);
667 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100668 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200669 }
670 return 0;
671}
672
Marek Szyprowski9b265532016-11-14 11:08:11 +0100673static int __maybe_unused exynos_sysmmu_resume(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200674{
675 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100676 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200677
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100678 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100679 struct exynos_iommu_owner *owner = master->archdata.iommu;
680
681 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100682 if (data->domain) {
683 dev_dbg(data->sysmmu, "restoring state\n");
684 __sysmmu_enable(data);
685 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100686 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200687 }
688 return 0;
689}
Marek Szyprowski622015e2015-05-19 15:20:35 +0200690
691static const struct dev_pm_ops sysmmu_pm_ops = {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100692 SET_RUNTIME_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume, NULL)
Marek Szyprowski2f5f44f2016-11-14 11:08:12 +0100693 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
694 pm_runtime_force_resume)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200695};
696
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530697static const struct of_device_id sysmmu_of_match[] __initconst = {
698 { .compatible = "samsung,exynos-sysmmu", },
699 { },
700};
701
702static struct platform_driver exynos_sysmmu_driver __refdata = {
703 .probe = exynos_sysmmu_probe,
704 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900705 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530706 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200707 .pm = &sysmmu_pm_ops,
Marek Szyprowskib54b8742016-05-20 15:48:21 +0200708 .suppress_bind_attrs = true,
KyongHo Cho2a965362012-05-12 05:56:09 +0900709 }
710};
711
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100712static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900713{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100714 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
715 DMA_TO_DEVICE);
Ben Dooks6ae53432016-06-08 19:31:10 +0100716 *ent = cpu_to_le32(val);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100717 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
718 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900719}
720
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100721static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900722{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200723 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100724 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530725 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900726
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100727 /* Check if correct PTE offsets are initialized */
728 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900729
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200730 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
731 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100732 return NULL;
733
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100734 if (type == IOMMU_DOMAIN_DMA) {
735 if (iommu_get_dma_cookie(&domain->domain) != 0)
736 goto err_pgtable;
737 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
738 goto err_pgtable;
739 }
740
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200741 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
742 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100743 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900744
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200745 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
746 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900747 goto err_counter;
748
Sachin Kamatf171aba2014-08-04 10:06:28 +0530749 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530750 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200751 domain->pgtable[i + 0] = ZERO_LV2LINK;
752 domain->pgtable[i + 1] = ZERO_LV2LINK;
753 domain->pgtable[i + 2] = ZERO_LV2LINK;
754 domain->pgtable[i + 3] = ZERO_LV2LINK;
755 domain->pgtable[i + 4] = ZERO_LV2LINK;
756 domain->pgtable[i + 5] = ZERO_LV2LINK;
757 domain->pgtable[i + 6] = ZERO_LV2LINK;
758 domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530759 }
760
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100761 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
762 DMA_TO_DEVICE);
763 /* For mapping page table entries we rely on dma == phys */
764 BUG_ON(handle != virt_to_phys(domain->pgtable));
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100765 if (dma_mapping_error(dma_dev, handle))
766 goto err_lv2ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900767
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200768 spin_lock_init(&domain->lock);
769 spin_lock_init(&domain->pgtablelock);
770 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900771
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200772 domain->domain.geometry.aperture_start = 0;
773 domain->domain.geometry.aperture_end = ~0UL;
774 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200775
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200776 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900777
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100778err_lv2ent:
779 free_pages((unsigned long)domain->lv2entcnt, 1);
KyongHo Cho2a965362012-05-12 05:56:09 +0900780err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200781 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100782err_dma_cookie:
783 if (type == IOMMU_DOMAIN_DMA)
784 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900785err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200786 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100787 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900788}
789
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200790static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900791{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200792 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200793 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900794 unsigned long flags;
795 int i;
796
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200797 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900798
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200799 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900800
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200801 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100802 spin_lock(&data->lock);
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100803 __sysmmu_disable(data);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100804 data->pgtable = 0;
805 data->domain = NULL;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200806 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100807 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900808 }
809
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200810 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900811
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100812 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
813 iommu_put_dma_cookie(iommu_domain);
814
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100815 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
816 DMA_TO_DEVICE);
817
KyongHo Cho2a965362012-05-12 05:56:09 +0900818 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100819 if (lv1ent_page(domain->pgtable + i)) {
820 phys_addr_t base = lv2table_base(domain->pgtable + i);
821
822 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
823 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530824 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100825 phys_to_virt(base));
826 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900827
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200828 free_pages((unsigned long)domain->pgtable, 2);
829 free_pages((unsigned long)domain->lv2entcnt, 1);
830 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900831}
832
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100833static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
834 struct device *dev)
835{
836 struct exynos_iommu_owner *owner = dev->archdata.iommu;
837 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
838 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
839 struct sysmmu_drvdata *data, *next;
840 unsigned long flags;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100841
842 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
843 return;
844
Marek Szyprowski9b265532016-11-14 11:08:11 +0100845 mutex_lock(&owner->rpm_lock);
846
847 list_for_each_entry(data, &owner->controllers, owner_node) {
848 pm_runtime_get_noresume(data->sysmmu);
849 if (pm_runtime_active(data->sysmmu))
850 __sysmmu_disable(data);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100851 pm_runtime_put(data->sysmmu);
852 }
853
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100854 spin_lock_irqsave(&domain->lock, flags);
855 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100856 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100857 data->pgtable = 0;
858 data->domain = NULL;
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100859 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100860 spin_unlock(&data->lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100861 }
Marek Szyprowskie1172302016-11-14 11:08:10 +0100862 owner->domain = NULL;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100863 spin_unlock_irqrestore(&domain->lock, flags);
864
Marek Szyprowski9b265532016-11-14 11:08:11 +0100865 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100866
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100867 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n", __func__,
868 &pagetable);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100869}
870
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200871static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900872 struct device *dev)
873{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530874 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200875 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200876 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200877 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900878 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900879
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200880 if (!has_sysmmu(dev))
881 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900882
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100883 if (owner->domain)
884 exynos_iommu_detach_device(owner->domain, dev);
885
Marek Szyprowski9b265532016-11-14 11:08:11 +0100886 mutex_lock(&owner->rpm_lock);
887
Marek Szyprowskie1172302016-11-14 11:08:10 +0100888 spin_lock_irqsave(&domain->lock, flags);
Marek Szyprowski1b092052015-05-19 15:20:33 +0200889 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100890 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100891 data->pgtable = pagetable;
892 data->domain = domain;
Marek Szyprowskie1172302016-11-14 11:08:10 +0100893 list_add_tail(&data->domain_node, &domain->clients);
894 spin_unlock(&data->lock);
895 }
896 owner->domain = iommu_domain;
897 spin_unlock_irqrestore(&domain->lock, flags);
898
899 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100900 pm_runtime_get_noresume(data->sysmmu);
901 if (pm_runtime_active(data->sysmmu))
902 __sysmmu_enable(data);
903 pm_runtime_put(data->sysmmu);
904 }
905
906 mutex_unlock(&owner->rpm_lock);
907
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100908 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa\n", __func__,
909 &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530910
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100911 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900912}
913
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200914static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530915 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900916{
Cho KyongHo61128f02014-05-12 11:44:47 +0530917 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530918 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530919 return ERR_PTR(-EADDRINUSE);
920 }
921
KyongHo Cho2a965362012-05-12 05:56:09 +0900922 if (lv1ent_fault(sent)) {
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100923 dma_addr_t handle;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530924 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530925 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900926
Cho KyongHo734c3c72014-05-12 11:44:48 +0530927 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100928 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900929 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530930 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900931
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100932 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700933 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900934 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100935 handle = dma_map_single(dma_dev, pent, LV2TABLE_SIZE,
936 DMA_TO_DEVICE);
937 if (dma_mapping_error(dma_dev, handle)) {
938 kmem_cache_free(lv2table_kmem_cache, pent);
939 return ERR_PTR(-EADDRINUSE);
940 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530941
942 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530943 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
944 * FLPD cache may cache the address of zero_l2_table. This
945 * function replaces the zero_l2_table with new L2 page table
946 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530947 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530948 * cache may still cache zero_l2_table for the valid area
949 * instead of new L2 page table that has the mapping
950 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530951 * Thus any replacement of zero_l2_table with other valid L2
952 * page table must involve FLPD cache invalidation for System
953 * MMU v3.3.
954 * FLPD cache invalidation is performed with TLB invalidation
955 * by VPN without blocking. It is safe to invalidate TLB without
956 * blocking because the target address of TLB invalidation is
957 * not currently mapped.
958 */
959 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200960 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530961
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200962 spin_lock(&domain->lock);
963 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200964 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200965 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530966 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900967 }
968
969 return page_entry(sent, iova);
970}
971
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200972static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530973 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100974 phys_addr_t paddr, int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900975{
Cho KyongHo61128f02014-05-12 11:44:47 +0530976 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530977 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530978 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900979 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530980 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900981
982 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530983 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530984 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530985 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900986 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530987 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900988
Cho KyongHo734c3c72014-05-12 11:44:48 +0530989 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900990 *pgcnt = 0;
991 }
992
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100993 update_pte(sent, mk_lv1ent_sect(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +0900994
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200995 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530996 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200997 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530998 /*
999 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
1000 * entry by speculative prefetch of SLPD which has no mapping.
1001 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001002 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001003 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301004 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001005 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301006
KyongHo Cho2a965362012-05-12 05:56:09 +09001007 return 0;
1008}
1009
Cho KyongHod09d78f2014-05-12 11:44:58 +05301010static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001011 int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +09001012{
1013 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301014 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +09001015 return -EADDRINUSE;
1016
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001017 update_pte(pent, mk_lv2ent_spage(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +09001018 *pgcnt -= 1;
1019 } else { /* size == LPAGE_SIZE */
1020 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001021 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301022
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001023 dma_sync_single_for_cpu(dma_dev, pent_base,
1024 sizeof(*pent) * SPAGES_PER_LPAGE,
1025 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001026 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301027 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301028 if (i > 0)
1029 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001030 return -EADDRINUSE;
1031 }
1032
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001033 *pent = mk_lv2ent_lpage(paddr, prot);
KyongHo Cho2a965362012-05-12 05:56:09 +09001034 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001035 dma_sync_single_for_device(dma_dev, pent_base,
1036 sizeof(*pent) * SPAGES_PER_LPAGE,
1037 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001038 *pgcnt -= SPAGES_PER_LPAGE;
1039 }
1040
1041 return 0;
1042}
1043
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301044/*
1045 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1046 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301047 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301048 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301049 * However, the logic has a bug that while caching faulty page table entries,
1050 * System MMU reports page fault if the cached fault entry is hit even though
1051 * the fault entry is updated to a valid entry after the entry is cached.
1052 * To prevent caching faulty page table entries which may be updated to valid
1053 * entries later, the virtual memory manager should care about the workaround
1054 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301055 *
1056 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301057 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301058 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301059 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301060 * the following sizes for System MMU v3.1 and v3.2.
1061 * System MMU v3.1: 128KiB
1062 * System MMU v3.2: 256KiB
1063 *
1064 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301065 * more workarounds.
1066 * - Any two consecutive I/O virtual regions must have a hole of size larger
1067 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301068 * - Start address of an I/O virtual region must be aligned by 128KiB.
1069 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001070static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1071 unsigned long l_iova, phys_addr_t paddr, size_t size,
1072 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001073{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001074 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301075 sysmmu_pte_t *entry;
1076 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001077 unsigned long flags;
1078 int ret = -ENOMEM;
1079
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001080 BUG_ON(domain->pgtable == NULL);
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001081 prot &= SYSMMU_SUPPORTED_PROT_BITS;
KyongHo Cho2a965362012-05-12 05:56:09 +09001082
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001083 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001084
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001085 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001086
1087 if (size == SECT_SIZE) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001088 ret = lv1set_section(domain, entry, iova, paddr, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001089 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001090 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301091 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001092
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001093 pent = alloc_lv2entry(domain, entry, iova,
1094 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001095
Cho KyongHo61128f02014-05-12 11:44:47 +05301096 if (IS_ERR(pent))
1097 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001098 else
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001099 ret = lv2set_page(pent, paddr, size, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001100 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001101 }
1102
Cho KyongHo61128f02014-05-12 11:44:47 +05301103 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301104 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1105 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001106
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001107 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001108
1109 return ret;
1110}
1111
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001112static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1113 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301114{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001115 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301116 unsigned long flags;
1117
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001118 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301119
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001120 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001121 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301122
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001123 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301124}
1125
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001126static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1127 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001128{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001129 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301130 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1131 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301132 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301133 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001134
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001135 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001136
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001137 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001138
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001139 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001140
1141 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301142 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301143 err_pgsize = SECT_SIZE;
1144 goto err;
1145 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001146
Sachin Kamatf171aba2014-08-04 10:06:28 +05301147 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001148 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001149 size = SECT_SIZE;
1150 goto done;
1151 }
1152
1153 if (unlikely(lv1ent_fault(ent))) {
1154 if (size > SECT_SIZE)
1155 size = SECT_SIZE;
1156 goto done;
1157 }
1158
1159 /* lv1ent_page(sent) == true here */
1160
1161 ent = page_entry(ent, iova);
1162
1163 if (unlikely(lv2ent_fault(ent))) {
1164 size = SPAGE_SIZE;
1165 goto done;
1166 }
1167
1168 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001169 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001170 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001171 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001172 goto done;
1173 }
1174
1175 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301176 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301177 err_pgsize = LPAGE_SIZE;
1178 goto err;
1179 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001180
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001181 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1182 sizeof(*ent) * SPAGES_PER_LPAGE,
1183 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001184 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001185 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1186 sizeof(*ent) * SPAGES_PER_LPAGE,
1187 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001188 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001189 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001190done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001191 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001192
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001193 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001194
KyongHo Cho2a965362012-05-12 05:56:09 +09001195 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301196err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001197 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301198
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301199 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1200 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301201
1202 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001203}
1204
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001205static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05301206 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001207{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001208 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301209 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001210 unsigned long flags;
1211 phys_addr_t phys = 0;
1212
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001213 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001214
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001215 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001216
1217 if (lv1ent_section(entry)) {
1218 phys = section_phys(entry) + section_offs(iova);
1219 } else if (lv1ent_page(entry)) {
1220 entry = page_entry(entry, iova);
1221
1222 if (lv2ent_large(entry))
1223 phys = lpage_phys(entry) + lpage_offs(iova);
1224 else if (lv2ent_small(entry))
1225 phys = spage_phys(entry) + spage_offs(iova);
1226 }
1227
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001228 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001229
1230 return phys;
1231}
1232
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001233static struct iommu_group *get_device_iommu_group(struct device *dev)
1234{
1235 struct iommu_group *group;
1236
1237 group = iommu_group_get(dev);
1238 if (!group)
1239 group = iommu_group_alloc();
1240
1241 return group;
1242}
1243
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301244static int exynos_iommu_add_device(struct device *dev)
1245{
1246 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301247
Marek Szyprowski06801db2015-05-19 15:20:32 +02001248 if (!has_sysmmu(dev))
1249 return -ENODEV;
1250
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001251 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301252
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001253 if (IS_ERR(group))
1254 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301255
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301256 iommu_group_put(group);
1257
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001258 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301259}
1260
1261static void exynos_iommu_remove_device(struct device *dev)
1262{
Marek Szyprowskifff2fd12017-01-09 13:03:56 +01001263 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1264
Marek Szyprowski06801db2015-05-19 15:20:32 +02001265 if (!has_sysmmu(dev))
1266 return;
1267
Marek Szyprowskifff2fd12017-01-09 13:03:56 +01001268 if (owner->domain) {
1269 struct iommu_group *group = iommu_group_get(dev);
1270
1271 if (group) {
1272 WARN_ON(owner->domain !=
1273 iommu_group_default_domain(group));
1274 exynos_iommu_detach_device(owner->domain, dev);
1275 iommu_group_put(group);
1276 }
1277 }
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301278 iommu_group_remove_device(dev);
1279}
1280
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001281static int exynos_iommu_of_xlate(struct device *dev,
1282 struct of_phandle_args *spec)
1283{
1284 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1285 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
Marek Szyprowski0bd5a0c2017-01-09 13:03:55 +01001286 struct sysmmu_drvdata *data, *entry;
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001287
1288 if (!sysmmu)
1289 return -ENODEV;
1290
1291 data = platform_get_drvdata(sysmmu);
1292 if (!data)
1293 return -ENODEV;
1294
1295 if (!owner) {
1296 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1297 if (!owner)
1298 return -ENOMEM;
1299
1300 INIT_LIST_HEAD(&owner->controllers);
Marek Szyprowski9b265532016-11-14 11:08:11 +01001301 mutex_init(&owner->rpm_lock);
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001302 dev->archdata.iommu = owner;
1303 }
1304
Marek Szyprowski0bd5a0c2017-01-09 13:03:55 +01001305 list_for_each_entry(entry, &owner->controllers, owner_node)
1306 if (entry == data)
1307 return 0;
1308
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001309 list_add_tail(&data->owner_node, &owner->controllers);
Marek Szyprowski92798b42016-11-14 11:08:09 +01001310 data->master = dev;
Marek Szyprowski2f5f44f2016-11-14 11:08:12 +01001311
1312 /*
1313 * SYSMMU will be runtime activated via device link (dependency) to its
1314 * master device, so there are no direct calls to pm_runtime_get/put
1315 * in this driver.
1316 */
1317 device_link_add(dev, data->sysmmu, DL_FLAG_PM_RUNTIME);
1318
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001319 return 0;
1320}
1321
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001322static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001323 .domain_alloc = exynos_iommu_domain_alloc,
1324 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001325 .attach_dev = exynos_iommu_attach_device,
1326 .detach_dev = exynos_iommu_detach_device,
1327 .map = exynos_iommu_map,
1328 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001329 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001330 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001331 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001332 .add_device = exynos_iommu_add_device,
1333 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001334 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001335 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001336};
1337
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001338static bool init_done;
1339
KyongHo Cho2a965362012-05-12 05:56:09 +09001340static int __init exynos_iommu_init(void)
1341{
1342 int ret;
1343
Cho KyongHo734c3c72014-05-12 11:44:48 +05301344 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1345 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1346 if (!lv2table_kmem_cache) {
1347 pr_err("%s: Failed to create kmem cache\n", __func__);
1348 return -ENOMEM;
1349 }
1350
KyongHo Cho2a965362012-05-12 05:56:09 +09001351 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301352 if (ret) {
1353 pr_err("%s: Failed to register driver\n", __func__);
1354 goto err_reg_driver;
1355 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001356
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301357 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1358 if (zero_lv2_table == NULL) {
1359 pr_err("%s: Failed to allocate zero level2 page table\n",
1360 __func__);
1361 ret = -ENOMEM;
1362 goto err_zero_lv2;
1363 }
1364
Cho KyongHo734c3c72014-05-12 11:44:48 +05301365 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1366 if (ret) {
1367 pr_err("%s: Failed to register exynos-iommu driver.\n",
1368 __func__);
1369 goto err_set_iommu;
1370 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001371
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001372 init_done = true;
1373
Cho KyongHo734c3c72014-05-12 11:44:48 +05301374 return 0;
1375err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301376 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1377err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301378 platform_driver_unregister(&exynos_sysmmu_driver);
1379err_reg_driver:
1380 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001381 return ret;
1382}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001383
1384static int __init exynos_iommu_of_setup(struct device_node *np)
1385{
1386 struct platform_device *pdev;
1387
1388 if (!init_done)
1389 exynos_iommu_init();
1390
1391 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
Amitoj Kaur Chawla423595e2016-08-01 11:48:38 +05301392 if (!pdev)
1393 return -ENODEV;
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001394
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001395 /*
1396 * use the first registered sysmmu device for performing
1397 * dma mapping operations on iommu page tables (cpu cache flush)
1398 */
1399 if (!dma_dev)
1400 dma_dev = &pdev->dev;
1401
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001402 return 0;
1403}
1404
1405IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1406 exynos_iommu_of_setup);