blob: d942654a1de0f08a4cf2970fce080cd9999b6807 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030037#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038
39#if defined(CONFIG_VGA_SWITCHEROO)
40bool amdgpu_has_atpx(void);
41#else
42static inline bool amdgpu_has_atpx(void) { return false; }
43#endif
44
45/**
46 * amdgpu_driver_unload_kms - Main unload function for KMS.
47 *
48 * @dev: drm dev pointer
49 *
50 * This is the main unload function for KMS (all asics).
51 * Returns 0 on success.
52 */
53int amdgpu_driver_unload_kms(struct drm_device *dev)
54{
55 struct amdgpu_device *adev = dev->dev_private;
56
57 if (adev == NULL)
58 return 0;
59
60 if (adev->rmmio == NULL)
61 goto done_free;
62
Lukas Wunner4a788542016-06-08 18:47:27 +020063 if (amdgpu_device_is_px(dev)) {
64 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020065 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020066 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067
Oded Gabbay130e0372015-06-12 21:35:14 +030068 amdgpu_amdkfd_device_fini(adev);
69
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070 amdgpu_acpi_fini(adev);
71
72 amdgpu_device_fini(adev);
73
74done_free:
75 kfree(adev);
76 dev->dev_private = NULL;
77 return 0;
78}
79
80/**
81 * amdgpu_driver_load_kms - Main load function for KMS.
82 *
83 * @dev: drm dev pointer
84 * @flags: device flags
85 *
86 * This is the main load function for KMS (all asics).
87 * Returns 0 on success, error on failure.
88 */
89int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
90{
91 struct amdgpu_device *adev;
92 int r, acpi_status;
93
94 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
95 if (adev == NULL) {
96 return -ENOMEM;
97 }
98 dev->dev_private = (void *)adev;
99
100 if ((amdgpu_runtime_pm != 0) &&
101 amdgpu_has_atpx() &&
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800102 ((flags & AMD_IS_APU) == 0))
103 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104
105 /* amdgpu_device_init should report only fatal error
106 * like memory allocation failure or iomapping failure,
107 * or memory manager initialization failure, it must
108 * properly initialize the GPU MC controller and permit
109 * VRAM allocation
110 */
111 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
112 if (r) {
113 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
114 goto out;
115 }
116
117 /* Call ACPI methods: require modeset init
118 * but failure is not fatal
119 */
120 if (!r) {
121 acpi_status = amdgpu_acpi_init(adev);
122 if (acpi_status)
123 dev_dbg(&dev->pdev->dev,
124 "Error during ACPI methods call\n");
125 }
126
Oded Gabbay130e0372015-06-12 21:35:14 +0300127 amdgpu_amdkfd_load_interface(adev);
128 amdgpu_amdkfd_device_probe(adev);
129 amdgpu_amdkfd_device_init(adev);
130
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 if (amdgpu_device_is_px(dev)) {
132 pm_runtime_use_autosuspend(dev->dev);
133 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
134 pm_runtime_set_active(dev->dev);
135 pm_runtime_allow(dev->dev);
136 pm_runtime_mark_last_busy(dev->dev);
137 pm_runtime_put_autosuspend(dev->dev);
138 }
139
140out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200141 if (r) {
142 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
143 if (adev->rmmio && amdgpu_device_is_px(dev))
144 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200146 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147
148 return r;
149}
150
Huang Rui000cab92016-06-12 15:44:44 +0800151static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
152 struct drm_amdgpu_query_fw *query_fw,
153 struct amdgpu_device *adev)
154{
155 switch (query_fw->fw_type) {
156 case AMDGPU_INFO_FW_VCE:
157 fw_info->ver = adev->vce.fw_version;
158 fw_info->feature = adev->vce.fb_version;
159 break;
160 case AMDGPU_INFO_FW_UVD:
161 fw_info->ver = adev->uvd.fw_version;
162 fw_info->feature = 0;
163 break;
164 case AMDGPU_INFO_FW_GMC:
165 fw_info->ver = adev->mc.fw_version;
166 fw_info->feature = 0;
167 break;
168 case AMDGPU_INFO_FW_GFX_ME:
169 fw_info->ver = adev->gfx.me_fw_version;
170 fw_info->feature = adev->gfx.me_feature_version;
171 break;
172 case AMDGPU_INFO_FW_GFX_PFP:
173 fw_info->ver = adev->gfx.pfp_fw_version;
174 fw_info->feature = adev->gfx.pfp_feature_version;
175 break;
176 case AMDGPU_INFO_FW_GFX_CE:
177 fw_info->ver = adev->gfx.ce_fw_version;
178 fw_info->feature = adev->gfx.ce_feature_version;
179 break;
180 case AMDGPU_INFO_FW_GFX_RLC:
181 fw_info->ver = adev->gfx.rlc_fw_version;
182 fw_info->feature = adev->gfx.rlc_feature_version;
183 break;
184 case AMDGPU_INFO_FW_GFX_MEC:
185 if (query_fw->index == 0) {
186 fw_info->ver = adev->gfx.mec_fw_version;
187 fw_info->feature = adev->gfx.mec_feature_version;
188 } else if (query_fw->index == 1) {
189 fw_info->ver = adev->gfx.mec2_fw_version;
190 fw_info->feature = adev->gfx.mec2_feature_version;
191 } else
192 return -EINVAL;
193 break;
194 case AMDGPU_INFO_FW_SMC:
195 fw_info->ver = adev->pm.fw_version;
196 fw_info->feature = 0;
197 break;
198 case AMDGPU_INFO_FW_SDMA:
199 if (query_fw->index >= adev->sdma.num_instances)
200 return -EINVAL;
201 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
202 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
203 break;
204 default:
205 return -EINVAL;
206 }
207 return 0;
208}
209
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210/*
211 * Userspace get information ioctl
212 */
213/**
214 * amdgpu_info_ioctl - answer a device specific request.
215 *
216 * @adev: amdgpu device pointer
217 * @data: request object
218 * @filp: drm filp
219 *
220 * This function is used to pass device specific parameters to the userspace
221 * drivers. Examples include: pci device id, pipeline parms, tiling params,
222 * etc. (all asics).
223 * Returns 0 on success, -EINVAL on failure.
224 */
225static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
226{
227 struct amdgpu_device *adev = dev->dev_private;
228 struct drm_amdgpu_info *info = data;
229 struct amdgpu_mode_info *minfo = &adev->mode_info;
230 void __user *out = (void __user *)(long)info->return_pointer;
231 uint32_t size = info->return_size;
232 struct drm_crtc *crtc;
233 uint32_t ui32 = 0;
234 uint64_t ui64 = 0;
235 int i, found;
236
237 if (!info->return_size || !info->return_pointer)
238 return -EINVAL;
239
240 switch (info->query) {
241 case AMDGPU_INFO_ACCEL_WORKING:
242 ui32 = adev->accel_working;
243 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
244 case AMDGPU_INFO_CRTC_FROM_ID:
245 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
246 crtc = (struct drm_crtc *)minfo->crtcs[i];
247 if (crtc && crtc->base.id == info->mode_crtc.id) {
248 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
249 ui32 = amdgpu_crtc->crtc_id;
250 found = 1;
251 break;
252 }
253 }
254 if (!found) {
255 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
256 return -EINVAL;
257 }
258 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
259 case AMDGPU_INFO_HW_IP_INFO: {
260 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400261 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800263 uint32_t ib_start_alignment = 0;
264 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400265
266 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
267 return -EINVAL;
268
269 switch (info->query_hw_ip.type) {
270 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400271 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400272 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
273 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800274 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
275 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400276 break;
277 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400278 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279 for (i = 0; i < adev->gfx.num_compute_rings; i++)
280 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800281 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
282 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400283 break;
284 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400285 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400286 for (i = 0; i < adev->sdma.num_instances; i++)
287 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800288 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
289 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400290 break;
291 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400292 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800294 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
295 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296 break;
297 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400298 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400299 for (i = 0; i < AMDGPU_MAX_VCE_RINGS; i++)
300 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800301 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
302 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400303 break;
304 default:
305 return -EINVAL;
306 }
307
308 for (i = 0; i < adev->num_ip_blocks; i++) {
309 if (adev->ip_blocks[i].type == type &&
Alex Deucher8faf0e02015-07-28 11:50:31 -0400310 adev->ip_block_status[i].valid) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311 ip.hw_ip_version_major = adev->ip_blocks[i].major;
312 ip.hw_ip_version_minor = adev->ip_blocks[i].minor;
313 ip.capabilities_flags = 0;
314 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800315 ip.ib_start_alignment = ib_start_alignment;
316 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400317 break;
318 }
319 }
320 return copy_to_user(out, &ip,
321 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
322 }
323 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400324 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325 uint32_t count = 0;
326
327 switch (info->query_hw_ip.type) {
328 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400329 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330 break;
331 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400332 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400333 break;
334 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400335 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 break;
337 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400338 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 break;
340 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400341 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 break;
343 default:
344 return -EINVAL;
345 }
346
347 for (i = 0; i < adev->num_ip_blocks; i++)
348 if (adev->ip_blocks[i].type == type &&
Alex Deucher8faf0e02015-07-28 11:50:31 -0400349 adev->ip_block_status[i].valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400350 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
351 count++;
352
353 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
354 }
355 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400356 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400357 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
358 case AMDGPU_INFO_FW_VERSION: {
359 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800360 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400361
362 /* We only support one instance of each IP block right now. */
363 if (info->query_fw.ip_instance != 0)
364 return -EINVAL;
365
Huang Rui000cab92016-06-12 15:44:44 +0800366 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
367 if (ret)
368 return ret;
369
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400370 return copy_to_user(out, &fw_info,
371 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
372 }
373 case AMDGPU_INFO_NUM_BYTES_MOVED:
374 ui64 = atomic64_read(&adev->num_bytes_moved);
375 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
376 case AMDGPU_INFO_VRAM_USAGE:
377 ui64 = atomic64_read(&adev->vram_usage);
378 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
379 case AMDGPU_INFO_VIS_VRAM_USAGE:
380 ui64 = atomic64_read(&adev->vram_vis_usage);
381 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
382 case AMDGPU_INFO_GTT_USAGE:
383 ui64 = atomic64_read(&adev->gtt_usage);
384 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
385 case AMDGPU_INFO_GDS_CONFIG: {
386 struct drm_amdgpu_info_gds gds_info;
387
Alex Deucherc92b90c2015-04-30 11:47:03 -0400388 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400389 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
390 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
391 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
392 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
393 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
394 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
395 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
396 return copy_to_user(out, &gds_info,
397 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
398 }
399 case AMDGPU_INFO_VRAM_GTT: {
400 struct drm_amdgpu_info_vram_gtt vram_gtt;
401
402 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800403 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800405 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400406 vram_gtt.gtt_size = adev->mc.gtt_size;
407 vram_gtt.gtt_size -= adev->gart_pin_size;
408 return copy_to_user(out, &vram_gtt,
409 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
410 }
411 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300412 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400413 uint32_t *regs;
414 unsigned se_num = (info->read_mmr_reg.instance >>
415 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
416 AMDGPU_INFO_MMR_SE_INDEX_MASK;
417 unsigned sh_num = (info->read_mmr_reg.instance >>
418 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
419 AMDGPU_INFO_MMR_SH_INDEX_MASK;
420
421 /* set full masks if the userspace set all bits
422 * in the bitfields */
423 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
424 se_num = 0xffffffff;
425 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
426 sh_num = 0xffffffff;
427
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300428 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400429 if (!regs)
430 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300431 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400432
433 for (i = 0; i < info->read_mmr_reg.count; i++)
434 if (amdgpu_asic_read_register(adev, se_num, sh_num,
435 info->read_mmr_reg.dword_offset + i,
436 &regs[i])) {
437 DRM_DEBUG_KMS("unallowed offset %#x\n",
438 info->read_mmr_reg.dword_offset + i);
439 kfree(regs);
440 return -EFAULT;
441 }
442 n = copy_to_user(out, regs, min(size, alloc_size));
443 kfree(regs);
444 return n ? -EFAULT : 0;
445 }
446 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300447 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400448
449 dev_info.device_id = dev->pdev->device;
450 dev_info.chip_rev = adev->rev_id;
451 dev_info.external_rev = adev->external_rev_id;
452 dev_info.pci_rev = dev->pdev->revision;
453 dev_info.family = adev->family;
454 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
455 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
456 /* return all clocks in KHz */
457 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800458 if (adev->pm.dpm_enabled) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 dev_info.max_engine_clock =
460 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800461 dev_info.max_memory_clock =
462 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk * 10;
463 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464 dev_info.max_engine_clock = adev->pm.default_sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800465 dev_info.max_memory_clock = adev->pm.default_mclk * 10;
466 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400468 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
469 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400470 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
471 dev_info._pad = 0;
472 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800473 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400474 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
475 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800476 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200477 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400478 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
479 AMDGPU_GPU_PAGE_SIZE;
480 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
481
Alex Deucher7dae69a2016-05-03 16:25:53 -0400482 dev_info.cu_active_number = adev->gfx.cu_info.number;
483 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800484 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400485 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
486 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800487 dev_info.vram_type = adev->mc.vram_type;
488 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400489 dev_info.vce_harvest_config = adev->vce.harvest_config;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490
491 return copy_to_user(out, &dev_info,
492 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
493 }
494 default:
495 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
496 return -EINVAL;
497 }
498 return 0;
499}
500
501
502/*
503 * Outdated mess for old drm with Xorg being in charge (void function now).
504 */
505/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400506 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507 *
508 * @dev: drm dev pointer
509 *
Lukas Wunner16944672015-09-05 11:17:35 +0200510 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511 */
512void amdgpu_driver_lastclose_kms(struct drm_device *dev)
513{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400514 struct amdgpu_device *adev = dev->dev_private;
515
516 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517 vga_switcheroo_process_delayed_switch();
518}
519
520/**
521 * amdgpu_driver_open_kms - drm callback for open
522 *
523 * @dev: drm dev pointer
524 * @file_priv: drm file
525 *
526 * On device open, init vm on cayman+ (all asics).
527 * Returns 0 on success, error on failure.
528 */
529int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
530{
531 struct amdgpu_device *adev = dev->dev_private;
532 struct amdgpu_fpriv *fpriv;
533 int r;
534
535 file_priv->driver_priv = NULL;
536
537 r = pm_runtime_get_sync(dev->dev);
538 if (r < 0)
539 return r;
540
541 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
542 if (unlikely(!fpriv))
543 return -ENOMEM;
544
545 r = amdgpu_vm_init(adev, &fpriv->vm);
546 if (r)
547 goto error_free;
548
549 mutex_init(&fpriv->bo_list_lock);
550 idr_init(&fpriv->bo_list_handles);
551
Christian Königefd4ccb2015-08-04 16:20:31 +0200552 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553
554 file_priv->driver_priv = fpriv;
555
556 pm_runtime_mark_last_busy(dev->dev);
557 pm_runtime_put_autosuspend(dev->dev);
558 return 0;
559
560error_free:
561 kfree(fpriv);
562
563 return r;
564}
565
566/**
567 * amdgpu_driver_postclose_kms - drm callback for post close
568 *
569 * @dev: drm dev pointer
570 * @file_priv: drm file
571 *
572 * On device post close, tear down vm on cayman+ (all asics).
573 */
574void amdgpu_driver_postclose_kms(struct drm_device *dev,
575 struct drm_file *file_priv)
576{
577 struct amdgpu_device *adev = dev->dev_private;
578 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
579 struct amdgpu_bo_list *list;
580 int handle;
581
582 if (!fpriv)
583 return;
584
Christian König02537d62015-08-25 15:05:20 +0200585 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
586
Leo Liucd437e32016-07-22 14:13:11 -0400587 amdgpu_uvd_free_handles(adev, file_priv);
588 amdgpu_vce_free_handles(adev, file_priv);
589
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590 amdgpu_vm_fini(adev, &fpriv->vm);
591
592 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
593 amdgpu_bo_list_free(list);
594
595 idr_destroy(&fpriv->bo_list_handles);
596 mutex_destroy(&fpriv->bo_list_lock);
597
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400598 kfree(fpriv);
599 file_priv->driver_priv = NULL;
600}
601
602/**
603 * amdgpu_driver_preclose_kms - drm callback for pre close
604 *
605 * @dev: drm dev pointer
606 * @file_priv: drm file
607 *
608 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
609 * (all asics).
610 */
611void amdgpu_driver_preclose_kms(struct drm_device *dev,
612 struct drm_file *file_priv)
613{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614}
615
616/*
617 * VBlank related functions.
618 */
619/**
620 * amdgpu_get_vblank_counter_kms - get frame count
621 *
622 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200623 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400624 *
625 * Gets the frame count on the requested crtc (all asics).
626 * Returns frame count on success, -EINVAL on failure.
627 */
Thierry Reding88e72712015-09-24 18:35:31 +0200628u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400629{
630 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500631 int vpos, hpos, stat;
632 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633
Thierry Reding88e72712015-09-24 18:35:31 +0200634 if (pipe >= adev->mode_info.num_crtc) {
635 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400636 return -EINVAL;
637 }
638
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500639 /* The hw increments its frame counter at start of vsync, not at start
640 * of vblank, as is required by DRM core vblank counter handling.
641 * Cook the hw count here to make it appear to the caller as if it
642 * incremented at start of vblank. We measure distance to start of
643 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
644 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
645 * result by 1 to give the proper appearance to caller.
646 */
647 if (adev->mode_info.crtcs[pipe]) {
648 /* Repeat readout if needed to provide stable result if
649 * we cross start of vsync during the queries.
650 */
651 do {
652 count = amdgpu_display_vblank_get_counter(adev, pipe);
653 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
654 * distance to start of vblank, instead of regular
655 * vertical scanout pos.
656 */
657 stat = amdgpu_get_crtc_scanoutpos(
658 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
659 &vpos, &hpos, NULL, NULL,
660 &adev->mode_info.crtcs[pipe]->base.hwmode);
661 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
662
663 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
664 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
665 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
666 } else {
667 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
668 pipe, vpos);
669
670 /* Bump counter if we are at >= leading edge of vblank,
671 * but before vsync where vpos would turn negative and
672 * the hw counter really increments.
673 */
674 if (vpos >= 0)
675 count++;
676 }
677 } else {
678 /* Fallback to use value as is. */
679 count = amdgpu_display_vblank_get_counter(adev, pipe);
680 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
681 }
682
683 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400684}
685
686/**
687 * amdgpu_enable_vblank_kms - enable vblank interrupt
688 *
689 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200690 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400691 *
692 * Enable the interrupt on the requested crtc (all asics).
693 * Returns 0 on success, -EINVAL on failure.
694 */
Thierry Reding88e72712015-09-24 18:35:31 +0200695int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400696{
697 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200698 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699
700 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
701}
702
703/**
704 * amdgpu_disable_vblank_kms - disable vblank interrupt
705 *
706 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200707 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 *
709 * Disable the interrupt on the requested crtc (all asics).
710 */
Thierry Reding88e72712015-09-24 18:35:31 +0200711void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712{
713 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200714 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715
716 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
717}
718
719/**
720 * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
721 *
722 * @dev: drm dev pointer
723 * @crtc: crtc to get the timestamp for
724 * @max_error: max error
725 * @vblank_time: time value
726 * @flags: flags passed to the driver
727 *
728 * Gets the timestamp on the requested crtc based on the
729 * scanout position. (all asics).
730 * Returns postive status flags on success, negative error on failure.
731 */
Thierry Reding88e72712015-09-24 18:35:31 +0200732int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400733 int *max_error,
734 struct timeval *vblank_time,
735 unsigned flags)
736{
Thierry Reding88e72712015-09-24 18:35:31 +0200737 struct drm_crtc *crtc;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 struct amdgpu_device *adev = dev->dev_private;
739
Thierry Reding88e72712015-09-24 18:35:31 +0200740 if (pipe >= dev->num_crtcs) {
741 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742 return -EINVAL;
743 }
744
745 /* Get associated drm_crtc: */
Thierry Reding88e72712015-09-24 18:35:31 +0200746 crtc = &adev->mode_info.crtcs[pipe]->base;
Harry Wentland9ddf9402015-11-25 15:42:09 -0500747 if (!crtc) {
748 /* This can occur on driver load if some component fails to
749 * initialize completely and driver is unloaded */
750 DRM_ERROR("Uninitialized crtc %d\n", pipe);
751 return -EINVAL;
752 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753
754 /* Helper routine in DRM core does all the work: */
Thierry Reding88e72712015-09-24 18:35:31 +0200755 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756 vblank_time, flags,
Thierry Reding88e72712015-09-24 18:35:31 +0200757 &crtc->hwmode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400758}
759
760const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200761 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
762 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
763 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400764 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +0200765 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
766 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
767 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
768 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
769 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
770 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
771 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
772 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
773 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200775const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +0800776
777/*
778 * Debugfs info
779 */
780#if defined(CONFIG_DEBUG_FS)
781
782static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
783{
784 struct drm_info_node *node = (struct drm_info_node *) m->private;
785 struct drm_device *dev = node->minor->dev;
786 struct amdgpu_device *adev = dev->dev_private;
787 struct drm_amdgpu_info_firmware fw_info;
788 struct drm_amdgpu_query_fw query_fw;
789 int ret, i;
790
791 /* VCE */
792 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
793 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
794 if (ret)
795 return ret;
796 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
797 fw_info.feature, fw_info.ver);
798
799 /* UVD */
800 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
801 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
802 if (ret)
803 return ret;
804 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
805 fw_info.feature, fw_info.ver);
806
807 /* GMC */
808 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
809 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
810 if (ret)
811 return ret;
812 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
813 fw_info.feature, fw_info.ver);
814
815 /* ME */
816 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
817 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
818 if (ret)
819 return ret;
820 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
821 fw_info.feature, fw_info.ver);
822
823 /* PFP */
824 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
825 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
826 if (ret)
827 return ret;
828 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
829 fw_info.feature, fw_info.ver);
830
831 /* CE */
832 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
833 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
834 if (ret)
835 return ret;
836 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
837 fw_info.feature, fw_info.ver);
838
839 /* RLC */
840 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
841 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
842 if (ret)
843 return ret;
844 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
845 fw_info.feature, fw_info.ver);
846
847 /* MEC */
848 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
849 query_fw.index = 0;
850 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
851 if (ret)
852 return ret;
853 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
854 fw_info.feature, fw_info.ver);
855
856 /* MEC2 */
857 if (adev->asic_type == CHIP_KAVERI ||
858 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
859 query_fw.index = 1;
860 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
861 if (ret)
862 return ret;
863 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
864 fw_info.feature, fw_info.ver);
865 }
866
867 /* SMC */
868 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
869 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
870 if (ret)
871 return ret;
872 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
873 fw_info.feature, fw_info.ver);
874
875 /* SDMA */
876 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
877 for (i = 0; i < adev->sdma.num_instances; i++) {
878 query_fw.index = i;
879 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
880 if (ret)
881 return ret;
882 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
883 i, fw_info.feature, fw_info.ver);
884 }
885
886 return 0;
887}
888
889static const struct drm_info_list amdgpu_firmware_info_list[] = {
890 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
891};
892#endif
893
894int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
895{
896#if defined(CONFIG_DEBUG_FS)
897 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
898 ARRAY_SIZE(amdgpu_firmware_info_list));
899#else
900 return 0;
901#endif
902}