blob: f85527fbbac5e716aa2c559192f2bccd185d7c45 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
36#include <ttm/ttm_page_alloc.h>
37#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
45#include "amdgpu.h"
46#include "bif/bif_4_1_d.h"
47
48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
49
50static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
51static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
52
53static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
54{
55 struct amdgpu_mman *mman;
56 struct amdgpu_device *adev;
57
58 mman = container_of(bdev, struct amdgpu_mman, bdev);
59 adev = container_of(mman, struct amdgpu_device, mman);
60 return adev;
61}
62
63
64/*
65 * Global memory.
66 */
67static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
68{
69 return ttm_mem_global_init(ref->object);
70}
71
72static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
73{
74 ttm_mem_global_release(ref->object);
75}
76
77static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
78{
79 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010080 struct amdgpu_ring *ring;
81 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 int r;
83
84 adev->mman.mem_global_referenced = false;
85 global_ref = &adev->mman.mem_global_ref;
86 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
87 global_ref->size = sizeof(struct ttm_mem_global);
88 global_ref->init = &amdgpu_ttm_mem_global_init;
89 global_ref->release = &amdgpu_ttm_mem_global_release;
90 r = drm_global_item_ref(global_ref);
91 if (r != 0) {
92 DRM_ERROR("Failed setting up TTM memory accounting "
93 "subsystem.\n");
94 return r;
95 }
96
97 adev->mman.bo_global_ref.mem_glob =
98 adev->mman.mem_global_ref.object;
99 global_ref = &adev->mman.bo_global_ref.ref;
100 global_ref->global_type = DRM_GLOBAL_TTM_BO;
101 global_ref->size = sizeof(struct ttm_bo_global);
102 global_ref->init = &ttm_bo_global_init;
103 global_ref->release = &ttm_bo_global_release;
104 r = drm_global_item_ref(global_ref);
105 if (r != 0) {
106 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
107 drm_global_item_unref(&adev->mman.mem_global_ref);
108 return r;
109 }
110
Christian König703297c2016-02-10 14:20:50 +0100111 ring = adev->mman.buffer_funcs_ring;
112 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
113 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
114 rq, amdgpu_sched_jobs);
115 if (r != 0) {
116 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
117 drm_global_item_unref(&adev->mman.mem_global_ref);
118 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
119 return r;
120 }
121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 return 0;
125}
126
127static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
128{
129 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100130 amd_sched_entity_fini(adev->mman.entity.sched,
131 &adev->mman.entity);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
133 drm_global_item_unref(&adev->mman.mem_global_ref);
134 adev->mman.mem_global_referenced = false;
135 }
136}
137
138static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
139{
140 return 0;
141}
142
143static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
144 struct ttm_mem_type_manager *man)
145{
146 struct amdgpu_device *adev;
147
148 adev = amdgpu_get_adev(bdev);
149
150 switch (type) {
151 case TTM_PL_SYSTEM:
152 /* System memory */
153 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
154 man->available_caching = TTM_PL_MASK_CACHING;
155 man->default_caching = TTM_PL_FLAG_CACHED;
156 break;
157 case TTM_PL_TT:
158 man->func = &ttm_bo_manager_func;
159 man->gpu_offset = adev->mc.gtt_start;
160 man->available_caching = TTM_PL_MASK_CACHING;
161 man->default_caching = TTM_PL_FLAG_CACHED;
162 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
163 break;
164 case TTM_PL_VRAM:
165 /* "On-card" video ram */
166 man->func = &ttm_bo_manager_func;
167 man->gpu_offset = adev->mc.vram_start;
168 man->flags = TTM_MEMTYPE_FLAG_FIXED |
169 TTM_MEMTYPE_FLAG_MAPPABLE;
170 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
171 man->default_caching = TTM_PL_FLAG_WC;
172 break;
173 case AMDGPU_PL_GDS:
174 case AMDGPU_PL_GWS:
175 case AMDGPU_PL_OA:
176 /* On-chip GDS memory*/
177 man->func = &ttm_bo_manager_func;
178 man->gpu_offset = 0;
179 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
180 man->available_caching = TTM_PL_FLAG_UNCACHED;
181 man->default_caching = TTM_PL_FLAG_UNCACHED;
182 break;
183 default:
184 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
185 return -EINVAL;
186 }
187 return 0;
188}
189
190static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
191 struct ttm_placement *placement)
192{
193 struct amdgpu_bo *rbo;
194 static struct ttm_place placements = {
195 .fpfn = 0,
196 .lpfn = 0,
197 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
198 };
199
200 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
201 placement->placement = &placements;
202 placement->busy_placement = &placements;
203 placement->num_placement = 1;
204 placement->num_busy_placement = 1;
205 return;
206 }
207 rbo = container_of(bo, struct amdgpu_bo, tbo);
208 switch (bo->mem.mem_type) {
209 case TTM_PL_VRAM:
210 if (rbo->adev->mman.buffer_funcs_ring->ready == false)
211 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
212 else
213 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
214 break;
215 case TTM_PL_TT:
216 default:
217 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
218 }
219 *placement = rbo->placement;
220}
221
222static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
223{
224 struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
225
Jérôme Glisse054892e2016-04-19 09:07:51 -0400226 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
227 return -EPERM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228 return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
229}
230
231static void amdgpu_move_null(struct ttm_buffer_object *bo,
232 struct ttm_mem_reg *new_mem)
233{
234 struct ttm_mem_reg *old_mem = &bo->mem;
235
236 BUG_ON(old_mem->mm_node != NULL);
237 *old_mem = *new_mem;
238 new_mem->mm_node = NULL;
239}
240
241static int amdgpu_move_blit(struct ttm_buffer_object *bo,
242 bool evict, bool no_wait_gpu,
243 struct ttm_mem_reg *new_mem,
244 struct ttm_mem_reg *old_mem)
245{
246 struct amdgpu_device *adev;
247 struct amdgpu_ring *ring;
248 uint64_t old_start, new_start;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800249 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400250 int r;
251
252 adev = amdgpu_get_adev(bo->bdev);
253 ring = adev->mman.buffer_funcs_ring;
254 old_start = old_mem->start << PAGE_SHIFT;
255 new_start = new_mem->start << PAGE_SHIFT;
256
257 switch (old_mem->mem_type) {
258 case TTM_PL_VRAM:
259 old_start += adev->mc.vram_start;
260 break;
261 case TTM_PL_TT:
262 old_start += adev->mc.gtt_start;
263 break;
264 default:
265 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
266 return -EINVAL;
267 }
268 switch (new_mem->mem_type) {
269 case TTM_PL_VRAM:
270 new_start += adev->mc.vram_start;
271 break;
272 case TTM_PL_TT:
273 new_start += adev->mc.gtt_start;
274 break;
275 default:
276 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
277 return -EINVAL;
278 }
279 if (!ring->ready) {
280 DRM_ERROR("Trying to move memory with ring turned off.\n");
281 return -EINVAL;
282 }
283
284 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
285
286 r = amdgpu_copy_buffer(ring, old_start, new_start,
287 new_mem->num_pages * PAGE_SIZE, /* bytes */
288 bo->resv, &fence);
Christian Königce64bc22016-06-15 13:44:05 +0200289 if (r)
290 return r;
291
292 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800293 fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294 return r;
295}
296
297static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
298 bool evict, bool interruptible,
299 bool no_wait_gpu,
300 struct ttm_mem_reg *new_mem)
301{
302 struct amdgpu_device *adev;
303 struct ttm_mem_reg *old_mem = &bo->mem;
304 struct ttm_mem_reg tmp_mem;
305 struct ttm_place placements;
306 struct ttm_placement placement;
307 int r;
308
309 adev = amdgpu_get_adev(bo->bdev);
310 tmp_mem = *new_mem;
311 tmp_mem.mm_node = NULL;
312 placement.num_placement = 1;
313 placement.placement = &placements;
314 placement.num_busy_placement = 1;
315 placement.busy_placement = &placements;
316 placements.fpfn = 0;
317 placements.lpfn = 0;
318 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
319 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
320 interruptible, no_wait_gpu);
321 if (unlikely(r)) {
322 return r;
323 }
324
325 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
326 if (unlikely(r)) {
327 goto out_cleanup;
328 }
329
330 r = ttm_tt_bind(bo->ttm, &tmp_mem);
331 if (unlikely(r)) {
332 goto out_cleanup;
333 }
334 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
335 if (unlikely(r)) {
336 goto out_cleanup;
337 }
338 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
339out_cleanup:
340 ttm_bo_mem_put(bo, &tmp_mem);
341 return r;
342}
343
344static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
345 bool evict, bool interruptible,
346 bool no_wait_gpu,
347 struct ttm_mem_reg *new_mem)
348{
349 struct amdgpu_device *adev;
350 struct ttm_mem_reg *old_mem = &bo->mem;
351 struct ttm_mem_reg tmp_mem;
352 struct ttm_placement placement;
353 struct ttm_place placements;
354 int r;
355
356 adev = amdgpu_get_adev(bo->bdev);
357 tmp_mem = *new_mem;
358 tmp_mem.mm_node = NULL;
359 placement.num_placement = 1;
360 placement.placement = &placements;
361 placement.num_busy_placement = 1;
362 placement.busy_placement = &placements;
363 placements.fpfn = 0;
364 placements.lpfn = 0;
365 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
366 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
367 interruptible, no_wait_gpu);
368 if (unlikely(r)) {
369 return r;
370 }
371 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
372 if (unlikely(r)) {
373 goto out_cleanup;
374 }
375 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
376 if (unlikely(r)) {
377 goto out_cleanup;
378 }
379out_cleanup:
380 ttm_bo_mem_put(bo, &tmp_mem);
381 return r;
382}
383
384static int amdgpu_bo_move(struct ttm_buffer_object *bo,
385 bool evict, bool interruptible,
386 bool no_wait_gpu,
387 struct ttm_mem_reg *new_mem)
388{
389 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900390 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400391 struct ttm_mem_reg *old_mem = &bo->mem;
392 int r;
393
Michel Dänzer104ece92016-03-28 12:53:02 +0900394 /* Can't move a pinned BO */
395 abo = container_of(bo, struct amdgpu_bo, tbo);
396 if (WARN_ON_ONCE(abo->pin_count > 0))
397 return -EINVAL;
398
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400399 adev = amdgpu_get_adev(bo->bdev);
400 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
401 amdgpu_move_null(bo, new_mem);
402 return 0;
403 }
404 if ((old_mem->mem_type == TTM_PL_TT &&
405 new_mem->mem_type == TTM_PL_SYSTEM) ||
406 (old_mem->mem_type == TTM_PL_SYSTEM &&
407 new_mem->mem_type == TTM_PL_TT)) {
408 /* bind is enough */
409 amdgpu_move_null(bo, new_mem);
410 return 0;
411 }
412 if (adev->mman.buffer_funcs == NULL ||
413 adev->mman.buffer_funcs_ring == NULL ||
414 !adev->mman.buffer_funcs_ring->ready) {
415 /* use memcpy */
416 goto memcpy;
417 }
418
419 if (old_mem->mem_type == TTM_PL_VRAM &&
420 new_mem->mem_type == TTM_PL_SYSTEM) {
421 r = amdgpu_move_vram_ram(bo, evict, interruptible,
422 no_wait_gpu, new_mem);
423 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
424 new_mem->mem_type == TTM_PL_VRAM) {
425 r = amdgpu_move_ram_vram(bo, evict, interruptible,
426 no_wait_gpu, new_mem);
427 } else {
428 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
429 }
430
431 if (r) {
432memcpy:
Christian König77dfc282016-06-06 10:17:54 +0200433 r = ttm_bo_move_memcpy(bo, evict, interruptible,
434 no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400435 if (r) {
436 return r;
437 }
438 }
439
440 /* update statistics */
441 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
442 return 0;
443}
444
445static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
446{
447 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
448 struct amdgpu_device *adev = amdgpu_get_adev(bdev);
449
450 mem->bus.addr = NULL;
451 mem->bus.offset = 0;
452 mem->bus.size = mem->num_pages << PAGE_SHIFT;
453 mem->bus.base = 0;
454 mem->bus.is_iomem = false;
455 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
456 return -EINVAL;
457 switch (mem->mem_type) {
458 case TTM_PL_SYSTEM:
459 /* system memory */
460 return 0;
461 case TTM_PL_TT:
462 break;
463 case TTM_PL_VRAM:
464 mem->bus.offset = mem->start << PAGE_SHIFT;
465 /* check if it's visible */
466 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
467 return -EINVAL;
468 mem->bus.base = adev->mc.aper_base;
469 mem->bus.is_iomem = true;
470#ifdef __alpha__
471 /*
472 * Alpha: use bus.addr to hold the ioremap() return,
473 * so we can modify bus.base below.
474 */
475 if (mem->placement & TTM_PL_FLAG_WC)
476 mem->bus.addr =
477 ioremap_wc(mem->bus.base + mem->bus.offset,
478 mem->bus.size);
479 else
480 mem->bus.addr =
481 ioremap_nocache(mem->bus.base + mem->bus.offset,
482 mem->bus.size);
483
484 /*
485 * Alpha: Use just the bus offset plus
486 * the hose/domain memory base for bus.base.
487 * It then can be used to build PTEs for VRAM
488 * access, as done in ttm_bo_vm_fault().
489 */
490 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
491 adev->ddev->hose->dense_mem_base;
492#endif
493 break;
494 default:
495 return -EINVAL;
496 }
497 return 0;
498}
499
500static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
501{
502}
503
504/*
505 * TTM backend functions.
506 */
Christian König637dd3b2016-03-03 14:24:57 +0100507struct amdgpu_ttm_gup_task_list {
508 struct list_head list;
509 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400510};
511
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100513 struct ttm_dma_tt ttm;
514 struct amdgpu_device *adev;
515 u64 offset;
516 uint64_t userptr;
517 struct mm_struct *usermm;
518 uint32_t userflags;
519 spinlock_t guptasklock;
520 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100521 atomic_t mmu_invalidations;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400522};
523
Christian König2f568db2016-02-23 12:36:59 +0100524int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König2f568db2016-02-23 12:36:59 +0100527 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
528 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529 int r;
530
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400531 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100532 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400533 to prevent problems with writeback */
534 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
535 struct vm_area_struct *vma;
536
537 vma = find_vma(gtt->usermm, gtt->userptr);
538 if (!vma || vma->vm_file || vma->vm_end < end)
539 return -EPERM;
540 }
541
542 do {
543 unsigned num_pages = ttm->num_pages - pinned;
544 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100545 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100546 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400547
Christian König637dd3b2016-03-03 14:24:57 +0100548 guptask.task = current;
549 spin_lock(&gtt->guptasklock);
550 list_add(&guptask.list, &gtt->guptasks);
551 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552
Linus Torvalds266c73b2016-03-21 13:48:00 -0700553 r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100554
555 spin_lock(&gtt->guptasklock);
556 list_del(&guptask.list);
557 spin_unlock(&gtt->guptasklock);
558
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400559 if (r < 0)
560 goto release_pages;
561
562 pinned += r;
563
564 } while (pinned < ttm->num_pages);
565
Christian König2f568db2016-02-23 12:36:59 +0100566 return 0;
567
568release_pages:
569 release_pages(pages, pinned, 0);
570 return r;
571}
572
573/* prepare the sg table with the user pages */
574static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
575{
576 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
577 struct amdgpu_ttm_tt *gtt = (void *)ttm;
578 unsigned nents;
579 int r;
580
581 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
582 enum dma_data_direction direction = write ?
583 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
584
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
586 ttm->num_pages << PAGE_SHIFT,
587 GFP_KERNEL);
588 if (r)
589 goto release_sg;
590
591 r = -ENOMEM;
592 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
593 if (nents != ttm->sg->nents)
594 goto release_sg;
595
596 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
597 gtt->ttm.dma_address, ttm->num_pages);
598
599 return 0;
600
601release_sg:
602 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603 return r;
604}
605
606static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
607{
608 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
609 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400610 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400611
612 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
613 enum dma_data_direction direction = write ?
614 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
615
616 /* double check that we don't free the table twice */
617 if (!ttm->sg->sgl)
618 return;
619
620 /* free the sg table and pages again */
621 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
622
monk.liudd08fae2015-05-07 14:19:18 -0400623 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
624 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400625 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
626 set_page_dirty(page);
627
628 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300629 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400630 }
631
632 sg_free_table(ttm->sg);
633}
634
635static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
636 struct ttm_mem_reg *bo_mem)
637{
638 struct amdgpu_ttm_tt *gtt = (void*)ttm;
639 uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
640 int r;
641
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800642 if (gtt->userptr) {
643 r = amdgpu_ttm_tt_pin_userptr(ttm);
644 if (r) {
645 DRM_ERROR("failed to pin userptr\n");
646 return r;
647 }
648 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400649 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
650 if (!ttm->num_pages) {
651 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
652 ttm->num_pages, bo_mem, ttm);
653 }
654
655 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
656 bo_mem->mem_type == AMDGPU_PL_GWS ||
657 bo_mem->mem_type == AMDGPU_PL_OA)
658 return -EINVAL;
659
660 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
661 ttm->pages, gtt->ttm.dma_address, flags);
662
663 if (r) {
664 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
665 ttm->num_pages, (unsigned)gtt->offset);
666 return r;
667 }
668 return 0;
669}
670
671static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
672{
673 struct amdgpu_ttm_tt *gtt = (void *)ttm;
674
675 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
676 if (gtt->adev->gart.ready)
677 amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
678
679 if (gtt->userptr)
680 amdgpu_ttm_tt_unpin_userptr(ttm);
681
682 return 0;
683}
684
685static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
686{
687 struct amdgpu_ttm_tt *gtt = (void *)ttm;
688
689 ttm_dma_tt_fini(&gtt->ttm);
690 kfree(gtt);
691}
692
693static struct ttm_backend_func amdgpu_backend_func = {
694 .bind = &amdgpu_ttm_backend_bind,
695 .unbind = &amdgpu_ttm_backend_unbind,
696 .destroy = &amdgpu_ttm_backend_destroy,
697};
698
699static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
700 unsigned long size, uint32_t page_flags,
701 struct page *dummy_read_page)
702{
703 struct amdgpu_device *adev;
704 struct amdgpu_ttm_tt *gtt;
705
706 adev = amdgpu_get_adev(bdev);
707
708 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
709 if (gtt == NULL) {
710 return NULL;
711 }
712 gtt->ttm.ttm.func = &amdgpu_backend_func;
713 gtt->adev = adev;
714 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
715 kfree(gtt);
716 return NULL;
717 }
718 return &gtt->ttm.ttm;
719}
720
721static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
722{
723 struct amdgpu_device *adev;
724 struct amdgpu_ttm_tt *gtt = (void *)ttm;
725 unsigned i;
726 int r;
727 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
728
729 if (ttm->state != tt_unpopulated)
730 return 0;
731
732 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530733 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 if (!ttm->sg)
735 return -ENOMEM;
736
737 ttm->page_flags |= TTM_PAGE_FLAG_SG;
738 ttm->state = tt_unbound;
739 return 0;
740 }
741
742 if (slave && ttm->sg) {
743 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
744 gtt->ttm.dma_address, ttm->num_pages);
745 ttm->state = tt_unbound;
746 return 0;
747 }
748
749 adev = amdgpu_get_adev(ttm->bdev);
750
751#ifdef CONFIG_SWIOTLB
752 if (swiotlb_nr_tbl()) {
753 return ttm_dma_populate(&gtt->ttm, adev->dev);
754 }
755#endif
756
757 r = ttm_pool_populate(ttm);
758 if (r) {
759 return r;
760 }
761
762 for (i = 0; i < ttm->num_pages; i++) {
763 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
764 0, PAGE_SIZE,
765 PCI_DMA_BIDIRECTIONAL);
766 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100767 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400768 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
769 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
770 gtt->ttm.dma_address[i] = 0;
771 }
772 ttm_pool_unpopulate(ttm);
773 return -EFAULT;
774 }
775 }
776 return 0;
777}
778
779static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
780{
781 struct amdgpu_device *adev;
782 struct amdgpu_ttm_tt *gtt = (void *)ttm;
783 unsigned i;
784 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
785
786 if (gtt && gtt->userptr) {
787 kfree(ttm->sg);
788 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
789 return;
790 }
791
792 if (slave)
793 return;
794
795 adev = amdgpu_get_adev(ttm->bdev);
796
797#ifdef CONFIG_SWIOTLB
798 if (swiotlb_nr_tbl()) {
799 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
800 return;
801 }
802#endif
803
804 for (i = 0; i < ttm->num_pages; i++) {
805 if (gtt->ttm.dma_address[i]) {
806 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
807 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
808 }
809 }
810
811 ttm_pool_unpopulate(ttm);
812}
813
814int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
815 uint32_t flags)
816{
817 struct amdgpu_ttm_tt *gtt = (void *)ttm;
818
819 if (gtt == NULL)
820 return -EINVAL;
821
822 gtt->userptr = addr;
823 gtt->usermm = current->mm;
824 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100825 spin_lock_init(&gtt->guptasklock);
826 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +0100827 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +0100828
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 return 0;
830}
831
Christian Königcc325d12016-02-08 11:08:35 +0100832struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400833{
834 struct amdgpu_ttm_tt *gtt = (void *)ttm;
835
836 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100837 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838
Christian Königcc325d12016-02-08 11:08:35 +0100839 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400840}
841
Christian Königcc1de6e2016-02-08 10:57:22 +0100842bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
843 unsigned long end)
844{
845 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100846 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +0100847 unsigned long size;
848
Christian König637dd3b2016-03-03 14:24:57 +0100849 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +0100850 return false;
851
852 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
853 if (gtt->userptr > end || gtt->userptr + size <= start)
854 return false;
855
Christian König637dd3b2016-03-03 14:24:57 +0100856 spin_lock(&gtt->guptasklock);
857 list_for_each_entry(entry, &gtt->guptasks, list) {
858 if (entry->task == current) {
859 spin_unlock(&gtt->guptasklock);
860 return false;
861 }
862 }
863 spin_unlock(&gtt->guptasklock);
864
Christian König2f568db2016-02-23 12:36:59 +0100865 atomic_inc(&gtt->mmu_invalidations);
866
Christian Königcc1de6e2016-02-08 10:57:22 +0100867 return true;
868}
869
Christian König2f568db2016-02-23 12:36:59 +0100870bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
871 int *last_invalidated)
872{
873 struct amdgpu_ttm_tt *gtt = (void *)ttm;
874 int prev_invalidated = *last_invalidated;
875
876 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
877 return prev_invalidated != *last_invalidated;
878}
879
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400880bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
881{
882 struct amdgpu_ttm_tt *gtt = (void *)ttm;
883
884 if (gtt == NULL)
885 return false;
886
887 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
888}
889
890uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
891 struct ttm_mem_reg *mem)
892{
893 uint32_t flags = 0;
894
895 if (mem && mem->mem_type != TTM_PL_SYSTEM)
896 flags |= AMDGPU_PTE_VALID;
897
Christian König6d999052015-12-04 13:32:55 +0100898 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400899 flags |= AMDGPU_PTE_SYSTEM;
900
Christian König6d999052015-12-04 13:32:55 +0100901 if (ttm->caching_state == tt_cached)
902 flags |= AMDGPU_PTE_SNOOPED;
903 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904
Ken Wang8f3c1622016-02-03 19:17:53 +0800905 if (adev->asic_type >= CHIP_TONGA)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400906 flags |= AMDGPU_PTE_EXECUTABLE;
907
908 flags |= AMDGPU_PTE_READABLE;
909
910 if (!amdgpu_ttm_tt_is_readonly(ttm))
911 flags |= AMDGPU_PTE_WRITEABLE;
912
913 return flags;
914}
915
Christian König29b32592016-04-15 17:19:16 +0200916static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
917{
918 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
919 unsigned i, j;
920
921 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
922 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
923
924 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
925 if (&tbo->lru == lru->lru[j])
926 lru->lru[j] = tbo->lru.prev;
927
928 if (&tbo->swap == lru->swap_lru)
929 lru->swap_lru = tbo->swap.prev;
930 }
931}
932
933static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
934{
935 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
936 unsigned log2_size = min(ilog2(tbo->num_pages),
937 AMDGPU_TTM_LRU_SIZE - 1);
938
939 return &adev->mman.log2_size[log2_size];
940}
941
942static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
943{
944 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
945 struct list_head *res = lru->lru[tbo->mem.mem_type];
946
947 lru->lru[tbo->mem.mem_type] = &tbo->lru;
948
949 return res;
950}
951
952static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
953{
954 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
955 struct list_head *res = lru->swap_lru;
956
957 lru->swap_lru = &tbo->swap;
958
959 return res;
960}
961
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962static struct ttm_bo_driver amdgpu_bo_driver = {
963 .ttm_tt_create = &amdgpu_ttm_tt_create,
964 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
965 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
966 .invalidate_caches = &amdgpu_invalidate_caches,
967 .init_mem_type = &amdgpu_init_mem_type,
968 .evict_flags = &amdgpu_evict_flags,
969 .move = &amdgpu_bo_move,
970 .verify_access = &amdgpu_verify_access,
971 .move_notify = &amdgpu_bo_move_notify,
972 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
973 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
974 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König29b32592016-04-15 17:19:16 +0200975 .lru_removal = &amdgpu_ttm_lru_removal,
976 .lru_tail = &amdgpu_ttm_lru_tail,
977 .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978};
979
980int amdgpu_ttm_init(struct amdgpu_device *adev)
981{
Christian König29b32592016-04-15 17:19:16 +0200982 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 int r;
984
985 r = amdgpu_ttm_global_init(adev);
986 if (r) {
987 return r;
988 }
989 /* No others user of address space so set it to 0 */
990 r = ttm_bo_device_init(&adev->mman.bdev,
991 adev->mman.bo_global_ref.ref.object,
992 &amdgpu_bo_driver,
993 adev->ddev->anon_inode->i_mapping,
994 DRM_FILE_PAGE_OFFSET,
995 adev->need_dma32);
996 if (r) {
997 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
998 return r;
999 }
Christian König29b32592016-04-15 17:19:16 +02001000
1001 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
1002 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
1003
1004 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
1005 lru->lru[j] = &adev->mman.bdev.man[j].lru;
1006 lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
1007 }
1008
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 adev->mman.initialized = true;
1010 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1011 adev->mc.real_vram_size >> PAGE_SHIFT);
1012 if (r) {
1013 DRM_ERROR("Failed initializing VRAM heap.\n");
1014 return r;
1015 }
1016 /* Change the size here instead of the init above so only lpfn is affected */
1017 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1018
1019 r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001020 AMDGPU_GEM_DOMAIN_VRAM,
1021 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
Christian König72d76682015-09-03 17:34:59 +02001022 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001023 if (r) {
1024 return r;
1025 }
1026 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1027 if (r)
1028 return r;
1029 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1030 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1031 if (r) {
1032 amdgpu_bo_unref(&adev->stollen_vga_memory);
1033 return r;
1034 }
1035 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1036 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1037 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1038 adev->mc.gtt_size >> PAGE_SHIFT);
1039 if (r) {
1040 DRM_ERROR("Failed initializing GTT heap.\n");
1041 return r;
1042 }
1043 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1044 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1045
1046 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1047 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1048 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1049 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1050 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1051 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1052 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1053 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1054 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1055 /* GDS Memory */
1056 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1057 adev->gds.mem.total_size >> PAGE_SHIFT);
1058 if (r) {
1059 DRM_ERROR("Failed initializing GDS heap.\n");
1060 return r;
1061 }
1062
1063 /* GWS */
1064 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1065 adev->gds.gws.total_size >> PAGE_SHIFT);
1066 if (r) {
1067 DRM_ERROR("Failed initializing gws heap.\n");
1068 return r;
1069 }
1070
1071 /* OA */
1072 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1073 adev->gds.oa.total_size >> PAGE_SHIFT);
1074 if (r) {
1075 DRM_ERROR("Failed initializing oa heap.\n");
1076 return r;
1077 }
1078
1079 r = amdgpu_ttm_debugfs_init(adev);
1080 if (r) {
1081 DRM_ERROR("Failed to init debugfs\n");
1082 return r;
1083 }
1084 return 0;
1085}
1086
1087void amdgpu_ttm_fini(struct amdgpu_device *adev)
1088{
1089 int r;
1090
1091 if (!adev->mman.initialized)
1092 return;
1093 amdgpu_ttm_debugfs_fini(adev);
1094 if (adev->stollen_vga_memory) {
1095 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1096 if (r == 0) {
1097 amdgpu_bo_unpin(adev->stollen_vga_memory);
1098 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1099 }
1100 amdgpu_bo_unref(&adev->stollen_vga_memory);
1101 }
1102 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1103 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1104 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1105 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1106 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1107 ttm_bo_device_release(&adev->mman.bdev);
1108 amdgpu_gart_fini(adev);
1109 amdgpu_ttm_global_fini(adev);
1110 adev->mman.initialized = false;
1111 DRM_INFO("amdgpu: ttm finalized\n");
1112}
1113
1114/* this should only be called at bootup or when userspace
1115 * isn't running */
1116void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1117{
1118 struct ttm_mem_type_manager *man;
1119
1120 if (!adev->mman.initialized)
1121 return;
1122
1123 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1124 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1125 man->size = size >> PAGE_SHIFT;
1126}
1127
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001128int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1129{
1130 struct drm_file *file_priv;
1131 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001132
Christian Könige176fe172015-05-27 10:22:47 +02001133 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001134 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001135
1136 file_priv = filp->private_data;
1137 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001138 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001139 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001140
1141 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001142}
1143
1144int amdgpu_copy_buffer(struct amdgpu_ring *ring,
1145 uint64_t src_offset,
1146 uint64_t dst_offset,
1147 uint32_t byte_count,
1148 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001149 struct fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001150{
1151 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001152 struct amdgpu_job *job;
1153
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001154 uint32_t max_bytes;
1155 unsigned num_loops, num_dw;
1156 unsigned i;
1157 int r;
1158
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1160 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1161 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1162
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001163 /* for IB padding */
1164 while (num_dw & 0x7)
1165 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001166
Christian Königd71518b2016-02-01 12:20:25 +01001167 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1168 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001169 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001170
1171 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001172 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001173 AMDGPU_FENCE_OWNER_UNDEFINED);
1174 if (r) {
1175 DRM_ERROR("sync failed (%d).\n", r);
1176 goto error_free;
1177 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001178 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179
1180 for (i = 0; i < num_loops; i++) {
1181 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1182
Christian Königd71518b2016-02-01 12:20:25 +01001183 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1184 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001185
1186 src_offset += cur_size_in_bytes;
1187 dst_offset += cur_size_in_bytes;
1188 byte_count -= cur_size_in_bytes;
1189 }
1190
Christian Königd71518b2016-02-01 12:20:25 +01001191 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1192 WARN_ON(job->ibs[0].length_dw > num_dw);
Christian König703297c2016-02-10 14:20:50 +01001193 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1194 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001195 if (r)
1196 goto error_free;
1197
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001198 return 0;
Christian Königd71518b2016-02-01 12:20:25 +01001199
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001200error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001201 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001202 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001203}
1204
1205#if defined(CONFIG_DEBUG_FS)
1206
1207static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1208{
1209 struct drm_info_node *node = (struct drm_info_node *)m->private;
1210 unsigned ttm_pl = *(int *)node->info_ent->data;
1211 struct drm_device *dev = node->minor->dev;
1212 struct amdgpu_device *adev = dev->dev_private;
1213 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
1214 int ret;
1215 struct ttm_bo_global *glob = adev->mman.bdev.glob;
1216
1217 spin_lock(&glob->lru_lock);
1218 ret = drm_mm_dump_table(m, mm);
1219 spin_unlock(&glob->lru_lock);
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001220 if (ttm_pl == TTM_PL_VRAM)
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001221 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001222 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001223 (u64)atomic64_read(&adev->vram_usage) >> 20,
1224 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001225 return ret;
1226}
1227
1228static int ttm_pl_vram = TTM_PL_VRAM;
1229static int ttm_pl_tt = TTM_PL_TT;
1230
Nils Wallménius06ab6832016-05-02 12:46:15 -04001231static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001232 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1233 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1234 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1235#ifdef CONFIG_SWIOTLB
1236 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1237#endif
1238};
1239
1240static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1241 size_t size, loff_t *pos)
1242{
1243 struct amdgpu_device *adev = f->f_inode->i_private;
1244 ssize_t result = 0;
1245 int r;
1246
1247 if (size & 0x3 || *pos & 0x3)
1248 return -EINVAL;
1249
1250 while (size) {
1251 unsigned long flags;
1252 uint32_t value;
1253
1254 if (*pos >= adev->mc.mc_vram_size)
1255 return result;
1256
1257 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1258 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1259 WREG32(mmMM_INDEX_HI, *pos >> 31);
1260 value = RREG32(mmMM_DATA);
1261 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1262
1263 r = put_user(value, (uint32_t *)buf);
1264 if (r)
1265 return r;
1266
1267 result += 4;
1268 buf += 4;
1269 *pos += 4;
1270 size -= 4;
1271 }
1272
1273 return result;
1274}
1275
1276static const struct file_operations amdgpu_ttm_vram_fops = {
1277 .owner = THIS_MODULE,
1278 .read = amdgpu_ttm_vram_read,
1279 .llseek = default_llseek
1280};
1281
Christian Königa1d29472016-03-30 14:42:57 +02001282#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1283
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001284static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1285 size_t size, loff_t *pos)
1286{
1287 struct amdgpu_device *adev = f->f_inode->i_private;
1288 ssize_t result = 0;
1289 int r;
1290
1291 while (size) {
1292 loff_t p = *pos / PAGE_SIZE;
1293 unsigned off = *pos & ~PAGE_MASK;
1294 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1295 struct page *page;
1296 void *ptr;
1297
1298 if (p >= adev->gart.num_cpu_pages)
1299 return result;
1300
1301 page = adev->gart.pages[p];
1302 if (page) {
1303 ptr = kmap(page);
1304 ptr += off;
1305
1306 r = copy_to_user(buf, ptr, cur_size);
1307 kunmap(adev->gart.pages[p]);
1308 } else
1309 r = clear_user(buf, cur_size);
1310
1311 if (r)
1312 return -EFAULT;
1313
1314 result += cur_size;
1315 buf += cur_size;
1316 *pos += cur_size;
1317 size -= cur_size;
1318 }
1319
1320 return result;
1321}
1322
1323static const struct file_operations amdgpu_ttm_gtt_fops = {
1324 .owner = THIS_MODULE,
1325 .read = amdgpu_ttm_gtt_read,
1326 .llseek = default_llseek
1327};
1328
1329#endif
1330
Christian Königa1d29472016-03-30 14:42:57 +02001331#endif
1332
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001333static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1334{
1335#if defined(CONFIG_DEBUG_FS)
1336 unsigned count;
1337
1338 struct drm_minor *minor = adev->ddev->primary;
1339 struct dentry *ent, *root = minor->debugfs_root;
1340
1341 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1342 adev, &amdgpu_ttm_vram_fops);
1343 if (IS_ERR(ent))
1344 return PTR_ERR(ent);
1345 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1346 adev->mman.vram = ent;
1347
Christian Königa1d29472016-03-30 14:42:57 +02001348#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001349 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1350 adev, &amdgpu_ttm_gtt_fops);
1351 if (IS_ERR(ent))
1352 return PTR_ERR(ent);
1353 i_size_write(ent->d_inode, adev->mc.gtt_size);
1354 adev->mman.gtt = ent;
1355
Christian Königa1d29472016-03-30 14:42:57 +02001356#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001357 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1358
1359#ifdef CONFIG_SWIOTLB
1360 if (!swiotlb_nr_tbl())
1361 --count;
1362#endif
1363
1364 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1365#else
1366
1367 return 0;
1368#endif
1369}
1370
1371static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1372{
1373#if defined(CONFIG_DEBUG_FS)
1374
1375 debugfs_remove(adev->mman.vram);
1376 adev->mman.vram = NULL;
1377
Christian Königa1d29472016-03-30 14:42:57 +02001378#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379 debugfs_remove(adev->mman.gtt);
1380 adev->mman.gtt = NULL;
1381#endif
Christian Königa1d29472016-03-30 14:42:57 +02001382
1383#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001384}