blob: 8fe5a87705f7c607fd4e75df39124a42d4f3cb55 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200288
Imre Deakb900b942014-11-05 20:48:48 +0200289 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200291 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
Imre Deak59d02a12014-12-19 19:33:26 +0200299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200303 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
Imre Deakb900b942014-11-05 20:48:48 +0200316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
Imre Deakd4d70aa2014-11-19 15:30:04 +0200320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
Imre Deak9939fba2014-11-20 23:01:47 +0200326 spin_lock_irq(&dev_priv->irq_lock);
327
Imre Deak59d02a12014-12-19 19:33:26 +0200328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
Imre Deak9939fba2014-11-20 23:01:47 +0200334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335
336 dev_priv->rps.pm_iir = 0;
337
338 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakb900b942014-11-05 20:48:48 +0200339}
340
Ben Widawsky09610212014-05-15 20:58:08 +0300341/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
Daniel Vetterfee884e2013-07-04 23:35:21 +0200357 assert_spin_locked(&dev_priv->irq_lock);
358
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
Paulo Zanoni86642812013-04-12 17:57:57 -0300365
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100366static void
Imre Deak755e9012014-02-10 18:42:47 +0200367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800369{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200370 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800372
Daniel Vetterb79480b2013-06-27 17:52:10 +0200373 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200374 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200375
Ville Syrjälä04feced2014-04-03 13:28:33 +0300376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200383 return;
384
Imre Deak91d181d2014-02-10 18:42:49 +0200385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200387 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200388 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800391}
392
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100393static void
Imre Deak755e9012014-02-10 18:42:47 +0200394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800396{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200397 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800399
Daniel Vetterb79480b2013-06-27 17:52:10 +0200400 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200401 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200402
Ville Syrjälä04feced2014-04-03 13:28:33 +0300403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200407 return;
408
Imre Deak755e9012014-02-10 18:42:47 +0200409 if ((pipestat & enable_mask) == 0)
410 return;
411
Imre Deak91d181d2014-02-10 18:42:49 +0200412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800417}
418
Imre Deak10c59c52014-02-10 18:42:48 +0200419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
Imre Deak755e9012014-02-10 18:42:47 +0200447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
Imre Deak10c59c52014-02-10 18:42:48 +0200453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
Imre Deak10c59c52014-02-10 18:42:48 +0200467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000475/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000477 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000479{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
Daniel Vetter13321782014-09-15 14:55:29 +0200485 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000486
Imre Deak755e9012014-02-10 18:42:47 +0200487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300488 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200489 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200490 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491
Daniel Vetter13321782014-09-15 14:55:29 +0200492 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000493}
494
495/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700496 * i915_pipe_enabled - check if a pipe is enabled
497 * @dev: DRM device
498 * @pipe: pipe to check
499 *
500 * Reading certain registers when the pipe is disabled can hang the chip.
501 * Use this routine to make sure the PLL is running and the pipe is active
502 * before reading such registers if unsure.
503 */
504static int
505i915_pipe_enabled(struct drm_device *dev, int pipe)
506{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300507 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200508
Daniel Vettera01025a2013-05-22 00:50:23 +0200509 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510 /* Locking is horribly broken here, but whatever. */
511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300513
Daniel Vettera01025a2013-05-22 00:50:23 +0200514 return intel_crtc->active;
515 } else {
516 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
517 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700518}
519
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300520/*
521 * This timing diagram depicts the video signal in and
522 * around the vertical blanking period.
523 *
524 * Assumptions about the fictitious mode used in this example:
525 * vblank_start >= 3
526 * vsync_start = vblank_start + 1
527 * vsync_end = vblank_start + 2
528 * vtotal = vblank_start + 3
529 *
530 * start of vblank:
531 * latch double buffered registers
532 * increment frame counter (ctg+)
533 * generate start of vblank interrupt (gen4+)
534 * |
535 * | frame start:
536 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
537 * | may be shifted forward 1-3 extra lines via PIPECONF
538 * | |
539 * | | start of vsync:
540 * | | generate vsync interrupt
541 * | | |
542 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
543 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
544 * ----va---> <-----------------vb--------------------> <--------va-------------
545 * | | <----vs-----> |
546 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
547 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
548 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
549 * | | |
550 * last visible pixel first visible pixel
551 * | increment frame counter (gen3/4)
552 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
553 *
554 * x = horizontal active
555 * _ = horizontal blanking
556 * hs = horizontal sync
557 * va = vertical active
558 * vb = vertical blanking
559 * vs = vertical sync
560 * vbs = vblank_start (number)
561 *
562 * Summary:
563 * - most events happen at the start of horizontal sync
564 * - frame start happens at the start of horizontal blank, 1-4 lines
565 * (depending on PIPECONF settings) after the start of vblank
566 * - gen3/4 pixel and frame counter are synchronized with the start
567 * of horizontal active on the first line of vertical active
568 */
569
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300570static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
571{
572 /* Gen2 doesn't have a hardware frame counter */
573 return 0;
574}
575
Keith Packard42f52ef2008-10-18 19:39:29 -0700576/* Called from drm generic code, passed a 'crtc', which
577 * we use as a pipe index
578 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700579static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700580{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700582 unsigned long high_frame;
583 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300584 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585
586 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800587 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700589 return 0;
590 }
591
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
593 struct intel_crtc *intel_crtc =
594 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
595 const struct drm_display_mode *mode =
596 &intel_crtc->config.adjusted_mode;
597
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300598 htotal = mode->crtc_htotal;
599 hsync_start = mode->crtc_hsync_start;
600 vbl_start = mode->crtc_vblank_start;
601 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
602 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300603 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100604 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300605
606 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300607 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300608 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300609 if ((I915_READ(PIPECONF(cpu_transcoder)) &
610 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
611 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300612 }
613
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300614 /* Convert to pixel count */
615 vbl_start *= htotal;
616
617 /* Start of vblank event occurs at start of hsync */
618 vbl_start -= htotal - hsync_start;
619
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800620 high_frame = PIPEFRAME(pipe);
621 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100622
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700623 /*
624 * High & low register fields aren't synchronized, so make sure
625 * we get a low value that's stable across two reads of the high
626 * register.
627 */
628 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100629 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300630 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100631 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700632 } while (high1 != high2);
633
Chris Wilson5eddb702010-09-11 13:48:45 +0100634 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300635 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100636 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300637
638 /*
639 * The frame counter increments at beginning of active.
640 * Cook up a vblank counter by also checking the pixel
641 * counter against vblank start.
642 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200643 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700644}
645
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700646static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800647{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300648 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800649 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800650
651 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800652 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800653 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800654 return 0;
655 }
656
657 return I915_READ(reg);
658}
659
Mario Kleinerad3543e2013-10-30 05:13:08 +0100660/* raw reads, only for fast reads of display block, no need for forcewake etc. */
661#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100662
Ville Syrjäläa225f072014-04-29 13:35:45 +0300663static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
664{
665 struct drm_device *dev = crtc->base.dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
667 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
668 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300669 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300670
Ville Syrjälä80715b22014-05-15 20:23:23 +0300671 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300672 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
673 vtotal /= 2;
674
675 if (IS_GEN2(dev))
676 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
677 else
678 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
679
680 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300681 * See update_scanline_offset() for the details on the
682 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300683 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300684 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300685}
686
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700687static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200688 unsigned int flags, int *vpos, int *hpos,
689 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300691 struct drm_i915_private *dev_priv = dev->dev_private;
692 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
694 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300695 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300696 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100697 bool in_vbl = true;
698 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300701 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100702 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800703 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100704 return 0;
705 }
706
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300707 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300708 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300709 vtotal = mode->crtc_vtotal;
710 vbl_start = mode->crtc_vblank_start;
711 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100712
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200713 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
714 vbl_start = DIV_ROUND_UP(vbl_start, 2);
715 vbl_end /= 2;
716 vtotal /= 2;
717 }
718
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300719 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
720
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721 /*
722 * Lock uncore.lock, as we will do multiple timing critical raw
723 * register reads, potentially with preemption disabled, so the
724 * following code must not block on uncore.lock.
725 */
726 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300727
Mario Kleinerad3543e2013-10-30 05:13:08 +0100728 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
729
730 /* Get optional system timestamp before query. */
731 if (stime)
732 *stime = ktime_get();
733
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300734 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100735 /* No obvious pixelcount register. Only query vertical
736 * scanout position from Display scan line register.
737 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300738 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100739 } else {
740 /* Have access to pixelcount since start of frame.
741 * We can split this into vertical and horizontal
742 * scanout position.
743 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100744 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100745
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300746 /* convert to pixel counts */
747 vbl_start *= htotal;
748 vbl_end *= htotal;
749 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300750
751 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300752 * In interlaced modes, the pixel counter counts all pixels,
753 * so one field will have htotal more pixels. In order to avoid
754 * the reported position from jumping backwards when the pixel
755 * counter is beyond the length of the shorter field, just
756 * clamp the position the length of the shorter field. This
757 * matches how the scanline counter based position works since
758 * the scanline counter doesn't count the two half lines.
759 */
760 if (position >= vtotal)
761 position = vtotal - 1;
762
763 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300764 * Start of vblank interrupt is triggered at start of hsync,
765 * just prior to the first active line of vblank. However we
766 * consider lines to start at the leading edge of horizontal
767 * active. So, should we get here before we've crossed into
768 * the horizontal active of the first line in vblank, we would
769 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
770 * always add htotal-hsync_start to the current pixel position.
771 */
772 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300773 }
774
Mario Kleinerad3543e2013-10-30 05:13:08 +0100775 /* Get optional system timestamp after query. */
776 if (etime)
777 *etime = ktime_get();
778
779 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
780
781 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300783 in_vbl = position >= vbl_start && position < vbl_end;
784
785 /*
786 * While in vblank, position will be negative
787 * counting up towards 0 at vbl_end. And outside
788 * vblank, position will be positive counting
789 * up since vbl_end.
790 */
791 if (position >= vbl_start)
792 position -= vbl_end;
793 else
794 position += vtotal - vbl_end;
795
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300796 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300797 *vpos = position;
798 *hpos = 0;
799 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100800 *vpos = position / htotal;
801 *hpos = position - (*vpos * htotal);
802 }
803
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804 /* In vblank? */
805 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200806 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100807
808 return ret;
809}
810
Ville Syrjäläa225f072014-04-29 13:35:45 +0300811int intel_get_crtc_scanline(struct intel_crtc *crtc)
812{
813 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
814 unsigned long irqflags;
815 int position;
816
817 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
818 position = __intel_get_crtc_scanline(crtc);
819 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
820
821 return position;
822}
823
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700824static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825 int *max_error,
826 struct timeval *vblank_time,
827 unsigned flags)
828{
Chris Wilson4041b852011-01-22 10:07:56 +0000829 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100830
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700831 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000832 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100833 return -EINVAL;
834 }
835
836 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000837 crtc = intel_get_crtc_for_pipe(dev, pipe);
838 if (crtc == NULL) {
839 DRM_ERROR("Invalid crtc %d\n", pipe);
840 return -EINVAL;
841 }
842
843 if (!crtc->enabled) {
844 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
845 return -EBUSY;
846 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847
848 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000849 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
850 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300851 crtc,
852 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853}
854
Jani Nikula67c347f2013-09-17 14:26:34 +0300855static bool intel_hpd_irq_event(struct drm_device *dev,
856 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200857{
858 enum drm_connector_status old_status;
859
860 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
861 old_status = connector->status;
862
863 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300864 if (old_status == connector->status)
865 return false;
866
867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200868 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300869 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300870 drm_get_connector_status_name(old_status),
871 drm_get_connector_status_name(connector->status));
872
873 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200874}
875
Dave Airlie13cf5502014-06-18 11:29:35 +1000876static void i915_digport_work_func(struct work_struct *work)
877{
878 struct drm_i915_private *dev_priv =
879 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000880 u32 long_port_mask, short_port_mask;
881 struct intel_digital_port *intel_dig_port;
882 int i, ret;
883 u32 old_bits = 0;
884
Daniel Vetter4cb21832014-09-15 14:55:26 +0200885 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000886 long_port_mask = dev_priv->long_hpd_port_mask;
887 dev_priv->long_hpd_port_mask = 0;
888 short_port_mask = dev_priv->short_hpd_port_mask;
889 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200890 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000891
892 for (i = 0; i < I915_MAX_PORTS; i++) {
893 bool valid = false;
894 bool long_hpd = false;
895 intel_dig_port = dev_priv->hpd_irq_port[i];
896 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
897 continue;
898
899 if (long_port_mask & (1 << i)) {
900 valid = true;
901 long_hpd = true;
902 } else if (short_port_mask & (1 << i))
903 valid = true;
904
905 if (valid) {
906 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
907 if (ret == true) {
908 /* if we get true fallback to old school hpd */
909 old_bits |= (1 << intel_dig_port->base.hpd_pin);
910 }
911 }
912 }
913
914 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200915 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000916 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200917 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000918 schedule_work(&dev_priv->hotplug_work);
919 }
920}
921
Jesse Barnes5ca58282009-03-31 14:11:15 -0700922/*
923 * Handle hotplug events outside the interrupt handler proper.
924 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200925#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
926
Jesse Barnes5ca58282009-03-31 14:11:15 -0700927static void i915_hotplug_work_func(struct work_struct *work)
928{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300929 struct drm_i915_private *dev_priv =
930 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700931 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700932 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200933 struct intel_connector *intel_connector;
934 struct intel_encoder *intel_encoder;
935 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200936 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200937 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200938 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700939
Keith Packarda65e34c2011-07-25 10:04:56 -0700940 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800941 DRM_DEBUG_KMS("running encoder hotplug functions\n");
942
Daniel Vetter4cb21832014-09-15 14:55:26 +0200943 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200944
945 hpd_event_bits = dev_priv->hpd_event_bits;
946 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200947 list_for_each_entry(connector, &mode_config->connector_list, head) {
948 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000949 if (!intel_connector->encoder)
950 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200951 intel_encoder = intel_connector->encoder;
952 if (intel_encoder->hpd_pin > HPD_NONE &&
953 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
954 connector->polled == DRM_CONNECTOR_POLL_HPD) {
955 DRM_INFO("HPD interrupt storm detected on connector %s: "
956 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300957 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200958 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
959 connector->polled = DRM_CONNECTOR_POLL_CONNECT
960 | DRM_CONNECTOR_POLL_DISCONNECT;
961 hpd_disabled = true;
962 }
Egbert Eich142e2392013-04-11 15:57:57 +0200963 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
964 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300965 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200966 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200967 }
968 /* if there were no outputs to poll, poll was disabled,
969 * therefore make sure it's enabled when disabling HPD on
970 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200971 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200972 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300973 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
974 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200975 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200976
Daniel Vetter4cb21832014-09-15 14:55:26 +0200977 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200978
Egbert Eich321a1b32013-04-11 16:00:26 +0200979 list_for_each_entry(connector, &mode_config->connector_list, head) {
980 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000981 if (!intel_connector->encoder)
982 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200983 intel_encoder = intel_connector->encoder;
984 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
985 if (intel_encoder->hot_plug)
986 intel_encoder->hot_plug(intel_encoder);
987 if (intel_hpd_irq_event(dev, connector))
988 changed = true;
989 }
990 }
Keith Packard40ee3382011-07-28 15:31:19 -0700991 mutex_unlock(&mode_config->mutex);
992
Egbert Eich321a1b32013-04-11 16:00:26 +0200993 if (changed)
994 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700995}
996
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200997static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800998{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300999 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001000 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001001 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001002
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001003 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001004
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001005 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1006
Daniel Vetter20e4d402012-08-08 23:35:39 +02001007 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001008
Jesse Barnes7648fa92010-05-20 14:28:11 -07001009 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001010 busy_up = I915_READ(RCPREVBSYTUPAVG);
1011 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001012 max_avg = I915_READ(RCBMAXAVG);
1013 min_avg = I915_READ(RCBMINAVG);
1014
1015 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001016 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001017 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.cur_delay - 1;
1019 if (new_delay < dev_priv->ips.max_delay)
1020 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001021 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001022 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.cur_delay + 1;
1024 if (new_delay > dev_priv->ips.min_delay)
1025 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001026 }
1027
Jesse Barnes7648fa92010-05-20 14:28:11 -07001028 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001029 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001030
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001031 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001032
Jesse Barnesf97108d2010-01-29 11:27:07 -08001033 return;
1034}
1035
Chris Wilson549f7362010-10-19 11:19:32 +01001036static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001037 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001038{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001039 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001040 return;
1041
John Harrisonbcfcc8b2014-12-05 13:49:36 +00001042 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001043
Chris Wilson549f7362010-10-19 11:19:32 +01001044 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001045}
1046
Deepak S31685c22014-07-03 17:33:01 -04001047static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001048 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001049{
1050 u32 cz_ts, cz_freq_khz;
1051 u32 render_count, media_count;
1052 u32 elapsed_render, elapsed_media, elapsed_time;
1053 u32 residency = 0;
1054
1055 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1056 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1057
1058 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1059 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1060
Chris Wilsonbf225f22014-07-10 20:31:18 +01001061 if (rps_ei->cz_clock == 0) {
1062 rps_ei->cz_clock = cz_ts;
1063 rps_ei->render_c0 = render_count;
1064 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001065
1066 return dev_priv->rps.cur_freq;
1067 }
1068
Chris Wilsonbf225f22014-07-10 20:31:18 +01001069 elapsed_time = cz_ts - rps_ei->cz_clock;
1070 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001071
Chris Wilsonbf225f22014-07-10 20:31:18 +01001072 elapsed_render = render_count - rps_ei->render_c0;
1073 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001074
Chris Wilsonbf225f22014-07-10 20:31:18 +01001075 elapsed_media = media_count - rps_ei->media_c0;
1076 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001077
1078 /* Convert all the counters into common unit of milli sec */
1079 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1080 elapsed_render /= cz_freq_khz;
1081 elapsed_media /= cz_freq_khz;
1082
1083 /*
1084 * Calculate overall C0 residency percentage
1085 * only if elapsed time is non zero
1086 */
1087 if (elapsed_time) {
1088 residency =
1089 ((max(elapsed_render, elapsed_media) * 100)
1090 / elapsed_time);
1091 }
1092
1093 return residency;
1094}
1095
1096/**
1097 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1098 * busy-ness calculated from C0 counters of render & media power wells
1099 * @dev_priv: DRM device private
1100 *
1101 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001102static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001103{
1104 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001105 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001106
1107 dev_priv->rps.ei_interrupt_count++;
1108
1109 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1110
1111
Chris Wilsonbf225f22014-07-10 20:31:18 +01001112 if (dev_priv->rps.up_ei.cz_clock == 0) {
1113 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1114 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001115 return dev_priv->rps.cur_freq;
1116 }
1117
1118
1119 /*
1120 * To down throttle, C0 residency should be less than down threshold
1121 * for continous EI intervals. So calculate down EI counters
1122 * once in VLV_INT_COUNT_FOR_DOWN_EI
1123 */
1124 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1125
1126 dev_priv->rps.ei_interrupt_count = 0;
1127
1128 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001129 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001130 } else {
1131 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001132 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001133 }
1134
1135 new_delay = dev_priv->rps.cur_freq;
1136
1137 adj = dev_priv->rps.last_adj;
1138 /* C0 residency is greater than UP threshold. Increase Frequency */
1139 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1140 if (adj > 0)
1141 adj *= 2;
1142 else
1143 adj = 1;
1144
1145 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1146 new_delay = dev_priv->rps.cur_freq + adj;
1147
1148 /*
1149 * For better performance, jump directly
1150 * to RPe if we're below it.
1151 */
1152 if (new_delay < dev_priv->rps.efficient_freq)
1153 new_delay = dev_priv->rps.efficient_freq;
1154
1155 } else if (!dev_priv->rps.ei_interrupt_count &&
1156 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1157 if (adj < 0)
1158 adj *= 2;
1159 else
1160 adj = -1;
1161 /*
1162 * This means, C0 residency is less than down threshold over
1163 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1164 */
1165 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1166 new_delay = dev_priv->rps.cur_freq + adj;
1167 }
1168
1169 return new_delay;
1170}
1171
Ben Widawsky4912d042011-04-25 11:25:20 -07001172static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001173{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001174 struct drm_i915_private *dev_priv =
1175 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001176 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001177 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178
Daniel Vetter59cdb632013-07-04 23:35:28 +02001179 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001180 /* Speed up work cancelation during disabling rps interrupts. */
1181 if (!dev_priv->rps.interrupts_enabled) {
1182 spin_unlock_irq(&dev_priv->irq_lock);
1183 return;
1184 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001185 pm_iir = dev_priv->rps.pm_iir;
1186 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001187 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1188 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001189 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001190
Paulo Zanoni60611c12013-08-15 11:50:01 -03001191 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301192 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001193
Deepak Sa6706b42014-03-15 20:23:22 +05301194 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001195 return;
1196
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001197 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001198
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001199 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001200 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001201 if (adj > 0)
1202 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301203 else {
1204 /* CHV needs even encode values */
1205 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1206 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001207 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001208
1209 /*
1210 * For better performance, jump directly
1211 * to RPe if we're below it.
1212 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001213 if (new_delay < dev_priv->rps.efficient_freq)
1214 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001215 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001216 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1217 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001218 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001219 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001220 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001221 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1222 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001223 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1224 if (adj < 0)
1225 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301226 else {
1227 /* CHV needs even encode values */
1228 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1229 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001230 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001231 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001232 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001233 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
Ben Widawsky79249632012-09-07 19:43:42 -07001235 /* sysfs frequency interfaces may have snuck in while servicing the
1236 * interrupt
1237 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001238 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001239 dev_priv->rps.min_freq_softlimit,
1240 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301241
Ben Widawskyb39fb292014-03-19 18:31:11 -07001242 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001243
1244 if (IS_VALLEYVIEW(dev_priv->dev))
1245 valleyview_set_rps(dev_priv->dev, new_delay);
1246 else
1247 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001248
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001249 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001250}
1251
Ben Widawskye3689192012-05-25 16:56:22 -07001252
1253/**
1254 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1255 * occurred.
1256 * @work: workqueue struct
1257 *
1258 * Doesn't actually do anything except notify userspace. As a consequence of
1259 * this event, userspace should try to remap the bad rows since statistically
1260 * it is likely the same row is more likely to go bad again.
1261 */
1262static void ivybridge_parity_work(struct work_struct *work)
1263{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001264 struct drm_i915_private *dev_priv =
1265 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001266 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001267 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001268 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001269 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001270
1271 /* We must turn off DOP level clock gating to access the L3 registers.
1272 * In order to prevent a get/put style interface, acquire struct mutex
1273 * any time we access those registers.
1274 */
1275 mutex_lock(&dev_priv->dev->struct_mutex);
1276
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001277 /* If we've screwed up tracking, just let the interrupt fire again */
1278 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1279 goto out;
1280
Ben Widawskye3689192012-05-25 16:56:22 -07001281 misccpctl = I915_READ(GEN7_MISCCPCTL);
1282 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1283 POSTING_READ(GEN7_MISCCPCTL);
1284
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001285 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1286 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001287
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001288 slice--;
1289 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1290 break;
1291
1292 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1293
1294 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1295
1296 error_status = I915_READ(reg);
1297 row = GEN7_PARITY_ERROR_ROW(error_status);
1298 bank = GEN7_PARITY_ERROR_BANK(error_status);
1299 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1300
1301 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1302 POSTING_READ(reg);
1303
1304 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1305 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1306 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1307 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1308 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1309 parity_event[5] = NULL;
1310
Dave Airlie5bdebb12013-10-11 14:07:25 +10001311 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001312 KOBJ_CHANGE, parity_event);
1313
1314 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1315 slice, row, bank, subbank);
1316
1317 kfree(parity_event[4]);
1318 kfree(parity_event[3]);
1319 kfree(parity_event[2]);
1320 kfree(parity_event[1]);
1321 }
Ben Widawskye3689192012-05-25 16:56:22 -07001322
1323 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1324
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001325out:
1326 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001327 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001328 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001329 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001330
1331 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001332}
1333
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001334static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001335{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001336 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001337
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001338 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001339 return;
1340
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001341 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001342 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001343 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001344
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001345 iir &= GT_PARITY_ERROR(dev);
1346 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1347 dev_priv->l3_parity.which_slice |= 1 << 1;
1348
1349 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1350 dev_priv->l3_parity.which_slice |= 1 << 0;
1351
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001352 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001353}
1354
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001355static void ilk_gt_irq_handler(struct drm_device *dev,
1356 struct drm_i915_private *dev_priv,
1357 u32 gt_iir)
1358{
1359 if (gt_iir &
1360 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1361 notify_ring(dev, &dev_priv->ring[RCS]);
1362 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1363 notify_ring(dev, &dev_priv->ring[VCS]);
1364}
1365
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001366static void snb_gt_irq_handler(struct drm_device *dev,
1367 struct drm_i915_private *dev_priv,
1368 u32 gt_iir)
1369{
1370
Ben Widawskycc609d52013-05-28 19:22:29 -07001371 if (gt_iir &
1372 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001373 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001374 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001375 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001376 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001377 notify_ring(dev, &dev_priv->ring[BCS]);
1378
Ben Widawskycc609d52013-05-28 19:22:29 -07001379 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1380 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001381 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1382 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001383
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001384 if (gt_iir & GT_PARITY_ERROR(dev))
1385 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001386}
1387
Ben Widawskyabd58f02013-11-02 21:07:09 -07001388static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1389 struct drm_i915_private *dev_priv,
1390 u32 master_ctl)
1391{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001392 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001393 u32 rcs, bcs, vcs;
1394 uint32_t tmp = 0;
1395 irqreturn_t ret = IRQ_NONE;
1396
1397 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1398 tmp = I915_READ(GEN8_GT_IIR(0));
1399 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001400 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001401 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001402
Ben Widawskyabd58f02013-11-02 21:07:09 -07001403 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001404 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001405 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001406 notify_ring(dev, ring);
1407 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001408 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001409
1410 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1411 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001412 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001413 notify_ring(dev, ring);
1414 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001415 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001416 } else
1417 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1418 }
1419
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001420 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001421 tmp = I915_READ(GEN8_GT_IIR(1));
1422 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001423 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001424 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001425
Ben Widawskyabd58f02013-11-02 21:07:09 -07001426 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001427 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001428 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001429 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001430 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001431 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001432
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001433 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001434 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001435 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001436 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001437 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001438 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001439 } else
1440 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1441 }
1442
Ben Widawsky09610212014-05-15 20:58:08 +03001443 if (master_ctl & GEN8_GT_PM_IRQ) {
1444 tmp = I915_READ(GEN8_GT_IIR(2));
1445 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001446 I915_WRITE(GEN8_GT_IIR(2),
1447 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001448 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001449 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001450 } else
1451 DRM_ERROR("The master control interrupt lied (PM)!\n");
1452 }
1453
Ben Widawskyabd58f02013-11-02 21:07:09 -07001454 if (master_ctl & GEN8_GT_VECS_IRQ) {
1455 tmp = I915_READ(GEN8_GT_IIR(3));
1456 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001457 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001458 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001459
Ben Widawskyabd58f02013-11-02 21:07:09 -07001460 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001461 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001462 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001463 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001464 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001465 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001466 } else
1467 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1468 }
1469
1470 return ret;
1471}
1472
Egbert Eichb543fb02013-04-16 13:36:54 +02001473#define HPD_STORM_DETECT_PERIOD 1000
1474#define HPD_STORM_THRESHOLD 5
1475
Jani Nikula07c338c2014-10-02 11:16:32 +03001476static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001477{
1478 switch (port) {
1479 case PORT_A:
1480 case PORT_E:
1481 default:
1482 return -1;
1483 case PORT_B:
1484 return 0;
1485 case PORT_C:
1486 return 8;
1487 case PORT_D:
1488 return 16;
1489 }
1490}
1491
Jani Nikula07c338c2014-10-02 11:16:32 +03001492static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001493{
1494 switch (port) {
1495 case PORT_A:
1496 case PORT_E:
1497 default:
1498 return -1;
1499 case PORT_B:
1500 return 17;
1501 case PORT_C:
1502 return 19;
1503 case PORT_D:
1504 return 21;
1505 }
1506}
1507
1508static inline enum port get_port_from_pin(enum hpd_pin pin)
1509{
1510 switch (pin) {
1511 case HPD_PORT_B:
1512 return PORT_B;
1513 case HPD_PORT_C:
1514 return PORT_C;
1515 case HPD_PORT_D:
1516 return PORT_D;
1517 default:
1518 return PORT_A; /* no hpd */
1519 }
1520}
1521
Daniel Vetter10a504d2013-06-27 17:52:12 +02001522static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001523 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001524 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001525 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001526{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001527 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001528 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001529 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001530 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001531 bool queue_dig = false, queue_hp = false;
1532 u32 dig_shift;
1533 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001534
Daniel Vetter91d131d2013-06-27 17:52:14 +02001535 if (!hotplug_trigger)
1536 return;
1537
Dave Airlie13cf5502014-06-18 11:29:35 +10001538 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1539 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001540
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001541 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001542 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001543 if (!(hpd[i] & hotplug_trigger))
1544 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001545
Dave Airlie13cf5502014-06-18 11:29:35 +10001546 port = get_port_from_pin(i);
1547 if (port && dev_priv->hpd_irq_port[port]) {
1548 bool long_hpd;
1549
Jani Nikula07c338c2014-10-02 11:16:32 +03001550 if (HAS_PCH_SPLIT(dev)) {
1551 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001552 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001553 } else {
1554 dig_shift = i915_port_to_hotplug_shift(port);
1555 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001556 }
1557
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001558 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1559 port_name(port),
1560 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001561 /* for long HPD pulses we want to have the digital queue happen,
1562 but we still want HPD storm detection to function. */
1563 if (long_hpd) {
1564 dev_priv->long_hpd_port_mask |= (1 << port);
1565 dig_port_mask |= hpd[i];
1566 } else {
1567 /* for short HPD just trigger the digital queue */
1568 dev_priv->short_hpd_port_mask |= (1 << port);
1569 hotplug_trigger &= ~hpd[i];
1570 }
1571 queue_dig = true;
1572 }
1573 }
1574
1575 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001576 if (hpd[i] & hotplug_trigger &&
1577 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1578 /*
1579 * On GMCH platforms the interrupt mask bits only
1580 * prevent irq generation, not the setting of the
1581 * hotplug bits itself. So only WARN about unexpected
1582 * interrupts on saner platforms.
1583 */
1584 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1585 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1586 hotplug_trigger, i, hpd[i]);
1587
1588 continue;
1589 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001590
Egbert Eichb543fb02013-04-16 13:36:54 +02001591 if (!(hpd[i] & hotplug_trigger) ||
1592 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1593 continue;
1594
Dave Airlie13cf5502014-06-18 11:29:35 +10001595 if (!(dig_port_mask & hpd[i])) {
1596 dev_priv->hpd_event_bits |= (1 << i);
1597 queue_hp = true;
1598 }
1599
Egbert Eichb543fb02013-04-16 13:36:54 +02001600 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1601 dev_priv->hpd_stats[i].hpd_last_jiffies
1602 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1603 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1604 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001605 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001606 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1607 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001608 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001609 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001610 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001611 } else {
1612 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001613 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1614 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001615 }
1616 }
1617
Daniel Vetter10a504d2013-06-27 17:52:12 +02001618 if (storm_detected)
1619 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001620 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001621
Daniel Vetter645416f2013-09-02 16:22:25 +02001622 /*
1623 * Our hotplug handler can grab modeset locks (by calling down into the
1624 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1625 * queue for otherwise the flush_work in the pageflip code will
1626 * deadlock.
1627 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001628 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001629 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001630 if (queue_hp)
1631 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001632}
1633
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001634static void gmbus_irq_handler(struct drm_device *dev)
1635{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001636 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001637
Daniel Vetter28c70f12012-12-01 13:53:45 +01001638 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001639}
1640
Daniel Vetterce99c252012-12-01 13:53:47 +01001641static void dp_aux_irq_handler(struct drm_device *dev)
1642{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001643 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001644
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001645 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001646}
1647
Shuang He8bf1e9f2013-10-15 18:55:27 +01001648#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001649static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1650 uint32_t crc0, uint32_t crc1,
1651 uint32_t crc2, uint32_t crc3,
1652 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001653{
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1656 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001657 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001658
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001659 spin_lock(&pipe_crc->lock);
1660
Damien Lespiau0c912c72013-10-15 18:55:37 +01001661 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001662 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001663 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001664 return;
1665 }
1666
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001667 head = pipe_crc->head;
1668 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001669
1670 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001671 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001672 DRM_ERROR("CRC buffer overflowing\n");
1673 return;
1674 }
1675
1676 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001677
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001678 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001679 entry->crc[0] = crc0;
1680 entry->crc[1] = crc1;
1681 entry->crc[2] = crc2;
1682 entry->crc[3] = crc3;
1683 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001684
1685 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001686 pipe_crc->head = head;
1687
1688 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001689
1690 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001691}
Daniel Vetter277de952013-10-18 16:37:07 +02001692#else
1693static inline void
1694display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1695 uint32_t crc0, uint32_t crc1,
1696 uint32_t crc2, uint32_t crc3,
1697 uint32_t crc4) {}
1698#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001699
Daniel Vetter277de952013-10-18 16:37:07 +02001700
1701static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001702{
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704
Daniel Vetter277de952013-10-18 16:37:07 +02001705 display_pipe_crc_irq_handler(dev, pipe,
1706 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1707 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001708}
1709
Daniel Vetter277de952013-10-18 16:37:07 +02001710static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713
Daniel Vetter277de952013-10-18 16:37:07 +02001714 display_pipe_crc_irq_handler(dev, pipe,
1715 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1716 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1717 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1718 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1719 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001720}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001721
Daniel Vetter277de952013-10-18 16:37:07 +02001722static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001723{
1724 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001725 uint32_t res1, res2;
1726
1727 if (INTEL_INFO(dev)->gen >= 3)
1728 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1729 else
1730 res1 = 0;
1731
1732 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1733 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1734 else
1735 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001736
Daniel Vetter277de952013-10-18 16:37:07 +02001737 display_pipe_crc_irq_handler(dev, pipe,
1738 I915_READ(PIPE_CRC_RES_RED(pipe)),
1739 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1740 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1741 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001742}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001743
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001744/* The RPS events need forcewake, so we add them to a work queue and mask their
1745 * IMR bits until the work is done. Other interrupts can be processed without
1746 * the work queue. */
1747static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001748{
Imre Deak4a74de82014-11-19 15:30:01 +02001749 /* TODO: RPS on GEN9+ is not supported yet. */
1750 if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
1751 "GEN9+: unexpected RPS IRQ\n"))
Imre Deak132f3f12014-11-10 15:34:33 +02001752 return;
1753
Deepak Sa6706b42014-03-15 20:23:22 +05301754 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001755 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001756 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001757 if (dev_priv->rps.interrupts_enabled) {
1758 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1759 queue_work(dev_priv->wq, &dev_priv->rps.work);
1760 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001761 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001762 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001763
Imre Deakc9a9a262014-11-05 20:48:37 +02001764 if (INTEL_INFO(dev_priv)->gen >= 8)
1765 return;
1766
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001767 if (HAS_VEBOX(dev_priv->dev)) {
1768 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1769 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001770
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001771 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1772 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001773 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001774}
1775
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001776static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1777{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001778 if (!drm_handle_vblank(dev, pipe))
1779 return false;
1780
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001781 return true;
1782}
1783
Imre Deakc1874ed2014-02-04 21:35:46 +02001784static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1785{
1786 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001787 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001788 int pipe;
1789
Imre Deak58ead0d2014-02-04 21:35:47 +02001790 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001791 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001792 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001793 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001794
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001795 /*
1796 * PIPESTAT bits get signalled even when the interrupt is
1797 * disabled with the mask bits, and some of the status bits do
1798 * not generate interrupts at all (like the underrun bit). Hence
1799 * we need to be careful that we only handle what we want to
1800 * handle.
1801 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001802
1803 /* fifo underruns are filterered in the underrun handler. */
1804 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001805
1806 switch (pipe) {
1807 case PIPE_A:
1808 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1809 break;
1810 case PIPE_B:
1811 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1812 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001813 case PIPE_C:
1814 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1815 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001816 }
1817 if (iir & iir_bit)
1818 mask |= dev_priv->pipestat_irq_mask[pipe];
1819
1820 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001821 continue;
1822
1823 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001824 mask |= PIPESTAT_INT_ENABLE_MASK;
1825 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001826
1827 /*
1828 * Clear the PIPE*STAT regs before the IIR
1829 */
Imre Deak91d181d2014-02-10 18:42:49 +02001830 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1831 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001832 I915_WRITE(reg, pipe_stats[pipe]);
1833 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001834 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001835
Damien Lespiau055e3932014-08-18 13:49:10 +01001836 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001837 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1838 intel_pipe_handle_vblank(dev, pipe))
1839 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001840
Imre Deak579a9b02014-02-04 21:35:48 +02001841 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001842 intel_prepare_page_flip(dev, pipe);
1843 intel_finish_page_flip(dev, pipe);
1844 }
1845
1846 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1847 i9xx_pipe_crc_irq_handler(dev, pipe);
1848
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001849 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1850 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001851 }
1852
1853 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1854 gmbus_irq_handler(dev);
1855}
1856
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001857static void i9xx_hpd_irq_handler(struct drm_device *dev)
1858{
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1861
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001862 if (hotplug_status) {
1863 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1864 /*
1865 * Make sure hotplug status is cleared before we clear IIR, or else we
1866 * may miss hotplug events.
1867 */
1868 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001869
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001870 if (IS_G4X(dev)) {
1871 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001872
Dave Airlie13cf5502014-06-18 11:29:35 +10001873 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001874 } else {
1875 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1876
Dave Airlie13cf5502014-06-18 11:29:35 +10001877 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001878 }
1879
1880 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1881 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1882 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001883 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001884}
1885
Daniel Vetterff1f5252012-10-02 15:10:55 +02001886static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001887{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001888 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001889 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001890 u32 iir, gt_iir, pm_iir;
1891 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001892
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001893 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001894 /* Find, clear, then process each source of interrupt */
1895
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001896 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001897 if (gt_iir)
1898 I915_WRITE(GTIIR, gt_iir);
1899
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001900 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001901 if (pm_iir)
1902 I915_WRITE(GEN6_PMIIR, pm_iir);
1903
1904 iir = I915_READ(VLV_IIR);
1905 if (iir) {
1906 /* Consume port before clearing IIR or we'll miss events */
1907 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1908 i9xx_hpd_irq_handler(dev);
1909 I915_WRITE(VLV_IIR, iir);
1910 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001911
1912 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1913 goto out;
1914
1915 ret = IRQ_HANDLED;
1916
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001917 if (gt_iir)
1918 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001919 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001920 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001921 /* Call regardless, as some status bits might not be
1922 * signalled in iir */
1923 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001924 }
1925
1926out:
1927 return ret;
1928}
1929
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001930static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1931{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001932 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001933 struct drm_i915_private *dev_priv = dev->dev_private;
1934 u32 master_ctl, iir;
1935 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001936
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001937 for (;;) {
1938 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1939 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001940
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001941 if (master_ctl == 0 && iir == 0)
1942 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001943
Oscar Mateo27b6c122014-06-16 16:11:00 +01001944 ret = IRQ_HANDLED;
1945
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001946 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001947
Oscar Mateo27b6c122014-06-16 16:11:00 +01001948 /* Find, clear, then process each source of interrupt */
1949
1950 if (iir) {
1951 /* Consume port before clearing IIR or we'll miss events */
1952 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1953 i9xx_hpd_irq_handler(dev);
1954 I915_WRITE(VLV_IIR, iir);
1955 }
1956
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001957 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001958
Oscar Mateo27b6c122014-06-16 16:11:00 +01001959 /* Call regardless, as some status bits might not be
1960 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001961 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001962
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001963 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1964 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001965 }
1966
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001967 return ret;
1968}
1969
Adam Jackson23e81d62012-06-06 15:45:44 -04001970static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001971{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001972 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001973 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001974 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001975 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001976
Dave Airlie13cf5502014-06-18 11:29:35 +10001977 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1978 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1979
1980 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001981
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001982 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1983 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1984 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001985 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001986 port_name(port));
1987 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001988
Daniel Vetterce99c252012-12-01 13:53:47 +01001989 if (pch_iir & SDE_AUX_MASK)
1990 dp_aux_irq_handler(dev);
1991
Jesse Barnes776ad802011-01-04 15:09:39 -08001992 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001993 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001994
1995 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1996 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1997
1998 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1999 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2000
2001 if (pch_iir & SDE_POISON)
2002 DRM_ERROR("PCH poison interrupt\n");
2003
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002004 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002005 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002006 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2007 pipe_name(pipe),
2008 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002009
2010 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2011 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2012
2013 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2014 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2015
Jesse Barnes776ad802011-01-04 15:09:39 -08002016 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002017 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002018
2019 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002020 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002021}
2022
2023static void ivb_err_int_handler(struct drm_device *dev)
2024{
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002027 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002028
Paulo Zanonide032bf2013-04-12 17:57:58 -03002029 if (err_int & ERR_INT_POISON)
2030 DRM_ERROR("Poison interrupt\n");
2031
Damien Lespiau055e3932014-08-18 13:49:10 +01002032 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002033 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2034 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002035
Daniel Vetter5a69b892013-10-16 22:55:52 +02002036 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2037 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002038 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002039 else
Daniel Vetter277de952013-10-18 16:37:07 +02002040 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002041 }
2042 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002043
Paulo Zanoni86642812013-04-12 17:57:57 -03002044 I915_WRITE(GEN7_ERR_INT, err_int);
2045}
2046
2047static void cpt_serr_int_handler(struct drm_device *dev)
2048{
2049 struct drm_i915_private *dev_priv = dev->dev_private;
2050 u32 serr_int = I915_READ(SERR_INT);
2051
Paulo Zanonide032bf2013-04-12 17:57:58 -03002052 if (serr_int & SERR_INT_POISON)
2053 DRM_ERROR("PCH poison interrupt\n");
2054
Paulo Zanoni86642812013-04-12 17:57:57 -03002055 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002056 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002057
2058 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002059 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002060
2061 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002062 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002063
2064 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002065}
2066
Adam Jackson23e81d62012-06-06 15:45:44 -04002067static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2068{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002069 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002070 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002071 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002072 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002073
Dave Airlie13cf5502014-06-18 11:29:35 +10002074 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2075 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2076
2077 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002078
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002079 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2080 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2081 SDE_AUDIO_POWER_SHIFT_CPT);
2082 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2083 port_name(port));
2084 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002085
2086 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002087 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002088
2089 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002090 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002091
2092 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2093 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2094
2095 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2096 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2097
2098 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002099 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002100 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2101 pipe_name(pipe),
2102 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002103
2104 if (pch_iir & SDE_ERROR_CPT)
2105 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002106}
2107
Paulo Zanonic008bc62013-07-12 16:35:10 -03002108static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2109{
2110 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002111 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002112
2113 if (de_iir & DE_AUX_CHANNEL_A)
2114 dp_aux_irq_handler(dev);
2115
2116 if (de_iir & DE_GSE)
2117 intel_opregion_asle_intr(dev);
2118
Paulo Zanonic008bc62013-07-12 16:35:10 -03002119 if (de_iir & DE_POISON)
2120 DRM_ERROR("Poison interrupt\n");
2121
Damien Lespiau055e3932014-08-18 13:49:10 +01002122 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002123 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2124 intel_pipe_handle_vblank(dev, pipe))
2125 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002126
Daniel Vetter40da17c2013-10-21 18:04:36 +02002127 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002128 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002129
Daniel Vetter40da17c2013-10-21 18:04:36 +02002130 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2131 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002132
Daniel Vetter40da17c2013-10-21 18:04:36 +02002133 /* plane/pipes map 1:1 on ilk+ */
2134 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2135 intel_prepare_page_flip(dev, pipe);
2136 intel_finish_page_flip_plane(dev, pipe);
2137 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002138 }
2139
2140 /* check event from PCH */
2141 if (de_iir & DE_PCH_EVENT) {
2142 u32 pch_iir = I915_READ(SDEIIR);
2143
2144 if (HAS_PCH_CPT(dev))
2145 cpt_irq_handler(dev, pch_iir);
2146 else
2147 ibx_irq_handler(dev, pch_iir);
2148
2149 /* should clear PCH hotplug event before clear CPU irq */
2150 I915_WRITE(SDEIIR, pch_iir);
2151 }
2152
2153 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2154 ironlake_rps_change_irq_handler(dev);
2155}
2156
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002157static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2158{
2159 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002160 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002161
2162 if (de_iir & DE_ERR_INT_IVB)
2163 ivb_err_int_handler(dev);
2164
2165 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2166 dp_aux_irq_handler(dev);
2167
2168 if (de_iir & DE_GSE_IVB)
2169 intel_opregion_asle_intr(dev);
2170
Damien Lespiau055e3932014-08-18 13:49:10 +01002171 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002172 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2173 intel_pipe_handle_vblank(dev, pipe))
2174 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002175
2176 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002177 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2178 intel_prepare_page_flip(dev, pipe);
2179 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002180 }
2181 }
2182
2183 /* check event from PCH */
2184 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2185 u32 pch_iir = I915_READ(SDEIIR);
2186
2187 cpt_irq_handler(dev, pch_iir);
2188
2189 /* clear PCH hotplug event before clear CPU irq */
2190 I915_WRITE(SDEIIR, pch_iir);
2191 }
2192}
2193
Oscar Mateo72c90f62014-06-16 16:10:57 +01002194/*
2195 * To handle irqs with the minimum potential races with fresh interrupts, we:
2196 * 1 - Disable Master Interrupt Control.
2197 * 2 - Find the source(s) of the interrupt.
2198 * 3 - Clear the Interrupt Identity bits (IIR).
2199 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2200 * 5 - Re-enable Master Interrupt Control.
2201 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002202static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002203{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002204 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002205 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002206 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002207 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002208
Paulo Zanoni86642812013-04-12 17:57:57 -03002209 /* We get interrupts on unclaimed registers, so check for this before we
2210 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002211 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002212
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002213 /* disable master interrupt before clearing iir */
2214 de_ier = I915_READ(DEIER);
2215 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002216 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002217
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002218 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2219 * interrupts will will be stored on its back queue, and then we'll be
2220 * able to process them after we restore SDEIER (as soon as we restore
2221 * it, we'll get an interrupt if SDEIIR still has something to process
2222 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002223 if (!HAS_PCH_NOP(dev)) {
2224 sde_ier = I915_READ(SDEIER);
2225 I915_WRITE(SDEIER, 0);
2226 POSTING_READ(SDEIER);
2227 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002228
Oscar Mateo72c90f62014-06-16 16:10:57 +01002229 /* Find, clear, then process each source of interrupt */
2230
Chris Wilson0e434062012-05-09 21:45:44 +01002231 gt_iir = I915_READ(GTIIR);
2232 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002233 I915_WRITE(GTIIR, gt_iir);
2234 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002235 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002236 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002237 else
2238 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002239 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002240
2241 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002242 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002243 I915_WRITE(DEIIR, de_iir);
2244 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002245 if (INTEL_INFO(dev)->gen >= 7)
2246 ivb_display_irq_handler(dev, de_iir);
2247 else
2248 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002249 }
2250
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002251 if (INTEL_INFO(dev)->gen >= 6) {
2252 u32 pm_iir = I915_READ(GEN6_PMIIR);
2253 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002254 I915_WRITE(GEN6_PMIIR, pm_iir);
2255 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002256 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002257 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002258 }
2259
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002260 I915_WRITE(DEIER, de_ier);
2261 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002262 if (!HAS_PCH_NOP(dev)) {
2263 I915_WRITE(SDEIER, sde_ier);
2264 POSTING_READ(SDEIER);
2265 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002266
2267 return ret;
2268}
2269
Ben Widawskyabd58f02013-11-02 21:07:09 -07002270static irqreturn_t gen8_irq_handler(int irq, void *arg)
2271{
2272 struct drm_device *dev = arg;
2273 struct drm_i915_private *dev_priv = dev->dev_private;
2274 u32 master_ctl;
2275 irqreturn_t ret = IRQ_NONE;
2276 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002277 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002278 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2279
2280 if (IS_GEN9(dev))
2281 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2282 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002283
Ben Widawskyabd58f02013-11-02 21:07:09 -07002284 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2285 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2286 if (!master_ctl)
2287 return IRQ_NONE;
2288
2289 I915_WRITE(GEN8_MASTER_IRQ, 0);
2290 POSTING_READ(GEN8_MASTER_IRQ);
2291
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002292 /* Find, clear, then process each source of interrupt */
2293
Ben Widawskyabd58f02013-11-02 21:07:09 -07002294 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2295
2296 if (master_ctl & GEN8_DE_MISC_IRQ) {
2297 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002298 if (tmp) {
2299 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2300 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002301 if (tmp & GEN8_DE_MISC_GSE)
2302 intel_opregion_asle_intr(dev);
2303 else
2304 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002305 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002306 else
2307 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002308 }
2309
Daniel Vetter6d766f02013-11-07 14:49:55 +01002310 if (master_ctl & GEN8_DE_PORT_IRQ) {
2311 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002312 if (tmp) {
2313 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2314 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002315
2316 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002317 dp_aux_irq_handler(dev);
2318 else
2319 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002320 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002321 else
2322 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002323 }
2324
Damien Lespiau055e3932014-08-18 13:49:10 +01002325 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002326 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002327
Daniel Vetterc42664c2013-11-07 11:05:40 +01002328 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2329 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002330
Daniel Vetterc42664c2013-11-07 11:05:40 +01002331 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002332 if (pipe_iir) {
2333 ret = IRQ_HANDLED;
2334 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002335
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002336 if (pipe_iir & GEN8_PIPE_VBLANK &&
2337 intel_pipe_handle_vblank(dev, pipe))
2338 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002339
Damien Lespiau770de832014-03-20 20:45:01 +00002340 if (IS_GEN9(dev))
2341 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2342 else
2343 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2344
2345 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002346 intel_prepare_page_flip(dev, pipe);
2347 intel_finish_page_flip_plane(dev, pipe);
2348 }
2349
2350 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2351 hsw_pipe_crc_irq_handler(dev, pipe);
2352
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002353 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2354 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2355 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002356
Damien Lespiau770de832014-03-20 20:45:01 +00002357
2358 if (IS_GEN9(dev))
2359 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2360 else
2361 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2362
2363 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002364 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2365 pipe_name(pipe),
2366 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002367 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002368 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2369 }
2370
Daniel Vetter92d03a82013-11-07 11:05:43 +01002371 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2372 /*
2373 * FIXME(BDW): Assume for now that the new interrupt handling
2374 * scheme also closed the SDE interrupt handling race we've seen
2375 * on older pch-split platforms. But this needs testing.
2376 */
2377 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002378 if (pch_iir) {
2379 I915_WRITE(SDEIIR, pch_iir);
2380 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002381 cpt_irq_handler(dev, pch_iir);
2382 } else
2383 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2384
Daniel Vetter92d03a82013-11-07 11:05:43 +01002385 }
2386
Ben Widawskyabd58f02013-11-02 21:07:09 -07002387 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2388 POSTING_READ(GEN8_MASTER_IRQ);
2389
2390 return ret;
2391}
2392
Daniel Vetter17e1df02013-09-08 21:57:13 +02002393static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2394 bool reset_completed)
2395{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002396 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002397 int i;
2398
2399 /*
2400 * Notify all waiters for GPU completion events that reset state has
2401 * been changed, and that they need to restart their wait after
2402 * checking for potential errors (and bail out to drop locks if there is
2403 * a gpu reset pending so that i915_error_work_func can acquire them).
2404 */
2405
2406 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2407 for_each_ring(ring, dev_priv, i)
2408 wake_up_all(&ring->irq_queue);
2409
2410 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2411 wake_up_all(&dev_priv->pending_flip_queue);
2412
2413 /*
2414 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2415 * reset state is cleared.
2416 */
2417 if (reset_completed)
2418 wake_up_all(&dev_priv->gpu_error.reset_queue);
2419}
2420
Jesse Barnes8a905232009-07-11 16:48:03 -04002421/**
2422 * i915_error_work_func - do process context error handling work
2423 * @work: work struct
2424 *
2425 * Fire an error uevent so userspace can see that a hang or error
2426 * was detected.
2427 */
2428static void i915_error_work_func(struct work_struct *work)
2429{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002430 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2431 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002432 struct drm_i915_private *dev_priv =
2433 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002434 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002435 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2436 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2437 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002438 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002439
Dave Airlie5bdebb12013-10-11 14:07:25 +10002440 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002441
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002442 /*
2443 * Note that there's only one work item which does gpu resets, so we
2444 * need not worry about concurrent gpu resets potentially incrementing
2445 * error->reset_counter twice. We only need to take care of another
2446 * racing irq/hangcheck declaring the gpu dead for a second time. A
2447 * quick check for that is good enough: schedule_work ensures the
2448 * correct ordering between hang detection and this work item, and since
2449 * the reset in-progress bit is only ever set by code outside of this
2450 * work we don't need to worry about any other races.
2451 */
2452 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002453 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002454 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002455 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002456
Daniel Vetter17e1df02013-09-08 21:57:13 +02002457 /*
Imre Deakf454c692014-04-23 01:09:04 +03002458 * In most cases it's guaranteed that we get here with an RPM
2459 * reference held, for example because there is a pending GPU
2460 * request that won't finish until the reset is done. This
2461 * isn't the case at least when we get here by doing a
2462 * simulated reset via debugs, so get an RPM reference.
2463 */
2464 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002465
2466 intel_prepare_reset(dev);
2467
Imre Deakf454c692014-04-23 01:09:04 +03002468 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002469 * All state reset _must_ be completed before we update the
2470 * reset counter, for otherwise waiters might miss the reset
2471 * pending state and not properly drop locks, resulting in
2472 * deadlocks with the reset work.
2473 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002474 ret = i915_reset(dev);
2475
Ville Syrjälä75147472014-11-24 18:28:11 +02002476 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002477
Imre Deakf454c692014-04-23 01:09:04 +03002478 intel_runtime_pm_put(dev_priv);
2479
Daniel Vetterf69061b2012-12-06 09:01:42 +01002480 if (ret == 0) {
2481 /*
2482 * After all the gem state is reset, increment the reset
2483 * counter and wake up everyone waiting for the reset to
2484 * complete.
2485 *
2486 * Since unlock operations are a one-sided barrier only,
2487 * we need to insert a barrier here to order any seqno
2488 * updates before
2489 * the counter increment.
2490 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002491 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002492 atomic_inc(&dev_priv->gpu_error.reset_counter);
2493
Dave Airlie5bdebb12013-10-11 14:07:25 +10002494 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002495 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002496 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002497 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002498 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002499
Daniel Vetter17e1df02013-09-08 21:57:13 +02002500 /*
2501 * Note: The wake_up also serves as a memory barrier so that
2502 * waiters see the update value of the reset counter atomic_t.
2503 */
2504 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002505 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002506}
2507
Chris Wilson35aed2e2010-05-27 13:18:12 +01002508static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002509{
2510 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002511 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002513 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002514
Chris Wilson35aed2e2010-05-27 13:18:12 +01002515 if (!eir)
2516 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002517
Joe Perchesa70491c2012-03-18 13:00:11 -07002518 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002519
Ben Widawskybd9854f2012-08-23 15:18:09 -07002520 i915_get_extra_instdone(dev, instdone);
2521
Jesse Barnes8a905232009-07-11 16:48:03 -04002522 if (IS_G4X(dev)) {
2523 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2524 u32 ipeir = I915_READ(IPEIR_I965);
2525
Joe Perchesa70491c2012-03-18 13:00:11 -07002526 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2527 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002528 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2529 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002530 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002531 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002532 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002533 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002534 }
2535 if (eir & GM45_ERROR_PAGE_TABLE) {
2536 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002537 pr_err("page table error\n");
2538 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002539 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002540 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002541 }
2542 }
2543
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002544 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002545 if (eir & I915_ERROR_PAGE_TABLE) {
2546 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002547 pr_err("page table error\n");
2548 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002549 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002550 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002551 }
2552 }
2553
2554 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002555 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002556 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002557 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002558 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002559 /* pipestat has already been acked */
2560 }
2561 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002562 pr_err("instruction error\n");
2563 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002564 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2565 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002566 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002567 u32 ipeir = I915_READ(IPEIR);
2568
Joe Perchesa70491c2012-03-18 13:00:11 -07002569 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2570 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002571 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002572 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002573 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002574 } else {
2575 u32 ipeir = I915_READ(IPEIR_I965);
2576
Joe Perchesa70491c2012-03-18 13:00:11 -07002577 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2578 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002579 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002580 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002581 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002582 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002583 }
2584 }
2585
2586 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002587 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002588 eir = I915_READ(EIR);
2589 if (eir) {
2590 /*
2591 * some errors might have become stuck,
2592 * mask them.
2593 */
2594 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2595 I915_WRITE(EMR, I915_READ(EMR) | eir);
2596 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2597 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002598}
2599
2600/**
2601 * i915_handle_error - handle an error interrupt
2602 * @dev: drm device
2603 *
2604 * Do some basic checking of regsiter state at error interrupt time and
2605 * dump it to the syslog. Also call i915_capture_error_state() to make
2606 * sure we get a record and make it available in debugfs. Fire a uevent
2607 * so userspace knows something bad happened (should trigger collection
2608 * of a ring dump etc.).
2609 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002610void i915_handle_error(struct drm_device *dev, bool wedged,
2611 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002612{
2613 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002614 va_list args;
2615 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002616
Mika Kuoppala58174462014-02-25 17:11:26 +02002617 va_start(args, fmt);
2618 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2619 va_end(args);
2620
2621 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002622 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002623
Ben Gamariba1234d2009-09-14 17:48:47 -04002624 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002625 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2626 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002627
Ben Gamari11ed50e2009-09-14 17:48:45 -04002628 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002629 * Wakeup waiting processes so that the reset work function
2630 * i915_error_work_func doesn't deadlock trying to grab various
2631 * locks. By bumping the reset counter first, the woken
2632 * processes will see a reset in progress and back off,
2633 * releasing their locks and then wait for the reset completion.
2634 * We must do this for _all_ gpu waiters that might hold locks
2635 * that the reset work needs to acquire.
2636 *
2637 * Note: The wake_up serves as the required memory barrier to
2638 * ensure that the waiters see the updated value of the reset
2639 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002640 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002641 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002642 }
2643
Daniel Vetter122f46b2013-09-04 17:36:14 +02002644 /*
2645 * Our reset work can grab modeset locks (since it needs to reset the
2646 * state of outstanding pagelips). Hence it must not be run on our own
2647 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2648 * code will deadlock.
2649 */
2650 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002651}
2652
Keith Packard42f52ef2008-10-18 19:39:29 -07002653/* Called from drm generic code, passed 'crtc' which
2654 * we use as a pipe index
2655 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002656static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002657{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002659 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002660
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002662 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002663
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002664 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002665 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002666 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002667 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002668 else
Keith Packard7c463582008-11-04 02:03:27 -08002669 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002670 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002671 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002672
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002673 return 0;
2674}
2675
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002676static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002677{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002678 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002679 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002680 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002681 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002682
2683 if (!i915_pipe_enabled(dev, pipe))
2684 return -EINVAL;
2685
2686 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002687 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002688 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2689
2690 return 0;
2691}
2692
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002693static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2694{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002695 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002696 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002697
2698 if (!i915_pipe_enabled(dev, pipe))
2699 return -EINVAL;
2700
2701 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002702 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002703 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705
2706 return 0;
2707}
2708
Ben Widawskyabd58f02013-11-02 21:07:09 -07002709static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002713
2714 if (!i915_pipe_enabled(dev, pipe))
2715 return -EINVAL;
2716
2717 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002718 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2719 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2720 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002721 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2722 return 0;
2723}
2724
Keith Packard42f52ef2008-10-18 19:39:29 -07002725/* Called from drm generic code, passed 'crtc' which
2726 * we use as a pipe index
2727 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002728static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002729{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002730 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002731 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002732
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002733 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002734 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002735 PIPE_VBLANK_INTERRUPT_STATUS |
2736 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002737 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2738}
2739
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002740static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002741{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002743 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002744 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002745 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002746
2747 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002748 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002749 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2750}
2751
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002752static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2753{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002755 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002756
2757 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002758 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002759 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002760 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2761}
2762
Ben Widawskyabd58f02013-11-02 21:07:09 -07002763static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2764{
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002767
2768 if (!i915_pipe_enabled(dev, pipe))
2769 return;
2770
2771 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002772 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2773 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2774 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002775 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2776}
2777
John Harrison44cdd6d2014-11-24 18:49:40 +00002778static struct drm_i915_gem_request *
2779ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002780{
Chris Wilson893eead2010-10-27 14:44:35 +01002781 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002782 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002783}
2784
Chris Wilson9107e9d2013-06-10 11:20:20 +01002785static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002786ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002787{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002788 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002789 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002790}
2791
Daniel Vettera028c4b2014-03-15 00:08:56 +01002792static bool
2793ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2794{
2795 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002796 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002797 } else {
2798 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2799 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2800 MI_SEMAPHORE_REGISTER);
2801 }
2802}
2803
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002804static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002805semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002806{
2807 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002809 int i;
2810
2811 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002812 for_each_ring(signaller, dev_priv, i) {
2813 if (ring == signaller)
2814 continue;
2815
2816 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2817 return signaller;
2818 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002819 } else {
2820 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2821
2822 for_each_ring(signaller, dev_priv, i) {
2823 if(ring == signaller)
2824 continue;
2825
Ben Widawskyebc348b2014-04-29 14:52:28 -07002826 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002827 return signaller;
2828 }
2829 }
2830
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002831 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2832 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002833
2834 return NULL;
2835}
2836
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002837static struct intel_engine_cs *
2838semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002839{
2840 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002841 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002842 u64 offset = 0;
2843 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002844
2845 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002846 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002847 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002848
Daniel Vetter88fe4292014-03-15 00:08:55 +01002849 /*
2850 * HEAD is likely pointing to the dword after the actual command,
2851 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002852 * or 4 dwords depending on the semaphore wait command size.
2853 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002854 * point at at batch, and semaphores are always emitted into the
2855 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002856 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002857 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002858 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002859
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002860 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002861 /*
2862 * Be paranoid and presume the hw has gone off into the wild -
2863 * our ring is smaller than what the hardware (and hence
2864 * HEAD_ADDR) allows. Also handles wrap-around.
2865 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002866 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002867
2868 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002869 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002870 if (cmd == ipehr)
2871 break;
2872
Daniel Vetter88fe4292014-03-15 00:08:55 +01002873 head -= 4;
2874 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002875
Daniel Vetter88fe4292014-03-15 00:08:55 +01002876 if (!i)
2877 return NULL;
2878
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002879 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002880 if (INTEL_INFO(ring->dev)->gen >= 8) {
2881 offset = ioread32(ring->buffer->virtual_start + head + 12);
2882 offset <<= 32;
2883 offset = ioread32(ring->buffer->virtual_start + head + 8);
2884 }
2885 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002886}
2887
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002888static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002889{
2890 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002891 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002892 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002893
Chris Wilson4be17382014-06-06 10:22:29 +01002894 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002895
2896 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002897 if (signaller == NULL)
2898 return -1;
2899
2900 /* Prevent pathological recursion due to driver bugs */
2901 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002902 return -1;
2903
Chris Wilson4be17382014-06-06 10:22:29 +01002904 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2905 return 1;
2906
Chris Wilsona0d036b2014-07-19 12:40:42 +01002907 /* cursory check for an unkickable deadlock */
2908 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2909 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002910 return -1;
2911
2912 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002913}
2914
2915static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2916{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002917 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002918 int i;
2919
2920 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002921 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002922}
2923
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002924static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002925ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002926{
2927 struct drm_device *dev = ring->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002929 u32 tmp;
2930
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002931 if (acthd != ring->hangcheck.acthd) {
2932 if (acthd > ring->hangcheck.max_acthd) {
2933 ring->hangcheck.max_acthd = acthd;
2934 return HANGCHECK_ACTIVE;
2935 }
2936
2937 return HANGCHECK_ACTIVE_LOOP;
2938 }
Chris Wilson6274f212013-06-10 11:20:21 +01002939
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002941 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002942
2943 /* Is the chip hanging on a WAIT_FOR_EVENT?
2944 * If so we can simply poke the RB_WAIT bit
2945 * and break the hang. This should work on
2946 * all but the second generation chipsets.
2947 */
2948 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002949 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002950 i915_handle_error(dev, false,
2951 "Kicking stuck wait on %s",
2952 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002953 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002954 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002955 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002956
Chris Wilson6274f212013-06-10 11:20:21 +01002957 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2958 switch (semaphore_passed(ring)) {
2959 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002960 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002961 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002962 i915_handle_error(dev, false,
2963 "Kicking stuck semaphore on %s",
2964 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002965 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002966 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002967 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002968 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002969 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002970 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002971
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002972 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002973}
2974
Ben Gamarif65d9422009-09-14 17:48:44 -04002975/**
2976 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002977 * batchbuffers in a long time. We keep track per ring seqno progress and
2978 * if there are no progress, hangcheck score for that ring is increased.
2979 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2980 * we kick the ring. If we see no progress on three subsequent calls
2981 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002982 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002983static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002984{
2985 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002986 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002987 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002988 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002989 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002990 bool stuck[I915_NUM_RINGS] = { 0 };
2991#define BUSY 1
2992#define KICK 5
2993#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002994
Jani Nikulad330a952014-01-21 11:24:25 +02002995 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002996 return;
2997
Chris Wilsonb4519512012-05-11 14:29:30 +01002998 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002999 u64 acthd;
3000 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003001 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003002
Chris Wilson6274f212013-06-10 11:20:21 +01003003 semaphore_clear_deadlocks(dev_priv);
3004
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003005 seqno = ring->get_seqno(ring, false);
3006 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003007
Chris Wilson9107e9d2013-06-10 11:20:20 +01003008 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00003009 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003010 ring->hangcheck.action = HANGCHECK_IDLE;
3011
Chris Wilson9107e9d2013-06-10 11:20:20 +01003012 if (waitqueue_active(&ring->irq_queue)) {
3013 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003014 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003015 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3016 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3017 ring->name);
3018 else
3019 DRM_INFO("Fake missed irq on %s\n",
3020 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003021 wake_up_all(&ring->irq_queue);
3022 }
3023 /* Safeguard against driver failure */
3024 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003025 } else
3026 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003027 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003028 /* We always increment the hangcheck score
3029 * if the ring is busy and still processing
3030 * the same request, so that no single request
3031 * can run indefinitely (such as a chain of
3032 * batches). The only time we do not increment
3033 * the hangcheck score on this ring, if this
3034 * ring is in a legitimate wait for another
3035 * ring. In that case the waiting ring is a
3036 * victim and we want to be sure we catch the
3037 * right culprit. Then every time we do kick
3038 * the ring, add a small increment to the
3039 * score so that we can catch a batch that is
3040 * being repeatedly kicked and so responsible
3041 * for stalling the machine.
3042 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003043 ring->hangcheck.action = ring_stuck(ring,
3044 acthd);
3045
3046 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003047 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003048 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003049 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003050 break;
3051 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003052 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003053 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003054 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003055 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003056 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003057 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003058 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003059 stuck[i] = true;
3060 break;
3061 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003062 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003063 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003064 ring->hangcheck.action = HANGCHECK_ACTIVE;
3065
Chris Wilson9107e9d2013-06-10 11:20:20 +01003066 /* Gradually reduce the count so that we catch DoS
3067 * attempts across multiple batches.
3068 */
3069 if (ring->hangcheck.score > 0)
3070 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003071
3072 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003073 }
3074
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003075 ring->hangcheck.seqno = seqno;
3076 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003077 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003078 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003079
Mika Kuoppala92cab732013-05-24 17:16:07 +03003080 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003081 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003082 DRM_INFO("%s on %s\n",
3083 stuck[i] ? "stuck" : "no progress",
3084 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003085 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003086 }
3087 }
3088
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003089 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003090 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003091
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003092 if (busy_count)
3093 /* Reset timer case chip hangs without another request
3094 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003095 i915_queue_hangcheck(dev);
3096}
3097
3098void i915_queue_hangcheck(struct drm_device *dev)
3099{
3100 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson672e7b72014-11-19 09:47:19 +00003101 struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer;
3102
Jani Nikulad330a952014-01-21 11:24:25 +02003103 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003104 return;
3105
Chris Wilson672e7b72014-11-19 09:47:19 +00003106 /* Don't continually defer the hangcheck, but make sure it is active */
Chris Wilsond9e600b2014-11-20 20:10:33 +00003107 if (timer_pending(timer))
3108 return;
3109 mod_timer(timer,
3110 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003111}
3112
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003113static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003114{
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116
3117 if (HAS_PCH_NOP(dev))
3118 return;
3119
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003120 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003121
3122 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3123 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003124}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003125
Paulo Zanoni622364b2014-04-01 15:37:22 -03003126/*
3127 * SDEIER is also touched by the interrupt handler to work around missed PCH
3128 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3129 * instead we unconditionally enable all PCH interrupt sources here, but then
3130 * only unmask them as needed with SDEIMR.
3131 *
3132 * This function needs to be called before interrupts are enabled.
3133 */
3134static void ibx_irq_pre_postinstall(struct drm_device *dev)
3135{
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137
3138 if (HAS_PCH_NOP(dev))
3139 return;
3140
3141 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003142 I915_WRITE(SDEIER, 0xffffffff);
3143 POSTING_READ(SDEIER);
3144}
3145
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003146static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003147{
3148 struct drm_i915_private *dev_priv = dev->dev_private;
3149
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003150 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003151 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003152 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003153}
3154
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155/* drm_dma.h hooks
3156*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003157static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003158{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003159 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003160
Paulo Zanoni0c841212014-04-01 15:37:27 -03003161 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003162
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003163 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003164 if (IS_GEN7(dev))
3165 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003166
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003167 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003168
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003169 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003170}
3171
Ville Syrjälä70591a42014-10-30 19:42:58 +02003172static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3173{
3174 enum pipe pipe;
3175
3176 I915_WRITE(PORT_HOTPLUG_EN, 0);
3177 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3178
3179 for_each_pipe(dev_priv, pipe)
3180 I915_WRITE(PIPESTAT(pipe), 0xffff);
3181
3182 GEN5_IRQ_RESET(VLV_);
3183}
3184
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003185static void valleyview_irq_preinstall(struct drm_device *dev)
3186{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003187 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003188
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003189 /* VLV magic */
3190 I915_WRITE(VLV_IMR, 0);
3191 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3192 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3193 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3194
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003195 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003196
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003197 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003198
Ville Syrjälä70591a42014-10-30 19:42:58 +02003199 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003200}
3201
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003202static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3203{
3204 GEN8_IRQ_RESET_NDX(GT, 0);
3205 GEN8_IRQ_RESET_NDX(GT, 1);
3206 GEN8_IRQ_RESET_NDX(GT, 2);
3207 GEN8_IRQ_RESET_NDX(GT, 3);
3208}
3209
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003210static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003211{
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 int pipe;
3214
Ben Widawskyabd58f02013-11-02 21:07:09 -07003215 I915_WRITE(GEN8_MASTER_IRQ, 0);
3216 POSTING_READ(GEN8_MASTER_IRQ);
3217
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003218 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003219
Damien Lespiau055e3932014-08-18 13:49:10 +01003220 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003221 if (intel_display_power_is_enabled(dev_priv,
3222 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003223 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003224
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003225 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3226 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3227 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003228
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003229 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003230}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003231
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003232void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3233{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003234 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003235
Daniel Vetter13321782014-09-15 14:55:29 +02003236 spin_lock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003237 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003238 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003239 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003240 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003241 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003242}
3243
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003244static void cherryview_irq_preinstall(struct drm_device *dev)
3245{
3246 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003247
3248 I915_WRITE(GEN8_MASTER_IRQ, 0);
3249 POSTING_READ(GEN8_MASTER_IRQ);
3250
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003251 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003252
3253 GEN5_IRQ_RESET(GEN8_PCU_);
3254
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003255 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3256
Ville Syrjälä70591a42014-10-30 19:42:58 +02003257 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003258}
3259
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003260static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003261{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003262 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003263 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003264 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003265
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003266 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003267 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003268 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003269 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003270 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003271 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003272 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003273 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003274 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003275 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003276 }
3277
Daniel Vetterfee884e2013-07-04 23:35:21 +02003278 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003279
3280 /*
3281 * Enable digital hotplug on the PCH, and configure the DP short pulse
3282 * duration to 2ms (which is the minimum in the Display Port spec)
3283 *
3284 * This register is the same on all known PCH chips.
3285 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003286 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3287 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3288 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3289 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3290 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3291 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3292}
3293
Paulo Zanonid46da432013-02-08 17:35:15 -02003294static void ibx_irq_postinstall(struct drm_device *dev)
3295{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003296 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003297 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003298
Daniel Vetter692a04c2013-05-29 21:43:05 +02003299 if (HAS_PCH_NOP(dev))
3300 return;
3301
Paulo Zanoni105b1222014-04-01 15:37:17 -03003302 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003303 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003304 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003305 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003306
Paulo Zanoni337ba012014-04-01 15:37:16 -03003307 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003308 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003309}
3310
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003311static void gen5_gt_irq_postinstall(struct drm_device *dev)
3312{
3313 struct drm_i915_private *dev_priv = dev->dev_private;
3314 u32 pm_irqs, gt_irqs;
3315
3316 pm_irqs = gt_irqs = 0;
3317
3318 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003319 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003320 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003321 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3322 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003323 }
3324
3325 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3326 if (IS_GEN5(dev)) {
3327 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3328 ILK_BSD_USER_INTERRUPT;
3329 } else {
3330 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3331 }
3332
Paulo Zanoni35079892014-04-01 15:37:15 -03003333 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003334
3335 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003336 /*
3337 * RPS interrupts will get enabled/disabled on demand when RPS
3338 * itself is enabled/disabled.
3339 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003340 if (HAS_VEBOX(dev))
3341 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3342
Paulo Zanoni605cd252013-08-06 18:57:15 -03003343 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003344 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003345 }
3346}
3347
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003348static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003349{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003350 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003351 u32 display_mask, extra_mask;
3352
3353 if (INTEL_INFO(dev)->gen >= 7) {
3354 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3355 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3356 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003357 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003358 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003359 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003360 } else {
3361 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3362 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003363 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003364 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3365 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003366 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3367 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003368 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003369
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003370 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003371
Paulo Zanoni0c841212014-04-01 15:37:27 -03003372 I915_WRITE(HWSTAM, 0xeffe);
3373
Paulo Zanoni622364b2014-04-01 15:37:22 -03003374 ibx_irq_pre_postinstall(dev);
3375
Paulo Zanoni35079892014-04-01 15:37:15 -03003376 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003377
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003378 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003379
Paulo Zanonid46da432013-02-08 17:35:15 -02003380 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003381
Jesse Barnesf97108d2010-01-29 11:27:07 -08003382 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003383 /* Enable PCU event interrupts
3384 *
3385 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003386 * setup is guaranteed to run in single-threaded context. But we
3387 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003388 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003389 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003390 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003391 }
3392
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003393 return 0;
3394}
3395
Imre Deakf8b79e52014-03-04 19:23:07 +02003396static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3397{
3398 u32 pipestat_mask;
3399 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003400 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003401
3402 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3403 PIPE_FIFO_UNDERRUN_STATUS;
3404
Ville Syrjälä120dda42014-10-30 19:42:57 +02003405 for_each_pipe(dev_priv, pipe)
3406 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003407 POSTING_READ(PIPESTAT(PIPE_A));
3408
3409 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3410 PIPE_CRC_DONE_INTERRUPT_STATUS;
3411
Ville Syrjälä120dda42014-10-30 19:42:57 +02003412 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3413 for_each_pipe(dev_priv, pipe)
3414 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003415
3416 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3417 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3418 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003419 if (IS_CHERRYVIEW(dev_priv))
3420 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003421 dev_priv->irq_mask &= ~iir_mask;
3422
3423 I915_WRITE(VLV_IIR, iir_mask);
3424 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003425 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003426 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3427 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003428}
3429
3430static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3431{
3432 u32 pipestat_mask;
3433 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003434 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003435
3436 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3437 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003438 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003439 if (IS_CHERRYVIEW(dev_priv))
3440 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003441
3442 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003443 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003444 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003445 I915_WRITE(VLV_IIR, iir_mask);
3446 I915_WRITE(VLV_IIR, iir_mask);
3447 POSTING_READ(VLV_IIR);
3448
3449 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3450 PIPE_CRC_DONE_INTERRUPT_STATUS;
3451
Ville Syrjälä120dda42014-10-30 19:42:57 +02003452 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3453 for_each_pipe(dev_priv, pipe)
3454 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003455
3456 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3457 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003458
3459 for_each_pipe(dev_priv, pipe)
3460 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003461 POSTING_READ(PIPESTAT(PIPE_A));
3462}
3463
3464void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3465{
3466 assert_spin_locked(&dev_priv->irq_lock);
3467
3468 if (dev_priv->display_irqs_enabled)
3469 return;
3470
3471 dev_priv->display_irqs_enabled = true;
3472
Imre Deak950eaba2014-09-08 15:21:09 +03003473 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003474 valleyview_display_irqs_install(dev_priv);
3475}
3476
3477void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3478{
3479 assert_spin_locked(&dev_priv->irq_lock);
3480
3481 if (!dev_priv->display_irqs_enabled)
3482 return;
3483
3484 dev_priv->display_irqs_enabled = false;
3485
Imre Deak950eaba2014-09-08 15:21:09 +03003486 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003487 valleyview_display_irqs_uninstall(dev_priv);
3488}
3489
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003490static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003491{
Imre Deakf8b79e52014-03-04 19:23:07 +02003492 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003493
Daniel Vetter20afbda2012-12-11 14:05:07 +01003494 I915_WRITE(PORT_HOTPLUG_EN, 0);
3495 POSTING_READ(PORT_HOTPLUG_EN);
3496
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003497 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003498 I915_WRITE(VLV_IIR, 0xffffffff);
3499 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3500 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3501 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003502
Daniel Vetterb79480b2013-06-27 17:52:10 +02003503 /* Interrupt setup is already guaranteed to be single-threaded, this is
3504 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003505 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003506 if (dev_priv->display_irqs_enabled)
3507 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003508 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003509}
3510
3511static int valleyview_irq_postinstall(struct drm_device *dev)
3512{
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514
3515 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003516
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003517 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003518
3519 /* ack & enable invalid PTE error interrupts */
3520#if 0 /* FIXME: add support to irq handler for checking these bits */
3521 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3522 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3523#endif
3524
3525 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003526
3527 return 0;
3528}
3529
Ben Widawskyabd58f02013-11-02 21:07:09 -07003530static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3531{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003532 /* These are interrupts we'll toggle with the ring mask register */
3533 uint32_t gt_interrupts[] = {
3534 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003535 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003536 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003537 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3538 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003539 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003540 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3541 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3542 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003544 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3545 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003546 };
3547
Ben Widawsky09610212014-05-15 20:58:08 +03003548 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303549 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3550 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003551 /*
3552 * RPS interrupts will get enabled/disabled on demand when RPS itself
3553 * is enabled/disabled.
3554 */
3555 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303556 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003557}
3558
3559static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3560{
Damien Lespiau770de832014-03-20 20:45:01 +00003561 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3562 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003563 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003564 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003565
Jesse Barnes88e04702014-11-13 17:51:48 +00003566 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003567 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3568 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003569 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3570 GEN9_AUX_CHANNEL_D;
3571 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003572 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3573 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3574
3575 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3576 GEN8_PIPE_FIFO_UNDERRUN;
3577
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003578 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3579 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3580 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003581
Damien Lespiau055e3932014-08-18 13:49:10 +01003582 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003583 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003584 POWER_DOMAIN_PIPE(pipe)))
3585 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3586 dev_priv->de_irq_mask[pipe],
3587 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003588
Jesse Barnes88e04702014-11-13 17:51:48 +00003589 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003590}
3591
3592static int gen8_irq_postinstall(struct drm_device *dev)
3593{
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595
Paulo Zanoni622364b2014-04-01 15:37:22 -03003596 ibx_irq_pre_postinstall(dev);
3597
Ben Widawskyabd58f02013-11-02 21:07:09 -07003598 gen8_gt_irq_postinstall(dev_priv);
3599 gen8_de_irq_postinstall(dev_priv);
3600
3601 ibx_irq_postinstall(dev);
3602
3603 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3604 POSTING_READ(GEN8_MASTER_IRQ);
3605
3606 return 0;
3607}
3608
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003609static int cherryview_irq_postinstall(struct drm_device *dev)
3610{
3611 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003612
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003613 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003614
3615 gen8_gt_irq_postinstall(dev_priv);
3616
3617 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3618 POSTING_READ(GEN8_MASTER_IRQ);
3619
3620 return 0;
3621}
3622
Ben Widawskyabd58f02013-11-02 21:07:09 -07003623static void gen8_irq_uninstall(struct drm_device *dev)
3624{
3625 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003626
3627 if (!dev_priv)
3628 return;
3629
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003630 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003631}
3632
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003633static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3634{
3635 /* Interrupt setup is already guaranteed to be single-threaded, this is
3636 * just to make the assert_spin_locked check happy. */
3637 spin_lock_irq(&dev_priv->irq_lock);
3638 if (dev_priv->display_irqs_enabled)
3639 valleyview_display_irqs_uninstall(dev_priv);
3640 spin_unlock_irq(&dev_priv->irq_lock);
3641
3642 vlv_display_irq_reset(dev_priv);
3643
Imre Deakc352d1b2014-11-20 16:05:55 +02003644 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003645}
3646
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003647static void valleyview_irq_uninstall(struct drm_device *dev)
3648{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003649 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003650
3651 if (!dev_priv)
3652 return;
3653
Imre Deak843d0e72014-04-14 20:24:23 +03003654 I915_WRITE(VLV_MASTER_IER, 0);
3655
Ville Syrjälä893fce82014-10-30 19:42:56 +02003656 gen5_gt_irq_reset(dev);
3657
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003658 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003659
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003660 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003661}
3662
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003663static void cherryview_irq_uninstall(struct drm_device *dev)
3664{
3665 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003666
3667 if (!dev_priv)
3668 return;
3669
3670 I915_WRITE(GEN8_MASTER_IRQ, 0);
3671 POSTING_READ(GEN8_MASTER_IRQ);
3672
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003673 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003674
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003675 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003676
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003677 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003678}
3679
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003680static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003681{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003682 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003683
3684 if (!dev_priv)
3685 return;
3686
Paulo Zanonibe30b292014-04-01 15:37:25 -03003687 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003688}
3689
Chris Wilsonc2798b12012-04-22 21:13:57 +01003690static void i8xx_irq_preinstall(struct drm_device * dev)
3691{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003693 int pipe;
3694
Damien Lespiau055e3932014-08-18 13:49:10 +01003695 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696 I915_WRITE(PIPESTAT(pipe), 0);
3697 I915_WRITE16(IMR, 0xffff);
3698 I915_WRITE16(IER, 0x0);
3699 POSTING_READ16(IER);
3700}
3701
3702static int i8xx_irq_postinstall(struct drm_device *dev)
3703{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003704 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003705
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706 I915_WRITE16(EMR,
3707 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3708
3709 /* Unmask the interrupts that we always want on. */
3710 dev_priv->irq_mask =
3711 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3712 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3713 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3714 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3715 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3716 I915_WRITE16(IMR, dev_priv->irq_mask);
3717
3718 I915_WRITE16(IER,
3719 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3720 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3721 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3722 I915_USER_INTERRUPT);
3723 POSTING_READ16(IER);
3724
Daniel Vetter379ef822013-10-16 22:55:56 +02003725 /* Interrupt setup is already guaranteed to be single-threaded, this is
3726 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003727 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003728 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3729 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003730 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003731
Chris Wilsonc2798b12012-04-22 21:13:57 +01003732 return 0;
3733}
3734
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003735/*
3736 * Returns true when a page flip has completed.
3737 */
3738static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003739 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003740{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003741 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003742 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003743
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003744 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003745 return false;
3746
3747 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003748 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003749
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003750 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3751 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3752 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3753 * the flip is completed (no longer pending). Since this doesn't raise
3754 * an interrupt per se, we watch for the change at vblank.
3755 */
3756 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003757 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003758
Ville Syrjälä7d475592014-12-17 23:08:03 +02003759 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003760 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003761 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003762
3763check_page_flip:
3764 intel_check_page_flip(dev, pipe);
3765 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003766}
3767
Daniel Vetterff1f5252012-10-02 15:10:55 +02003768static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003770 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003772 u16 iir, new_iir;
3773 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003774 int pipe;
3775 u16 flip_mask =
3776 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3777 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3778
Chris Wilsonc2798b12012-04-22 21:13:57 +01003779 iir = I915_READ16(IIR);
3780 if (iir == 0)
3781 return IRQ_NONE;
3782
3783 while (iir & ~flip_mask) {
3784 /* Can't rely on pipestat interrupt bit in iir as it might
3785 * have been cleared after the pipestat interrupt was received.
3786 * It doesn't set the bit in iir again, but it still produces
3787 * interrupts (for non-MSI).
3788 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003789 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003790 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003791 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003792
Damien Lespiau055e3932014-08-18 13:49:10 +01003793 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003794 int reg = PIPESTAT(pipe);
3795 pipe_stats[pipe] = I915_READ(reg);
3796
3797 /*
3798 * Clear the PIPE*STAT regs before the IIR
3799 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003800 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003801 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003802 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003803 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003804
3805 I915_WRITE16(IIR, iir & ~flip_mask);
3806 new_iir = I915_READ16(IIR); /* Flush posted writes */
3807
Chris Wilsonc2798b12012-04-22 21:13:57 +01003808 if (iir & I915_USER_INTERRUPT)
3809 notify_ring(dev, &dev_priv->ring[RCS]);
3810
Damien Lespiau055e3932014-08-18 13:49:10 +01003811 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003812 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003813 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003814 plane = !plane;
3815
Daniel Vetter4356d582013-10-16 22:55:55 +02003816 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003817 i8xx_handle_vblank(dev, plane, pipe, iir))
3818 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003819
Daniel Vetter4356d582013-10-16 22:55:55 +02003820 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003821 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003822
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003823 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3824 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3825 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003826 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003827
3828 iir = new_iir;
3829 }
3830
3831 return IRQ_HANDLED;
3832}
3833
3834static void i8xx_irq_uninstall(struct drm_device * dev)
3835{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003836 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003837 int pipe;
3838
Damien Lespiau055e3932014-08-18 13:49:10 +01003839 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003840 /* Clear enable bits; then clear status bits */
3841 I915_WRITE(PIPESTAT(pipe), 0);
3842 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3843 }
3844 I915_WRITE16(IMR, 0xffff);
3845 I915_WRITE16(IER, 0x0);
3846 I915_WRITE16(IIR, I915_READ16(IIR));
3847}
3848
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849static void i915_irq_preinstall(struct drm_device * dev)
3850{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003851 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852 int pipe;
3853
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854 if (I915_HAS_HOTPLUG(dev)) {
3855 I915_WRITE(PORT_HOTPLUG_EN, 0);
3856 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3857 }
3858
Chris Wilson00d98eb2012-04-24 22:59:48 +01003859 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003860 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861 I915_WRITE(PIPESTAT(pipe), 0);
3862 I915_WRITE(IMR, 0xffffffff);
3863 I915_WRITE(IER, 0x0);
3864 POSTING_READ(IER);
3865}
3866
3867static int i915_irq_postinstall(struct drm_device *dev)
3868{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003869 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003870 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871
Chris Wilson38bde182012-04-24 22:59:50 +01003872 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3873
3874 /* Unmask the interrupts that we always want on. */
3875 dev_priv->irq_mask =
3876 ~(I915_ASLE_INTERRUPT |
3877 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3878 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3879 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3880 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3881 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3882
3883 enable_mask =
3884 I915_ASLE_INTERRUPT |
3885 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3886 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3887 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3888 I915_USER_INTERRUPT;
3889
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003891 I915_WRITE(PORT_HOTPLUG_EN, 0);
3892 POSTING_READ(PORT_HOTPLUG_EN);
3893
Chris Wilsona266c7d2012-04-24 22:59:44 +01003894 /* Enable in IER... */
3895 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3896 /* and unmask in IMR */
3897 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3898 }
3899
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 I915_WRITE(IMR, dev_priv->irq_mask);
3901 I915_WRITE(IER, enable_mask);
3902 POSTING_READ(IER);
3903
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003904 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003905
Daniel Vetter379ef822013-10-16 22:55:56 +02003906 /* Interrupt setup is already guaranteed to be single-threaded, this is
3907 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003908 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003909 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3910 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003911 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003912
Daniel Vetter20afbda2012-12-11 14:05:07 +01003913 return 0;
3914}
3915
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003916/*
3917 * Returns true when a page flip has completed.
3918 */
3919static bool i915_handle_vblank(struct drm_device *dev,
3920 int plane, int pipe, u32 iir)
3921{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003922 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003923 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3924
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003925 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003926 return false;
3927
3928 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003929 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003930
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003931 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3932 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3933 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3934 * the flip is completed (no longer pending). Since this doesn't raise
3935 * an interrupt per se, we watch for the change at vblank.
3936 */
3937 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003938 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003939
Ville Syrjälä7d475592014-12-17 23:08:03 +02003940 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003941 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003942 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003943
3944check_page_flip:
3945 intel_check_page_flip(dev, pipe);
3946 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003947}
3948
Daniel Vetterff1f5252012-10-02 15:10:55 +02003949static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003951 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003952 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003953 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003954 u32 flip_mask =
3955 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3956 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003957 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003960 do {
3961 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003962 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963
3964 /* Can't rely on pipestat interrupt bit in iir as it might
3965 * have been cleared after the pipestat interrupt was received.
3966 * It doesn't set the bit in iir again, but it still produces
3967 * interrupts (for non-MSI).
3968 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003969 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003971 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972
Damien Lespiau055e3932014-08-18 13:49:10 +01003973 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 int reg = PIPESTAT(pipe);
3975 pipe_stats[pipe] = I915_READ(reg);
3976
Chris Wilson38bde182012-04-24 22:59:50 +01003977 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003980 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981 }
3982 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003983 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003984
3985 if (!irq_received)
3986 break;
3987
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003989 if (I915_HAS_HOTPLUG(dev) &&
3990 iir & I915_DISPLAY_PORT_INTERRUPT)
3991 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992
Chris Wilson38bde182012-04-24 22:59:50 +01003993 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994 new_iir = I915_READ(IIR); /* Flush posted writes */
3995
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 if (iir & I915_USER_INTERRUPT)
3997 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998
Damien Lespiau055e3932014-08-18 13:49:10 +01003999 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004000 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004001 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004002 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004003
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004004 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4005 i915_handle_vblank(dev, plane, pipe, iir))
4006 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007
4008 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4009 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004010
4011 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004012 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004013
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004014 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4015 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4016 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004017 }
4018
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4020 intel_opregion_asle_intr(dev);
4021
4022 /* With MSI, interrupts are only generated when iir
4023 * transitions from zero to nonzero. If another bit got
4024 * set while we were handling the existing iir bits, then
4025 * we would never get another interrupt.
4026 *
4027 * This is fine on non-MSI as well, as if we hit this path
4028 * we avoid exiting the interrupt handler only to generate
4029 * another one.
4030 *
4031 * Note that for MSI this could cause a stray interrupt report
4032 * if an interrupt landed in the time between writing IIR and
4033 * the posting read. This should be rare enough to never
4034 * trigger the 99% of 100,000 interrupts test for disabling
4035 * stray interrupts.
4036 */
Chris Wilson38bde182012-04-24 22:59:50 +01004037 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004038 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004039 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040
4041 return ret;
4042}
4043
4044static void i915_irq_uninstall(struct drm_device * dev)
4045{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004046 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004047 int pipe;
4048
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 if (I915_HAS_HOTPLUG(dev)) {
4050 I915_WRITE(PORT_HOTPLUG_EN, 0);
4051 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4052 }
4053
Chris Wilson00d98eb2012-04-24 22:59:48 +01004054 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004055 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004056 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004057 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004058 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4059 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060 I915_WRITE(IMR, 0xffffffff);
4061 I915_WRITE(IER, 0x0);
4062
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063 I915_WRITE(IIR, I915_READ(IIR));
4064}
4065
4066static void i965_irq_preinstall(struct drm_device * dev)
4067{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004068 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069 int pipe;
4070
Chris Wilsonadca4732012-05-11 18:01:31 +01004071 I915_WRITE(PORT_HOTPLUG_EN, 0);
4072 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073
4074 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004075 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 I915_WRITE(PIPESTAT(pipe), 0);
4077 I915_WRITE(IMR, 0xffffffff);
4078 I915_WRITE(IER, 0x0);
4079 POSTING_READ(IER);
4080}
4081
4082static int i965_irq_postinstall(struct drm_device *dev)
4083{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004084 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004085 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086 u32 error_mask;
4087
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004089 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004090 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004091 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4092 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4093 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4094 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4095 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4096
4097 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004098 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4099 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004100 enable_mask |= I915_USER_INTERRUPT;
4101
4102 if (IS_G4X(dev))
4103 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104
Daniel Vetterb79480b2013-06-27 17:52:10 +02004105 /* Interrupt setup is already guaranteed to be single-threaded, this is
4106 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004107 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004108 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4109 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4110 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004111 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 /*
4114 * Enable some error detection, note the instruction error mask
4115 * bit is reserved, so we leave it masked.
4116 */
4117 if (IS_G4X(dev)) {
4118 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4119 GM45_ERROR_MEM_PRIV |
4120 GM45_ERROR_CP_PRIV |
4121 I915_ERROR_MEMORY_REFRESH);
4122 } else {
4123 error_mask = ~(I915_ERROR_PAGE_TABLE |
4124 I915_ERROR_MEMORY_REFRESH);
4125 }
4126 I915_WRITE(EMR, error_mask);
4127
4128 I915_WRITE(IMR, dev_priv->irq_mask);
4129 I915_WRITE(IER, enable_mask);
4130 POSTING_READ(IER);
4131
Daniel Vetter20afbda2012-12-11 14:05:07 +01004132 I915_WRITE(PORT_HOTPLUG_EN, 0);
4133 POSTING_READ(PORT_HOTPLUG_EN);
4134
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004135 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004136
4137 return 0;
4138}
4139
Egbert Eichbac56d52013-02-25 12:06:51 -05004140static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004141{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004142 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004143 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004144 u32 hotplug_en;
4145
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004146 assert_spin_locked(&dev_priv->irq_lock);
4147
Ville Syrjälä778eb332015-01-09 14:21:13 +02004148 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4149 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4150 /* Note HDMI and DP share hotplug bits */
4151 /* enable bits are the same for all generations */
4152 for_each_intel_encoder(dev, intel_encoder)
4153 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4154 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4155 /* Programming the CRT detection parameters tends
4156 to generate a spurious hotplug event about three
4157 seconds later. So just do it once.
4158 */
4159 if (IS_G4X(dev))
4160 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4161 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4162 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004163
Ville Syrjälä778eb332015-01-09 14:21:13 +02004164 /* Ignore TV since it's buggy */
4165 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166}
4167
Daniel Vetterff1f5252012-10-02 15:10:55 +02004168static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004170 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004171 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004172 u32 iir, new_iir;
4173 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004175 u32 flip_mask =
4176 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4177 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 iir = I915_READ(IIR);
4180
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004182 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004183 bool blc_event = false;
4184
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 /* Can't rely on pipestat interrupt bit in iir as it might
4186 * have been cleared after the pipestat interrupt was received.
4187 * It doesn't set the bit in iir again, but it still produces
4188 * interrupts (for non-MSI).
4189 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004190 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004191 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004192 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193
Damien Lespiau055e3932014-08-18 13:49:10 +01004194 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195 int reg = PIPESTAT(pipe);
4196 pipe_stats[pipe] = I915_READ(reg);
4197
4198 /*
4199 * Clear the PIPE*STAT regs before the IIR
4200 */
4201 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004203 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004204 }
4205 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004206 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004207
4208 if (!irq_received)
4209 break;
4210
4211 ret = IRQ_HANDLED;
4212
4213 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004214 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4215 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004216
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004217 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218 new_iir = I915_READ(IIR); /* Flush posted writes */
4219
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 if (iir & I915_USER_INTERRUPT)
4221 notify_ring(dev, &dev_priv->ring[RCS]);
4222 if (iir & I915_BSD_USER_INTERRUPT)
4223 notify_ring(dev, &dev_priv->ring[VCS]);
4224
Damien Lespiau055e3932014-08-18 13:49:10 +01004225 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004226 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004227 i915_handle_vblank(dev, pipe, pipe, iir))
4228 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229
4230 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4231 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004232
4233 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004234 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004236 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4237 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004238 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239
4240 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4241 intel_opregion_asle_intr(dev);
4242
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004243 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4244 gmbus_irq_handler(dev);
4245
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246 /* With MSI, interrupts are only generated when iir
4247 * transitions from zero to nonzero. If another bit got
4248 * set while we were handling the existing iir bits, then
4249 * we would never get another interrupt.
4250 *
4251 * This is fine on non-MSI as well, as if we hit this path
4252 * we avoid exiting the interrupt handler only to generate
4253 * another one.
4254 *
4255 * Note that for MSI this could cause a stray interrupt report
4256 * if an interrupt landed in the time between writing IIR and
4257 * the posting read. This should be rare enough to never
4258 * trigger the 99% of 100,000 interrupts test for disabling
4259 * stray interrupts.
4260 */
4261 iir = new_iir;
4262 }
4263
4264 return ret;
4265}
4266
4267static void i965_irq_uninstall(struct drm_device * dev)
4268{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004269 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004270 int pipe;
4271
4272 if (!dev_priv)
4273 return;
4274
Chris Wilsonadca4732012-05-11 18:01:31 +01004275 I915_WRITE(PORT_HOTPLUG_EN, 0);
4276 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277
4278 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004279 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 I915_WRITE(PIPESTAT(pipe), 0);
4281 I915_WRITE(IMR, 0xffffffff);
4282 I915_WRITE(IER, 0x0);
4283
Damien Lespiau055e3932014-08-18 13:49:10 +01004284 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004285 I915_WRITE(PIPESTAT(pipe),
4286 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4287 I915_WRITE(IIR, I915_READ(IIR));
4288}
4289
Daniel Vetter4cb21832014-09-15 14:55:26 +02004290static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004291{
Imre Deak63237512014-08-18 15:37:02 +03004292 struct drm_i915_private *dev_priv =
4293 container_of(work, typeof(*dev_priv),
4294 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004295 struct drm_device *dev = dev_priv->dev;
4296 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004297 int i;
4298
Imre Deak63237512014-08-18 15:37:02 +03004299 intel_runtime_pm_get(dev_priv);
4300
Daniel Vetter4cb21832014-09-15 14:55:26 +02004301 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004302 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4303 struct drm_connector *connector;
4304
4305 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4306 continue;
4307
4308 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4309
4310 list_for_each_entry(connector, &mode_config->connector_list, head) {
4311 struct intel_connector *intel_connector = to_intel_connector(connector);
4312
4313 if (intel_connector->encoder->hpd_pin == i) {
4314 if (connector->polled != intel_connector->polled)
4315 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004316 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004317 connector->polled = intel_connector->polled;
4318 if (!connector->polled)
4319 connector->polled = DRM_CONNECTOR_POLL_HPD;
4320 }
4321 }
4322 }
4323 if (dev_priv->display.hpd_irq_setup)
4324 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004325 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004326
4327 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004328}
4329
Daniel Vetterfca52a52014-09-30 10:56:45 +02004330/**
4331 * intel_irq_init - initializes irq support
4332 * @dev_priv: i915 device instance
4333 *
4334 * This function initializes all the irq support including work items, timers
4335 * and all the vtables. It does not setup the interrupt itself though.
4336 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004337void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004338{
Daniel Vetterb9632912014-09-30 10:56:44 +02004339 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004340
4341 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004342 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004343 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004344 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004345 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004346
Deepak Sa6706b42014-03-15 20:23:22 +05304347 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004348 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004349 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004350 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4351 else
4352 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304353
Daniel Vetter99584db2012-11-14 17:14:04 +01004354 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4355 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004356 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004357 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004358 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004359
Tomas Janousek97a19a22012-12-08 13:48:13 +01004360 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004361
Daniel Vetterb9632912014-09-30 10:56:44 +02004362 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004363 dev->max_vblank_count = 0;
4364 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004365 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004366 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4367 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004368 } else {
4369 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4370 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004371 }
4372
Ville Syrjälä21da2702014-08-06 14:49:55 +03004373 /*
4374 * Opt out of the vblank disable timer on everything except gen2.
4375 * Gen2 doesn't have a hardware frame counter and so depends on
4376 * vblank interrupts to produce sane vblank seuquence numbers.
4377 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004378 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004379 dev->vblank_disable_immediate = true;
4380
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004381 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004382 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004383 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4384 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004385
Daniel Vetterb9632912014-09-30 10:56:44 +02004386 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004387 dev->driver->irq_handler = cherryview_irq_handler;
4388 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4389 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4390 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4391 dev->driver->enable_vblank = valleyview_enable_vblank;
4392 dev->driver->disable_vblank = valleyview_disable_vblank;
4393 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004394 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004395 dev->driver->irq_handler = valleyview_irq_handler;
4396 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4397 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4398 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4399 dev->driver->enable_vblank = valleyview_enable_vblank;
4400 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004401 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004402 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004403 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004404 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004405 dev->driver->irq_postinstall = gen8_irq_postinstall;
4406 dev->driver->irq_uninstall = gen8_irq_uninstall;
4407 dev->driver->enable_vblank = gen8_enable_vblank;
4408 dev->driver->disable_vblank = gen8_disable_vblank;
4409 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004410 } else if (HAS_PCH_SPLIT(dev)) {
4411 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004412 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004413 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4414 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4415 dev->driver->enable_vblank = ironlake_enable_vblank;
4416 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004417 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004418 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004419 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004420 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4421 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4422 dev->driver->irq_handler = i8xx_irq_handler;
4423 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004424 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004425 dev->driver->irq_preinstall = i915_irq_preinstall;
4426 dev->driver->irq_postinstall = i915_irq_postinstall;
4427 dev->driver->irq_uninstall = i915_irq_uninstall;
4428 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004429 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004430 dev->driver->irq_preinstall = i965_irq_preinstall;
4431 dev->driver->irq_postinstall = i965_irq_postinstall;
4432 dev->driver->irq_uninstall = i965_irq_uninstall;
4433 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004434 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004435 if (I915_HAS_HOTPLUG(dev_priv))
4436 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004437 dev->driver->enable_vblank = i915_enable_vblank;
4438 dev->driver->disable_vblank = i915_disable_vblank;
4439 }
4440}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004441
Daniel Vetterfca52a52014-09-30 10:56:45 +02004442/**
4443 * intel_hpd_init - initializes and enables hpd support
4444 * @dev_priv: i915 device instance
4445 *
4446 * This function enables the hotplug support. It requires that interrupts have
4447 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4448 * poll request can run concurrently to other code, so locking rules must be
4449 * obeyed.
4450 *
4451 * This is a separate step from interrupt enabling to simplify the locking rules
4452 * in the driver load and resume code.
4453 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004454void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004455{
Daniel Vetterb9632912014-09-30 10:56:44 +02004456 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004457 struct drm_mode_config *mode_config = &dev->mode_config;
4458 struct drm_connector *connector;
4459 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004460
Egbert Eich821450c2013-04-16 13:36:55 +02004461 for (i = 1; i < HPD_NUM_PINS; i++) {
4462 dev_priv->hpd_stats[i].hpd_cnt = 0;
4463 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4464 }
4465 list_for_each_entry(connector, &mode_config->connector_list, head) {
4466 struct intel_connector *intel_connector = to_intel_connector(connector);
4467 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004468 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4469 connector->polled = DRM_CONNECTOR_POLL_HPD;
4470 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004471 connector->polled = DRM_CONNECTOR_POLL_HPD;
4472 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004473
4474 /* Interrupt setup is already guaranteed to be single-threaded, this is
4475 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004476 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004477 if (dev_priv->display.hpd_irq_setup)
4478 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004479 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004480}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004481
Daniel Vetterfca52a52014-09-30 10:56:45 +02004482/**
4483 * intel_irq_install - enables the hardware interrupt
4484 * @dev_priv: i915 device instance
4485 *
4486 * This function enables the hardware interrupt handling, but leaves the hotplug
4487 * handling still disabled. It is called after intel_irq_init().
4488 *
4489 * In the driver load and resume code we need working interrupts in a few places
4490 * but don't want to deal with the hassle of concurrent probe and hotplug
4491 * workers. Hence the split into this two-stage approach.
4492 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004493int intel_irq_install(struct drm_i915_private *dev_priv)
4494{
4495 /*
4496 * We enable some interrupt sources in our postinstall hooks, so mark
4497 * interrupts as enabled _before_ actually enabling them to avoid
4498 * special cases in our ordering checks.
4499 */
4500 dev_priv->pm.irqs_enabled = true;
4501
4502 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4503}
4504
Daniel Vetterfca52a52014-09-30 10:56:45 +02004505/**
4506 * intel_irq_uninstall - finilizes all irq handling
4507 * @dev_priv: i915 device instance
4508 *
4509 * This stops interrupt and hotplug handling and unregisters and frees all
4510 * resources acquired in the init functions.
4511 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004512void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4513{
4514 drm_irq_uninstall(dev_priv->dev);
4515 intel_hpd_cancel_work(dev_priv);
4516 dev_priv->pm.irqs_enabled = false;
4517}
4518
Daniel Vetterfca52a52014-09-30 10:56:45 +02004519/**
4520 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4521 * @dev_priv: i915 device instance
4522 *
4523 * This function is used to disable interrupts at runtime, both in the runtime
4524 * pm and the system suspend/resume code.
4525 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004526void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004527{
Daniel Vetterb9632912014-09-30 10:56:44 +02004528 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004529 dev_priv->pm.irqs_enabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004530}
4531
Daniel Vetterfca52a52014-09-30 10:56:45 +02004532/**
4533 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4534 * @dev_priv: i915 device instance
4535 *
4536 * This function is used to enable interrupts at runtime, both in the runtime
4537 * pm and the system suspend/resume code.
4538 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004539void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004540{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004541 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004542 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4543 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004544}