Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * include/linux/fsl_devices.h |
| 3 | * |
| 4 | * Definitions for any platform device related flags or structures for |
| 5 | * Freescale processor devices |
| 6 | * |
Kumar Gala | 4c8d3d9 | 2005-11-13 16:06:30 -0800 | [diff] [blame] | 7 | * Maintainer: Kumar Gala <galak@kernel.crashing.org> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * Copyright 2004 Freescale Semiconductor, Inc |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify it |
| 12 | * under the terms of the GNU General Public License as published by the |
| 13 | * Free Software Foundation; either version 2 of the License, or (at your |
| 14 | * option) any later version. |
| 15 | */ |
| 16 | |
| 17 | #ifdef __KERNEL__ |
| 18 | #ifndef _FSL_DEVICE_H_ |
| 19 | #define _FSL_DEVICE_H_ |
| 20 | |
| 21 | #include <linux/types.h> |
Kumar Gala | d10f734 | 2006-12-10 23:26:16 -0600 | [diff] [blame] | 22 | #include <linux/phy.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | |
| 24 | /* |
| 25 | * Some conventions on how we handle peripherals on Freescale chips |
| 26 | * |
| 27 | * unique device: a platform_device entry in fsl_plat_devs[] plus |
| 28 | * associated device information in its platform_data structure. |
| 29 | * |
| 30 | * A chip is described by a set of unique devices. |
| 31 | * |
| 32 | * Each sub-arch has its own master list of unique devices and |
| 33 | * enumerates them by enum fsl_devices in a sub-arch specific header |
| 34 | * |
| 35 | * The platform data structure is broken into two parts. The |
| 36 | * first is device specific information that help identify any |
| 37 | * unique features of a peripheral. The second is any |
| 38 | * information that may be defined by the board or how the device |
| 39 | * is connected externally of the chip. |
| 40 | * |
| 41 | * naming conventions: |
| 42 | * - platform data structures: <driver>_platform_data |
| 43 | * - platform data device flags: FSL_<driver>_DEV_<FLAG> |
| 44 | * - platform data board flags: FSL_<driver>_BRD_<FLAG> |
| 45 | * |
| 46 | */ |
| 47 | |
| 48 | struct gianfar_platform_data { |
| 49 | /* device specific information */ |
Li Yang | 9865853 | 2006-10-03 23:10:46 -0500 | [diff] [blame] | 50 | u32 device_flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | /* board specific information */ |
Li Yang | 9865853 | 2006-10-03 23:10:46 -0500 | [diff] [blame] | 52 | u32 board_flags; |
| 53 | u32 bus_id; |
| 54 | u32 phy_id; |
| 55 | u8 mac_addr[6]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | }; |
| 57 | |
Andy Fleming | b37665e | 2005-10-28 17:46:27 -0700 | [diff] [blame] | 58 | struct gianfar_mdio_data { |
Andy Fleming | b37665e | 2005-10-28 17:46:27 -0700 | [diff] [blame] | 59 | /* board specific information */ |
Li Yang | 9865853 | 2006-10-03 23:10:46 -0500 | [diff] [blame] | 60 | int irq[32]; |
Andy Fleming | b37665e | 2005-10-28 17:46:27 -0700 | [diff] [blame] | 61 | }; |
| 62 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | /* Flags related to gianfar device features */ |
| 64 | #define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001 |
| 65 | #define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002 |
| 66 | #define FSL_GIANFAR_DEV_HAS_RMON 0x00000004 |
| 67 | #define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008 |
Kumar Gala | 5b37b70 | 2005-06-21 17:15:18 -0700 | [diff] [blame] | 68 | #define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010 |
| 69 | #define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020 |
| 70 | #define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040 |
| 71 | #define FSL_GIANFAR_DEV_HAS_PADDING 0x00000080 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | |
| 73 | /* Flags in gianfar_platform_data */ |
Kumar Gala | 5b37b70 | 2005-06-21 17:15:18 -0700 | [diff] [blame] | 74 | #define FSL_GIANFAR_BRD_HAS_PHY_INTR 0x00000001 /* set or use a timer */ |
| 75 | #define FSL_GIANFAR_BRD_IS_REDUCED 0x00000002 /* Set if RGMII, RMII */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | |
| 77 | struct fsl_i2c_platform_data { |
| 78 | /* device specific information */ |
Li Yang | 9865853 | 2006-10-03 23:10:46 -0500 | [diff] [blame] | 79 | u32 device_flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | }; |
| 81 | |
| 82 | /* Flags related to I2C device features */ |
| 83 | #define FSL_I2C_DEV_SEPARATE_DFSRR 0x00000001 |
| 84 | #define FSL_I2C_DEV_CLOCK_5200 0x00000002 |
| 85 | |
Randy Vinson | 80cb9ae | 2006-01-20 13:53:38 -0800 | [diff] [blame] | 86 | enum fsl_usb2_operating_modes { |
| 87 | FSL_USB2_MPH_HOST, |
| 88 | FSL_USB2_DR_HOST, |
| 89 | FSL_USB2_DR_DEVICE, |
| 90 | FSL_USB2_DR_OTG, |
| 91 | }; |
| 92 | |
| 93 | enum fsl_usb2_phy_modes { |
| 94 | FSL_USB2_PHY_NONE, |
| 95 | FSL_USB2_PHY_ULPI, |
| 96 | FSL_USB2_PHY_UTMI, |
| 97 | FSL_USB2_PHY_UTMI_WIDE, |
| 98 | FSL_USB2_PHY_SERIAL, |
| 99 | }; |
| 100 | |
| 101 | struct fsl_usb2_platform_data { |
| 102 | /* board specific information */ |
Li Yang | 9865853 | 2006-10-03 23:10:46 -0500 | [diff] [blame] | 103 | enum fsl_usb2_operating_modes operating_mode; |
| 104 | enum fsl_usb2_phy_modes phy_mode; |
| 105 | unsigned int port_enables; |
Randy Vinson | 80cb9ae | 2006-01-20 13:53:38 -0800 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | /* Flags in fsl_usb2_mph_platform_data */ |
| 109 | #define FSL_USB2_PORT0_ENABLED 0x00000001 |
| 110 | #define FSL_USB2_PORT1_ENABLED 0x00000002 |
| 111 | |
Kumar Gala | ccf0699 | 2006-05-20 15:00:15 -0700 | [diff] [blame] | 112 | struct fsl_spi_platform_data { |
| 113 | u32 initial_spmode; /* initial SPMODE value */ |
| 114 | u16 bus_num; |
| 115 | |
| 116 | /* board specific information */ |
| 117 | u16 max_chipselect; |
| 118 | void (*activate_cs)(u8 cs, u8 polarity); |
| 119 | void (*deactivate_cs)(u8 cs, u8 polarity); |
| 120 | u32 sysclk; |
| 121 | }; |
| 122 | |
Li Yang | 9865853 | 2006-10-03 23:10:46 -0500 | [diff] [blame] | 123 | /* Ethernet interface (phy management and speed) |
| 124 | */ |
| 125 | enum enet_interface { |
| 126 | ENET_10_MII, /* 10 Base T, MII interface */ |
| 127 | ENET_10_RMII, /* 10 Base T, RMII interface */ |
| 128 | ENET_10_RGMII, /* 10 Base T, RGMII interface */ |
| 129 | ENET_100_MII, /* 100 Base T, MII interface */ |
| 130 | ENET_100_RMII, /* 100 Base T, RMII interface */ |
| 131 | ENET_100_RGMII, /* 100 Base T, RGMII interface */ |
| 132 | ENET_1000_GMII, /* 1000 Base T, GMII interface */ |
| 133 | ENET_1000_RGMII, /* 1000 Base T, RGMII interface */ |
| 134 | ENET_1000_TBI, /* 1000 Base T, TBI interface */ |
| 135 | ENET_1000_RTBI /* 1000 Base T, RTBI interface */ |
| 136 | }; |
| 137 | |
| 138 | struct ucc_geth_platform_data { |
| 139 | /* device specific information */ |
| 140 | u32 device_flags; |
| 141 | u32 phy_reg_addr; |
| 142 | |
| 143 | /* board specific information */ |
| 144 | u32 board_flags; |
| 145 | u8 rx_clock; |
| 146 | u8 tx_clock; |
| 147 | u32 phy_id; |
| 148 | enum enet_interface phy_interface; |
| 149 | u32 phy_interrupt; |
| 150 | u8 mac_addr[6]; |
| 151 | }; |
| 152 | |
| 153 | /* Flags related to UCC Gigabit Ethernet device features */ |
| 154 | #define FSL_UGETH_DEV_HAS_GIGABIT 0x00000001 |
| 155 | #define FSL_UGETH_DEV_HAS_COALESCE 0x00000002 |
| 156 | #define FSL_UGETH_DEV_HAS_RMON 0x00000004 |
| 157 | |
| 158 | /* Flags in ucc_geth_platform_data */ |
| 159 | #define FSL_UGETH_BRD_HAS_PHY_INTR 0x00000001 |
| 160 | /* if not set use a timer */ |
| 161 | |
| 162 | #endif /* _FSL_DEVICE_H_ */ |
| 163 | #endif /* __KERNEL__ */ |