blob: 3d93993e74da09abfa63252247c680be069401d3 [file] [log] [blame]
David Brownell2e55cc72005-08-31 09:53:10 -07001/*
2 * ASIX AX8817X based USB 2.0 Ethernet Devices
David Hollis933a27d2006-07-29 10:12:50 -04003 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
David Brownell2e55cc72005-08-31 09:53:10 -07004 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
David Hollis933a27d2006-07-29 10:12:50 -04005 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
David Brownell2e55cc72005-08-31 09:53:10 -07006 * Copyright (c) 2002-2003 TiVo Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
Jeff Kirsher9cb00072013-12-06 06:28:46 -080019 * along with this program; if not, see <http://www.gnu.org/licenses/>.
David Brownell2e55cc72005-08-31 09:53:10 -070020 */
21
Christian Riesch607740b2012-07-13 05:26:30 +000022#include "asix.h"
David Hollis933a27d2006-07-29 10:12:50 -040023
24#define PHY_MODE_MARVELL 0x0000
25#define MII_MARVELL_LED_CTRL 0x0018
26#define MII_MARVELL_STATUS 0x001b
27#define MII_MARVELL_CTRL 0x0014
28
29#define MARVELL_LED_MANUAL 0x0019
30
31#define MARVELL_STATUS_HWCFG 0x0004
32
33#define MARVELL_CTRL_TXDELAY 0x0002
34#define MARVELL_CTRL_RXDELAY 0x0080
David Brownell2e55cc72005-08-31 09:53:10 -070035
Grant Grundler34861402011-11-15 07:12:39 +000036#define PHY_MODE_RTL8211CL 0x000C
Grant Grundler610d8852011-10-04 09:55:17 +000037
Robert Foss4c1442a2016-08-29 09:32:17 -040038#define AX88772A_PHY14H 0x14
39#define AX88772A_PHY14H_DEFAULT 0x442C
40
41#define AX88772A_PHY15H 0x15
42#define AX88772A_PHY15H_DEFAULT 0x03C8
43
44#define AX88772A_PHY16H 0x16
45#define AX88772A_PHY16H_DEFAULT 0x4044
46
David Brownell2e55cc72005-08-31 09:53:10 -070047struct ax88172_int_data {
Al Viro51bf2972007-12-22 17:42:36 +000048 __le16 res1;
David Brownell2e55cc72005-08-31 09:53:10 -070049 u8 link;
Al Viro51bf2972007-12-22 17:42:36 +000050 __le16 res2;
David Brownell2e55cc72005-08-31 09:53:10 -070051 u8 status;
Al Viro51bf2972007-12-22 17:42:36 +000052 __le16 res3;
Eric Dumazetba2d3582010-06-02 18:10:09 +000053} __packed;
David Brownell2e55cc72005-08-31 09:53:10 -070054
David Hollis48b1be62006-03-28 20:15:42 -050055static void asix_status(struct usbnet *dev, struct urb *urb)
David Brownell2e55cc72005-08-31 09:53:10 -070056{
57 struct ax88172_int_data *event;
58 int link;
59
60 if (urb->actual_length < 8)
61 return;
62
63 event = urb->transfer_buffer;
64 link = event->link & 0x01;
65 if (netif_carrier_ok(dev->net) != link) {
Ming Leieae65912013-04-11 04:40:34 +000066 usbnet_link_change(dev, link, 1);
Joe Perches60b86752010-02-17 10:30:23 +000067 netdev_dbg(dev->net, "Link Status is: %d\n", link);
David Brownell2e55cc72005-08-31 09:53:10 -070068 }
69}
70
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +000071static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
72{
73 if (is_valid_ether_addr(addr)) {
74 memcpy(dev->net->dev_addr, addr, ETH_ALEN);
75 } else {
76 netdev_info(dev->net, "invalid hw address, using random\n");
77 eth_hw_addr_random(dev->net);
78 }
79}
80
David Hollis933a27d2006-07-29 10:12:50 -040081/* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
82static u32 asix_get_phyid(struct usbnet *dev)
David Brownell2e55cc72005-08-31 09:53:10 -070083{
David Hollis933a27d2006-07-29 10:12:50 -040084 int phy_reg;
85 u32 phy_id;
Grant Grundlera77929a2011-11-15 07:12:40 +000086 int i;
David Brownell2e55cc72005-08-31 09:53:10 -070087
Grant Grundlera77929a2011-11-15 07:12:40 +000088 /* Poll for the rare case the FW or phy isn't ready yet. */
89 for (i = 0; i < 100; i++) {
90 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
Robert Foss8a46f662016-08-29 09:32:16 -040091 if (phy_reg < 0)
92 return 0;
Grant Grundlera77929a2011-11-15 07:12:40 +000093 if (phy_reg != 0 && phy_reg != 0xFFFF)
94 break;
95 mdelay(1);
96 }
97
98 if (phy_reg <= 0 || phy_reg == 0xFFFF)
David Hollis933a27d2006-07-29 10:12:50 -040099 return 0;
David Brownell2e55cc72005-08-31 09:53:10 -0700100
David Hollis933a27d2006-07-29 10:12:50 -0400101 phy_id = (phy_reg & 0xffff) << 16;
David Brownell2e55cc72005-08-31 09:53:10 -0700102
David Hollis933a27d2006-07-29 10:12:50 -0400103 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
104 if (phy_reg < 0)
105 return 0;
106
107 phy_id |= (phy_reg & 0xffff);
108
109 return phy_id;
David Brownell2e55cc72005-08-31 09:53:10 -0700110}
111
David Hollis933a27d2006-07-29 10:12:50 -0400112static u32 asix_get_link(struct net_device *net)
113{
114 struct usbnet *dev = netdev_priv(net);
115
116 return mii_link_ok(&dev->mii);
117}
118
119static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
120{
121 struct usbnet *dev = netdev_priv(net);
122
123 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
David Brownell2e55cc72005-08-31 09:53:10 -0700124}
125
126/* We need to override some ethtool_ops so we require our
127 own structure so we don't interfere with other usbnet
128 devices that may be connected at the same time. */
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700129static const struct ethtool_ops ax88172_ethtool_ops = {
David Hollis48b1be62006-03-28 20:15:42 -0500130 .get_drvinfo = asix_get_drvinfo,
David Hollis933a27d2006-07-29 10:12:50 -0400131 .get_link = asix_get_link,
David Brownell2e55cc72005-08-31 09:53:10 -0700132 .get_msglevel = usbnet_get_msglevel,
133 .set_msglevel = usbnet_set_msglevel,
David Hollis48b1be62006-03-28 20:15:42 -0500134 .get_wol = asix_get_wol,
135 .set_wol = asix_set_wol,
136 .get_eeprom_len = asix_get_eeprom_len,
137 .get_eeprom = asix_get_eeprom,
Christian Rieschcb7b24c2012-07-19 00:23:07 +0000138 .set_eeprom = asix_set_eeprom,
Arnd Bergmannc41286f2006-10-09 00:08:01 +0200139 .nway_reset = usbnet_nway_reset,
Philippe Reynesfd4f0a72017-03-16 23:18:56 +0100140 .get_link_ksettings = usbnet_get_link_ksettings,
141 .set_link_ksettings = usbnet_set_link_ksettings,
David Brownell2e55cc72005-08-31 09:53:10 -0700142};
143
David Hollis933a27d2006-07-29 10:12:50 -0400144static void ax88172_set_multicast(struct net_device *net)
David Brownell2e55cc72005-08-31 09:53:10 -0700145{
146 struct usbnet *dev = netdev_priv(net);
David Hollis933a27d2006-07-29 10:12:50 -0400147 struct asix_data *data = (struct asix_data *)&dev->data;
148 u8 rx_ctl = 0x8c;
David Brownell2e55cc72005-08-31 09:53:10 -0700149
David Hollis933a27d2006-07-29 10:12:50 -0400150 if (net->flags & IFF_PROMISC) {
151 rx_ctl |= 0x01;
Joe Perches8e95a202009-12-03 07:58:21 +0000152 } else if (net->flags & IFF_ALLMULTI ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000153 netdev_mc_count(net) > AX_MAX_MCAST) {
David Hollis933a27d2006-07-29 10:12:50 -0400154 rx_ctl |= 0x02;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000155 } else if (netdev_mc_empty(net)) {
David Hollis933a27d2006-07-29 10:12:50 -0400156 /* just broadcast and directed */
157 } else {
158 /* We use the 20 byte dev->data
159 * for our 8 byte filter buffer
160 * to avoid allocating memory that
161 * is tricky to free later */
Jiri Pirko22bedad32010-04-01 21:22:57 +0000162 struct netdev_hw_addr *ha;
David Hollis933a27d2006-07-29 10:12:50 -0400163 u32 crc_bits;
David Hollis933a27d2006-07-29 10:12:50 -0400164
165 memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
166
167 /* Build the multicast hash filter. */
Jiri Pirko22bedad32010-04-01 21:22:57 +0000168 netdev_for_each_mc_addr(ha, net) {
169 crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
David Hollis933a27d2006-07-29 10:12:50 -0400170 data->multi_filter[crc_bits >> 3] |=
171 1 << (crc_bits & 7);
David Hollis933a27d2006-07-29 10:12:50 -0400172 }
173
174 asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
175 AX_MCAST_FILTER_SIZE, data->multi_filter);
176
177 rx_ctl |= 0x10;
178 }
179
180 asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
181}
182
183static int ax88172_link_reset(struct usbnet *dev)
184{
185 u8 mode;
David Decotigny8ae6dac2011-04-27 18:32:38 +0000186 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
David Hollis933a27d2006-07-29 10:12:50 -0400187
188 mii_check_media(&dev->mii, 1, 1);
189 mii_ethtool_gset(&dev->mii, &ecmd);
190 mode = AX88172_MEDIUM_DEFAULT;
191
192 if (ecmd.duplex != DUPLEX_FULL)
193 mode |= ~AX88172_MEDIUM_FD;
194
David Decotigny8ae6dac2011-04-27 18:32:38 +0000195 netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
196 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
David Hollis933a27d2006-07-29 10:12:50 -0400197
Robert Fossd9fe64e2016-08-29 09:32:15 -0400198 asix_write_medium_mode(dev, mode, 0);
David Hollis933a27d2006-07-29 10:12:50 -0400199
200 return 0;
David Brownell2e55cc72005-08-31 09:53:10 -0700201}
202
Stephen Hemminger17033382009-03-20 19:35:55 +0000203static const struct net_device_ops ax88172_netdev_ops = {
204 .ndo_open = usbnet_open,
205 .ndo_stop = usbnet_stop,
206 .ndo_start_xmit = usbnet_start_xmit,
207 .ndo_tx_timeout = usbnet_tx_timeout,
208 .ndo_change_mtu = usbnet_change_mtu,
Greg Ungererc8b5d122017-04-03 15:50:03 +1000209 .ndo_get_stats64 = usbnet_get_stats64,
Stephen Hemminger17033382009-03-20 19:35:55 +0000210 .ndo_set_mac_address = eth_mac_addr,
211 .ndo_validate_addr = eth_validate_addr,
212 .ndo_do_ioctl = asix_ioctl,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000213 .ndo_set_rx_mode = ax88172_set_multicast,
Stephen Hemminger17033382009-03-20 19:35:55 +0000214};
215
Robert Fossa243c2e2016-08-29 09:32:18 -0400216static void asix_phy_reset(struct usbnet *dev, unsigned int reset_bits)
217{
218 unsigned int timeout = 5000;
219
220 asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, reset_bits);
221
222 /* give phy_id a chance to process reset */
223 udelay(500);
224
225 /* See IEEE 802.3 "22.2.4.1.1 Reset": 500ms max */
226 while (timeout--) {
227 if (asix_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR)
228 & BMCR_RESET)
229 udelay(100);
230 else
231 return;
232 }
233
234 netdev_err(dev->net, "BMCR_RESET timeout on phy_id %d\n",
235 dev->mii.phy_id);
236}
237
David Hollis48b1be62006-03-28 20:15:42 -0500238static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
David Brownell2e55cc72005-08-31 09:53:10 -0700239{
240 int ret = 0;
Al Viro51bf2972007-12-22 17:42:36 +0000241 u8 buf[ETH_ALEN];
David Brownell2e55cc72005-08-31 09:53:10 -0700242 int i;
243 unsigned long gpio_bits = dev->driver_info->data;
244
245 usbnet_get_endpoints(dev,intf);
246
David Brownell2e55cc72005-08-31 09:53:10 -0700247 /* Toggle the GPIOs in a manufacturer/model specific way */
248 for (i = 2; i >= 0; i--) {
Grant Grundler83e1b912011-10-04 09:55:18 +0000249 ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
Robert Fossd9fe64e2016-08-29 09:32:15 -0400250 (gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000251 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000252 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700253 msleep(5);
254 }
255
Robert Fossd9fe64e2016-08-29 09:32:15 -0400256 ret = asix_write_rx_ctl(dev, 0x80, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000257 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000258 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700259
260 /* Get the MAC address */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400261 ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID,
262 0, 0, ETH_ALEN, buf, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000263 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000264 netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
265 ret);
Al Viro51bf2972007-12-22 17:42:36 +0000266 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700267 }
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +0000268
269 asix_set_netdev_dev_addr(dev, buf);
David Brownell2e55cc72005-08-31 09:53:10 -0700270
David Brownell2e55cc72005-08-31 09:53:10 -0700271 /* Initialize MII structure */
272 dev->mii.dev = dev->net;
David Hollis48b1be62006-03-28 20:15:42 -0500273 dev->mii.mdio_read = asix_mdio_read;
274 dev->mii.mdio_write = asix_mdio_write;
David Brownell2e55cc72005-08-31 09:53:10 -0700275 dev->mii.phy_id_mask = 0x3f;
276 dev->mii.reg_num_mask = 0x1f;
David Hollis933a27d2006-07-29 10:12:50 -0400277 dev->mii.phy_id = asix_get_phy_addr(dev);
David Brownell2e55cc72005-08-31 09:53:10 -0700278
Stephen Hemminger17033382009-03-20 19:35:55 +0000279 dev->net->netdev_ops = &ax88172_netdev_ops;
David Hollis48b1be62006-03-28 20:15:42 -0500280 dev->net->ethtool_ops = &ax88172_ethtool_ops;
Eric Dumazet95162d62012-07-05 04:31:01 +0000281 dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
282 dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
David Brownell2e55cc72005-08-31 09:53:10 -0700283
Robert Fossa243c2e2016-08-29 09:32:18 -0400284 asix_phy_reset(dev, BMCR_RESET);
David Hollis933a27d2006-07-29 10:12:50 -0400285 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
David Brownell2e55cc72005-08-31 09:53:10 -0700286 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
287 mii_nway_restart(&dev->mii);
288
289 return 0;
Al Viro51bf2972007-12-22 17:42:36 +0000290
291out:
David Brownell2e55cc72005-08-31 09:53:10 -0700292 return ret;
293}
294
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700295static const struct ethtool_ops ax88772_ethtool_ops = {
David Hollis48b1be62006-03-28 20:15:42 -0500296 .get_drvinfo = asix_get_drvinfo,
David Hollis933a27d2006-07-29 10:12:50 -0400297 .get_link = asix_get_link,
David Brownell2e55cc72005-08-31 09:53:10 -0700298 .get_msglevel = usbnet_get_msglevel,
299 .set_msglevel = usbnet_set_msglevel,
David Hollis48b1be62006-03-28 20:15:42 -0500300 .get_wol = asix_get_wol,
301 .set_wol = asix_set_wol,
302 .get_eeprom_len = asix_get_eeprom_len,
303 .get_eeprom = asix_get_eeprom,
Christian Rieschcb7b24c2012-07-19 00:23:07 +0000304 .set_eeprom = asix_set_eeprom,
Arnd Bergmannc41286f2006-10-09 00:08:01 +0200305 .nway_reset = usbnet_nway_reset,
Philippe Reynesfd4f0a72017-03-16 23:18:56 +0100306 .get_link_ksettings = usbnet_get_link_ksettings,
307 .set_link_ksettings = usbnet_set_link_ksettings,
David Brownell2e55cc72005-08-31 09:53:10 -0700308};
309
David Hollis933a27d2006-07-29 10:12:50 -0400310static int ax88772_link_reset(struct usbnet *dev)
311{
312 u16 mode;
David Decotigny8ae6dac2011-04-27 18:32:38 +0000313 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
David Hollis933a27d2006-07-29 10:12:50 -0400314
315 mii_check_media(&dev->mii, 1, 1);
316 mii_ethtool_gset(&dev->mii, &ecmd);
317 mode = AX88772_MEDIUM_DEFAULT;
318
David Decotigny8ae6dac2011-04-27 18:32:38 +0000319 if (ethtool_cmd_speed(&ecmd) != SPEED_100)
David Hollis933a27d2006-07-29 10:12:50 -0400320 mode &= ~AX_MEDIUM_PS;
321
322 if (ecmd.duplex != DUPLEX_FULL)
323 mode &= ~AX_MEDIUM_FD;
324
David Decotigny8ae6dac2011-04-27 18:32:38 +0000325 netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
326 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
David Hollis933a27d2006-07-29 10:12:50 -0400327
Robert Fossd9fe64e2016-08-29 09:32:15 -0400328 asix_write_medium_mode(dev, mode, 0);
David Hollis933a27d2006-07-29 10:12:50 -0400329
330 return 0;
331}
332
Grant Grundler4ad14382011-10-04 09:55:16 +0000333static int ax88772_reset(struct usbnet *dev)
David Brownell2e55cc72005-08-31 09:53:10 -0700334{
Jussi Kivilinna8ef66bd2012-01-10 06:40:17 +0000335 struct asix_data *data = (struct asix_data *)&dev->data;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400336 int ret;
David Brownell2e55cc72005-08-31 09:53:10 -0700337
Robert Fossd9fe64e2016-08-29 09:32:15 -0400338 /* Rewrite MAC address */
339 ether_addr_copy(data->mac_addr, dev->net->dev_addr);
340 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
341 ETH_ALEN, data->mac_addr, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000342 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000343 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700344
Robert Fossd9fe64e2016-08-29 09:32:15 -0400345 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
346 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
347 if (ret < 0)
348 goto out;
Grant Grundler4ad14382011-10-04 09:55:16 +0000349
Colin Ian King4f3de462017-02-28 11:58:22 +0000350 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, 0);
Robert Fossd9fe64e2016-08-29 09:32:15 -0400351 if (ret < 0)
352 goto out;
353
354 return 0;
355
356out:
357 return ret;
358}
359
360static int ax88772_hw_reset(struct usbnet *dev, int in_pm)
361{
362 struct asix_data *data = (struct asix_data *)&dev->data;
363 int ret, embd_phy;
364 u16 rx_ctl;
365
366 ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
367 AX_GPIO_GPO2EN, 5, in_pm);
368 if (ret < 0)
369 goto out;
370
371 embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
372
373 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy,
374 0, 0, NULL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000375 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000376 netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
Al Viro51bf2972007-12-22 17:42:36 +0000377 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700378 }
379
Andres Salomond0ffff82007-01-11 18:39:16 -0500380 if (embd_phy) {
Robert Fossd9fe64e2016-08-29 09:32:15 -0400381 ret = asix_sw_reset(dev, AX_SWRESET_IPPD, in_pm);
382 if (ret < 0)
383 goto out;
384
385 usleep_range(10000, 11000);
386
387 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
388 if (ret < 0)
389 goto out;
390
391 msleep(60);
392
393 ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL,
394 in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000395 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000396 goto out;
Grant Grundler83e1b912011-10-04 09:55:18 +0000397 } else {
Robert Fossd9fe64e2016-08-29 09:32:15 -0400398 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL,
399 in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000400 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000401 goto out;
Andres Salomond0ffff82007-01-11 18:39:16 -0500402 }
David Brownell2e55cc72005-08-31 09:53:10 -0700403
404 msleep(150);
Robert Fossd9fe64e2016-08-29 09:32:15 -0400405
406 if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
407 MII_PHYSID1))){
408 ret = -EIO;
409 goto out;
410 }
411
412 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000413 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000414 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700415
Robert Fossd9fe64e2016-08-29 09:32:15 -0400416 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000417 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000418 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700419
Grant Grundler83e1b912011-10-04 09:55:18 +0000420 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
Robert Fossd9fe64e2016-08-29 09:32:15 -0400421 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
422 AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000423 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000424 netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
Al Viro51bf2972007-12-22 17:42:36 +0000425 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700426 }
David Brownell2e55cc72005-08-31 09:53:10 -0700427
Jussi Kivilinna8ef66bd2012-01-10 06:40:17 +0000428 /* Rewrite MAC address */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400429 ether_addr_copy(data->mac_addr, dev->net->dev_addr);
430 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
431 ETH_ALEN, data->mac_addr, in_pm);
Jussi Kivilinna8ef66bd2012-01-10 06:40:17 +0000432 if (ret < 0)
433 goto out;
434
David Brownell2e55cc72005-08-31 09:53:10 -0700435 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400436 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000437 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000438 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700439
Robert Fossd9fe64e2016-08-29 09:32:15 -0400440 rx_ctl = asix_read_rx_ctl(dev, in_pm);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000441 netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
442 rx_ctl);
David Hollis933a27d2006-07-29 10:12:50 -0400443
Robert Fossd9fe64e2016-08-29 09:32:15 -0400444 rx_ctl = asix_read_medium_status(dev, in_pm);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000445 netdev_dbg(dev->net,
446 "Medium Status is 0x%04x after all initializations\n",
447 rx_ctl);
David Hollis933a27d2006-07-29 10:12:50 -0400448
Grant Grundler4ad14382011-10-04 09:55:16 +0000449 return 0;
450
451out:
452 return ret;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400453}
Grant Grundler4ad14382011-10-04 09:55:16 +0000454
Robert Fossd9fe64e2016-08-29 09:32:15 -0400455static int ax88772a_hw_reset(struct usbnet *dev, int in_pm)
456{
457 struct asix_data *data = (struct asix_data *)&dev->data;
458 int ret, embd_phy;
Robert Foss4c1442a2016-08-29 09:32:17 -0400459 u16 rx_ctl, phy14h, phy15h, phy16h;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400460 u8 chipcode = 0;
461
462 ret = asix_write_gpio(dev, AX_GPIO_RSE, 5, in_pm);
463 if (ret < 0)
464 goto out;
465
466 embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
467
468 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy |
469 AX_PHYSEL_SSEN, 0, 0, NULL, in_pm);
470 if (ret < 0) {
471 netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
472 goto out;
473 }
474 usleep_range(10000, 11000);
475
476 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_IPRL, in_pm);
477 if (ret < 0)
478 goto out;
479
480 usleep_range(10000, 11000);
481
482 ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
483 if (ret < 0)
484 goto out;
485
486 msleep(160);
487
488 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
489 if (ret < 0)
490 goto out;
491
492 ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
493 if (ret < 0)
494 goto out;
495
496 msleep(200);
497
498 if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
499 MII_PHYSID1))) {
500 ret = -1;
501 goto out;
502 }
503
504 ret = asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0,
505 0, 1, &chipcode, in_pm);
506 if (ret < 0)
507 goto out;
508
509 if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772B_CHIPCODE) {
510 ret = asix_write_cmd(dev, AX_QCTCTRL, 0x8000, 0x8001,
511 0, NULL, in_pm);
512 if (ret < 0) {
513 netdev_dbg(dev->net, "Write BQ setting failed: %d\n",
514 ret);
515 goto out;
516 }
Robert Foss4c1442a2016-08-29 09:32:17 -0400517 } else if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772A_CHIPCODE) {
518 /* Check if the PHY registers have default settings */
519 phy14h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
520 AX88772A_PHY14H);
521 phy15h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
522 AX88772A_PHY15H);
523 phy16h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
524 AX88772A_PHY16H);
525
526 netdev_dbg(dev->net,
527 "772a_hw_reset: MR20=0x%x MR21=0x%x MR22=0x%x\n",
528 phy14h, phy15h, phy16h);
529
530 /* Restore PHY registers default setting if not */
531 if (phy14h != AX88772A_PHY14H_DEFAULT)
532 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
533 AX88772A_PHY14H,
534 AX88772A_PHY14H_DEFAULT);
535 if (phy15h != AX88772A_PHY15H_DEFAULT)
536 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
537 AX88772A_PHY15H,
538 AX88772A_PHY15H_DEFAULT);
539 if (phy16h != AX88772A_PHY16H_DEFAULT)
540 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
541 AX88772A_PHY16H,
542 AX88772A_PHY16H_DEFAULT);
Robert Fossd9fe64e2016-08-29 09:32:15 -0400543 }
544
545 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
546 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
547 AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
548 if (ret < 0) {
549 netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
550 goto out;
551 }
552
553 /* Rewrite MAC address */
554 memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
555 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
556 data->mac_addr, in_pm);
557 if (ret < 0)
558 goto out;
559
560 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
561 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
562 if (ret < 0)
563 goto out;
564
565 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
566 if (ret < 0)
567 return ret;
568
569 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
570 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
571 if (ret < 0)
572 goto out;
573
574 rx_ctl = asix_read_rx_ctl(dev, in_pm);
575 netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
576 rx_ctl);
577
578 rx_ctl = asix_read_medium_status(dev, in_pm);
579 netdev_dbg(dev->net,
580 "Medium Status is 0x%04x after all initializations\n",
581 rx_ctl);
582
583 return 0;
584
585out:
586 return ret;
Grant Grundler4ad14382011-10-04 09:55:16 +0000587}
588
589static const struct net_device_ops ax88772_netdev_ops = {
590 .ndo_open = usbnet_open,
591 .ndo_stop = usbnet_stop,
592 .ndo_start_xmit = usbnet_start_xmit,
593 .ndo_tx_timeout = usbnet_tx_timeout,
594 .ndo_change_mtu = usbnet_change_mtu,
Greg Ungererc8b5d122017-04-03 15:50:03 +1000595 .ndo_get_stats64 = usbnet_get_stats64,
Grant Grundler4ad14382011-10-04 09:55:16 +0000596 .ndo_set_mac_address = asix_set_mac_address,
597 .ndo_validate_addr = eth_validate_addr,
598 .ndo_do_ioctl = asix_ioctl,
599 .ndo_set_rx_mode = asix_set_multicast,
600};
601
Robert Fossd9fe64e2016-08-29 09:32:15 -0400602static void ax88772_suspend(struct usbnet *dev)
603{
604 struct asix_common_private *priv = dev->driver_priv;
Robert Foss4c1442a2016-08-29 09:32:17 -0400605 u16 medium;
606
607 /* Stop MAC operation */
allanfadf3a22016-11-30 16:29:08 +0800608 medium = asix_read_medium_status(dev, 1);
Robert Foss4c1442a2016-08-29 09:32:17 -0400609 medium &= ~AX_MEDIUM_RE;
allanfadf3a22016-11-30 16:29:08 +0800610 asix_write_medium_mode(dev, medium, 1);
Robert Foss4c1442a2016-08-29 09:32:17 -0400611
612 netdev_dbg(dev->net, "ax88772_suspend: medium=0x%04x\n",
allanfadf3a22016-11-30 16:29:08 +0800613 asix_read_medium_status(dev, 1));
Robert Fossd9fe64e2016-08-29 09:32:15 -0400614
615 /* Preserve BMCR for restoring */
616 priv->presvd_phy_bmcr =
617 asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_BMCR);
618
619 /* Preserve ANAR for restoring */
620 priv->presvd_phy_advertise =
621 asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE);
622}
623
624static int asix_suspend(struct usb_interface *intf, pm_message_t message)
625{
626 struct usbnet *dev = usb_get_intfdata(intf);
627 struct asix_common_private *priv = dev->driver_priv;
628
Andrey Konovalov8f562462017-11-06 13:26:46 +0100629 if (priv && priv->suspend)
Robert Fossd9fe64e2016-08-29 09:32:15 -0400630 priv->suspend(dev);
631
632 return usbnet_suspend(intf, message);
633}
634
635static void ax88772_restore_phy(struct usbnet *dev)
636{
637 struct asix_common_private *priv = dev->driver_priv;
638
639 if (priv->presvd_phy_advertise) {
640 /* Restore Advertisement control reg */
641 asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE,
642 priv->presvd_phy_advertise);
643
644 /* Restore BMCR */
Alexander Couzens5c968f42018-07-17 13:17:09 +0200645 if (priv->presvd_phy_bmcr & BMCR_ANENABLE)
646 priv->presvd_phy_bmcr |= BMCR_ANRESTART;
647
Robert Fossd9fe64e2016-08-29 09:32:15 -0400648 asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_BMCR,
649 priv->presvd_phy_bmcr);
650
651 priv->presvd_phy_advertise = 0;
652 priv->presvd_phy_bmcr = 0;
653 }
654}
655
656static void ax88772_resume(struct usbnet *dev)
657{
658 int i;
659
660 for (i = 0; i < 3; i++)
661 if (!ax88772_hw_reset(dev, 1))
662 break;
663 ax88772_restore_phy(dev);
664}
665
666static void ax88772a_resume(struct usbnet *dev)
667{
668 int i;
669
670 for (i = 0; i < 3; i++) {
671 if (!ax88772a_hw_reset(dev, 1))
672 break;
673 }
674
675 ax88772_restore_phy(dev);
676}
677
678static int asix_resume(struct usb_interface *intf)
679{
680 struct usbnet *dev = usb_get_intfdata(intf);
681 struct asix_common_private *priv = dev->driver_priv;
682
Andrey Konovalov8f562462017-11-06 13:26:46 +0100683 if (priv && priv->resume)
Robert Fossd9fe64e2016-08-29 09:32:15 -0400684 priv->resume(dev);
685
686 return usbnet_resume(intf);
687}
688
Grant Grundler4ad14382011-10-04 09:55:16 +0000689static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
690{
Robert Fossd9fe64e2016-08-29 09:32:15 -0400691 int ret, i;
692 u8 buf[ETH_ALEN], chipcode = 0;
Grant Grundler4ad14382011-10-04 09:55:16 +0000693 u32 phyid;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400694 struct asix_common_private *priv;
Grant Grundler4ad14382011-10-04 09:55:16 +0000695
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200696 usbnet_get_endpoints(dev, intf);
Grant Grundler4ad14382011-10-04 09:55:16 +0000697
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200698 /* Maybe the boot loader passed the MAC address via device tree */
699 if (!eth_platform_get_mac_address(&dev->udev->dev, buf)) {
700 netif_dbg(dev, ifup, dev->net,
701 "MAC address read from device tree");
Lucas Stach5620df62013-01-16 04:24:06 +0000702 } else {
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200703 /* Try getting the MAC address from EEPROM */
704 if (dev->driver_info->data & FLAG_EEPROM_MAC) {
705 for (i = 0; i < (ETH_ALEN >> 1); i++) {
706 ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM,
707 0x04 + i, 0, 2, buf + i * 2,
708 0);
709 if (ret < 0)
710 break;
711 }
712 } else {
713 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
714 0, 0, ETH_ALEN, buf, 0);
715 }
Lucas Stach5620df62013-01-16 04:24:06 +0000716
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200717 if (ret < 0) {
718 netdev_dbg(dev->net, "Failed to read MAC address: %d\n",
719 ret);
720 return ret;
721 }
Grant Grundler4ad14382011-10-04 09:55:16 +0000722 }
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +0000723
724 asix_set_netdev_dev_addr(dev, buf);
Grant Grundler4ad14382011-10-04 09:55:16 +0000725
726 /* Initialize MII structure */
727 dev->mii.dev = dev->net;
728 dev->mii.mdio_read = asix_mdio_read;
729 dev->mii.mdio_write = asix_mdio_write;
730 dev->mii.phy_id_mask = 0x1f;
731 dev->mii.reg_num_mask = 0x1f;
732 dev->mii.phy_id = asix_get_phy_addr(dev);
733
Grant Grundler4ad14382011-10-04 09:55:16 +0000734 dev->net->netdev_ops = &ax88772_netdev_ops;
735 dev->net->ethtool_ops = &ax88772_ethtool_ops;
Eric Dumazet95162d62012-07-05 04:31:01 +0000736 dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
737 dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
Grant Grundler4ad14382011-10-04 09:55:16 +0000738
Robert Fossd9fe64e2016-08-29 09:32:15 -0400739 asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0, 0, 1, &chipcode, 0);
740 chipcode &= AX_CHIPCODE_MASK;
Grant Grundlerd3665182011-11-15 07:12:41 +0000741
Zhang Runf7901f12019-01-24 13:48:49 +0800742 ret = (chipcode == AX_AX88772_CHIPCODE) ? ax88772_hw_reset(dev, 0) :
743 ax88772a_hw_reset(dev, 0);
744
745 if (ret < 0) {
746 netdev_dbg(dev->net, "Failed to reset AX88772: %d\n", ret);
747 return ret;
748 }
Grant Grundlerd3665182011-11-15 07:12:41 +0000749
750 /* Read PHYID register *AFTER* the PHY was reset properly */
751 phyid = asix_get_phyid(dev);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000752 netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
Grant Grundlerd3665182011-11-15 07:12:41 +0000753
David Brownell2e55cc72005-08-31 09:53:10 -0700754 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
755 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
756 /* hard_mtu is still the default - the device does not support
757 jumbo eth frames */
758 dev->rx_urb_size = 2048;
759 }
Grant Grundler83e1b912011-10-04 09:55:18 +0000760
Lucas Stach8b5b6f52013-01-16 04:24:07 +0000761 dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
762 if (!dev->driver_priv)
763 return -ENOMEM;
764
Robert Fossd9fe64e2016-08-29 09:32:15 -0400765 priv = dev->driver_priv;
766
767 priv->presvd_phy_bmcr = 0;
768 priv->presvd_phy_advertise = 0;
769 if (chipcode == AX_AX88772_CHIPCODE) {
770 priv->resume = ax88772_resume;
771 priv->suspend = ax88772_suspend;
772 } else {
773 priv->resume = ax88772a_resume;
774 priv->suspend = ax88772_suspend;
775 }
776
David Brownell2e55cc72005-08-31 09:53:10 -0700777 return 0;
David Brownell2e55cc72005-08-31 09:53:10 -0700778}
779
Wu Fengguangad327912013-01-18 15:36:56 +0000780static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
Lucas Stach8b5b6f52013-01-16 04:24:07 +0000781{
Dean Jenkinsd0c8f332017-08-07 09:50:16 +0100782 asix_rx_fixup_common_free(dev->driver_priv);
Markus Elfring91ecee62014-11-20 16:11:56 +0100783 kfree(dev->driver_priv);
Lucas Stach8b5b6f52013-01-16 04:24:07 +0000784}
785
stephen hemmingerbc689c92012-01-05 19:10:23 +0000786static const struct ethtool_ops ax88178_ethtool_ops = {
David Hollis933a27d2006-07-29 10:12:50 -0400787 .get_drvinfo = asix_get_drvinfo,
788 .get_link = asix_get_link,
David Hollis933a27d2006-07-29 10:12:50 -0400789 .get_msglevel = usbnet_get_msglevel,
790 .set_msglevel = usbnet_set_msglevel,
791 .get_wol = asix_get_wol,
792 .set_wol = asix_set_wol,
793 .get_eeprom_len = asix_get_eeprom_len,
794 .get_eeprom = asix_get_eeprom,
Christian Rieschcb7b24c2012-07-19 00:23:07 +0000795 .set_eeprom = asix_set_eeprom,
Arnd Bergmannc41286f2006-10-09 00:08:01 +0200796 .nway_reset = usbnet_nway_reset,
Philippe Reynesfd4f0a72017-03-16 23:18:56 +0100797 .get_link_ksettings = usbnet_get_link_ksettings,
798 .set_link_ksettings = usbnet_set_link_ksettings,
David Hollis933a27d2006-07-29 10:12:50 -0400799};
800
801static int marvell_phy_init(struct usbnet *dev)
David Brownell2e55cc72005-08-31 09:53:10 -0700802{
David Hollis933a27d2006-07-29 10:12:50 -0400803 struct asix_data *data = (struct asix_data *)&dev->data;
804 u16 reg;
David Brownell2e55cc72005-08-31 09:53:10 -0700805
Joe Perches60b86752010-02-17 10:30:23 +0000806 netdev_dbg(dev->net, "marvell_phy_init()\n");
David Brownell2e55cc72005-08-31 09:53:10 -0700807
David Hollis933a27d2006-07-29 10:12:50 -0400808 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
Joe Perches60b86752010-02-17 10:30:23 +0000809 netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
David Brownell2e55cc72005-08-31 09:53:10 -0700810
David Hollis933a27d2006-07-29 10:12:50 -0400811 asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
812 MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
David Brownell2e55cc72005-08-31 09:53:10 -0700813
David Hollis933a27d2006-07-29 10:12:50 -0400814 if (data->ledmode) {
815 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
816 MII_MARVELL_LED_CTRL);
Joe Perches60b86752010-02-17 10:30:23 +0000817 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
David Brownell2e55cc72005-08-31 09:53:10 -0700818
David Hollis933a27d2006-07-29 10:12:50 -0400819 reg &= 0xf8ff;
820 reg |= (1 + 0x0100);
821 asix_mdio_write(dev->net, dev->mii.phy_id,
822 MII_MARVELL_LED_CTRL, reg);
David Brownell2e55cc72005-08-31 09:53:10 -0700823
David Hollis933a27d2006-07-29 10:12:50 -0400824 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
825 MII_MARVELL_LED_CTRL);
Joe Perches60b86752010-02-17 10:30:23 +0000826 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
David Hollis933a27d2006-07-29 10:12:50 -0400827 reg &= 0xfc0f;
David Brownell2e55cc72005-08-31 09:53:10 -0700828 }
829
David Brownell2e55cc72005-08-31 09:53:10 -0700830 return 0;
831}
832
Grant Grundler610d8852011-10-04 09:55:17 +0000833static int rtl8211cl_phy_init(struct usbnet *dev)
834{
835 struct asix_data *data = (struct asix_data *)&dev->data;
836
837 netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
838
839 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
840 asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
841 asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
842 asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
843 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
844
845 if (data->ledmode == 12) {
846 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
847 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
848 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
849 }
850
851 return 0;
852}
853
David Hollis933a27d2006-07-29 10:12:50 -0400854static int marvell_led_status(struct usbnet *dev, u16 speed)
855{
856 u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
857
Joe Perches60b86752010-02-17 10:30:23 +0000858 netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
David Hollis933a27d2006-07-29 10:12:50 -0400859
860 /* Clear out the center LED bits - 0x03F0 */
861 reg &= 0xfc0f;
862
863 switch (speed) {
864 case SPEED_1000:
865 reg |= 0x03e0;
866 break;
867 case SPEED_100:
868 reg |= 0x03b0;
869 break;
870 default:
871 reg |= 0x02f0;
872 }
873
Joe Perches60b86752010-02-17 10:30:23 +0000874 netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
David Hollis933a27d2006-07-29 10:12:50 -0400875 asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
876
877 return 0;
878}
879
Grant Grundler610d8852011-10-04 09:55:17 +0000880static int ax88178_reset(struct usbnet *dev)
881{
882 struct asix_data *data = (struct asix_data *)&dev->data;
883 int ret;
884 __le16 eeprom;
885 u8 status;
886 int gpio0 = 0;
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000887 u32 phyid;
Grant Grundler610d8852011-10-04 09:55:17 +0000888
Robert Fossd9fe64e2016-08-29 09:32:15 -0400889 asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status, 0);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000890 netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
Grant Grundler610d8852011-10-04 09:55:17 +0000891
Robert Fossd9fe64e2016-08-29 09:32:15 -0400892 asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL, 0);
893 asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom, 0);
894 asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000895
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000896 netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
Grant Grundler610d8852011-10-04 09:55:17 +0000897
898 if (eeprom == cpu_to_le16(0xffff)) {
899 data->phymode = PHY_MODE_MARVELL;
900 data->ledmode = 0;
901 gpio0 = 1;
902 } else {
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000903 data->phymode = le16_to_cpu(eeprom) & 0x7F;
Grant Grundler610d8852011-10-04 09:55:17 +0000904 data->ledmode = le16_to_cpu(eeprom) >> 8;
905 gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
906 }
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000907 netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
Grant Grundler610d8852011-10-04 09:55:17 +0000908
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000909 /* Power up external GigaPHY through AX88178 GPIO pin */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400910 asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 |
911 AX_GPIO_GPO1EN, 40, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000912 if ((le16_to_cpu(eeprom) >> 8) != 1) {
Robert Fossd9fe64e2016-08-29 09:32:15 -0400913 asix_write_gpio(dev, 0x003c, 30, 0);
914 asix_write_gpio(dev, 0x001c, 300, 0);
915 asix_write_gpio(dev, 0x003c, 30, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000916 } else {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000917 netdev_dbg(dev->net, "gpio phymode == 1 path\n");
Robert Fossd9fe64e2016-08-29 09:32:15 -0400918 asix_write_gpio(dev, AX_GPIO_GPO1EN, 30, 0);
919 asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000920 }
921
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000922 /* Read PHYID register *AFTER* powering up PHY */
923 phyid = asix_get_phyid(dev);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000924 netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000925
926 /* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400927 asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL, 0);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000928
Robert Fossd9fe64e2016-08-29 09:32:15 -0400929 asix_sw_reset(dev, 0, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000930 msleep(150);
931
Robert Fossd9fe64e2016-08-29 09:32:15 -0400932 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000933 msleep(150);
934
Robert Fossd9fe64e2016-08-29 09:32:15 -0400935 asix_write_rx_ctl(dev, 0, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000936
937 if (data->phymode == PHY_MODE_MARVELL) {
938 marvell_phy_init(dev);
939 msleep(60);
940 } else if (data->phymode == PHY_MODE_RTL8211CL)
941 rtl8211cl_phy_init(dev);
942
Robert Fossa243c2e2016-08-29 09:32:18 -0400943 asix_phy_reset(dev, BMCR_RESET | BMCR_ANENABLE);
Grant Grundler610d8852011-10-04 09:55:17 +0000944 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
945 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
946 asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
947 ADVERTISE_1000FULL);
948
Robert Foss535baf82016-08-29 09:32:19 -0400949 asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000950 mii_nway_restart(&dev->mii);
951
Jussi Kivilinna71bc5d92012-01-10 06:40:23 +0000952 /* Rewrite MAC address */
953 memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
954 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
Robert Fossd9fe64e2016-08-29 09:32:15 -0400955 data->mac_addr, 0);
Jussi Kivilinna71bc5d92012-01-10 06:40:23 +0000956 if (ret < 0)
957 return ret;
958
Robert Fossd9fe64e2016-08-29 09:32:15 -0400959 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000960 if (ret < 0)
961 return ret;
Grant Grundler610d8852011-10-04 09:55:17 +0000962
963 return 0;
Grant Grundler610d8852011-10-04 09:55:17 +0000964}
965
David Hollis933a27d2006-07-29 10:12:50 -0400966static int ax88178_link_reset(struct usbnet *dev)
967{
968 u16 mode;
David Decotigny8ae6dac2011-04-27 18:32:38 +0000969 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
David Hollis933a27d2006-07-29 10:12:50 -0400970 struct asix_data *data = (struct asix_data *)&dev->data;
David Decotigny8ae6dac2011-04-27 18:32:38 +0000971 u32 speed;
David Hollis933a27d2006-07-29 10:12:50 -0400972
Joe Perches60b86752010-02-17 10:30:23 +0000973 netdev_dbg(dev->net, "ax88178_link_reset()\n");
David Hollis933a27d2006-07-29 10:12:50 -0400974
975 mii_check_media(&dev->mii, 1, 1);
976 mii_ethtool_gset(&dev->mii, &ecmd);
977 mode = AX88178_MEDIUM_DEFAULT;
David Decotigny8ae6dac2011-04-27 18:32:38 +0000978 speed = ethtool_cmd_speed(&ecmd);
David Hollis933a27d2006-07-29 10:12:50 -0400979
David Decotigny8ae6dac2011-04-27 18:32:38 +0000980 if (speed == SPEED_1000)
Pantelis Koukousoulasa7f75c02008-11-20 01:48:46 -0800981 mode |= AX_MEDIUM_GM;
David Decotigny8ae6dac2011-04-27 18:32:38 +0000982 else if (speed == SPEED_100)
David Hollis933a27d2006-07-29 10:12:50 -0400983 mode |= AX_MEDIUM_PS;
984 else
985 mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
986
Pantelis Koukousoulasa7f75c02008-11-20 01:48:46 -0800987 mode |= AX_MEDIUM_ENCK;
988
David Hollis933a27d2006-07-29 10:12:50 -0400989 if (ecmd.duplex == DUPLEX_FULL)
990 mode |= AX_MEDIUM_FD;
991 else
992 mode &= ~AX_MEDIUM_FD;
993
David Decotigny8ae6dac2011-04-27 18:32:38 +0000994 netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
995 speed, ecmd.duplex, mode);
David Hollis933a27d2006-07-29 10:12:50 -0400996
Robert Fossd9fe64e2016-08-29 09:32:15 -0400997 asix_write_medium_mode(dev, mode, 0);
David Hollis933a27d2006-07-29 10:12:50 -0400998
999 if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
David Decotigny8ae6dac2011-04-27 18:32:38 +00001000 marvell_led_status(dev, speed);
David Hollis933a27d2006-07-29 10:12:50 -04001001
1002 return 0;
1003}
1004
1005static void ax88178_set_mfb(struct usbnet *dev)
1006{
1007 u16 mfb = AX_RX_CTL_MFB_16384;
1008 u16 rxctl;
1009 u16 medium;
1010 int old_rx_urb_size = dev->rx_urb_size;
1011
1012 if (dev->hard_mtu < 2048) {
1013 dev->rx_urb_size = 2048;
1014 mfb = AX_RX_CTL_MFB_2048;
1015 } else if (dev->hard_mtu < 4096) {
1016 dev->rx_urb_size = 4096;
1017 mfb = AX_RX_CTL_MFB_4096;
1018 } else if (dev->hard_mtu < 8192) {
1019 dev->rx_urb_size = 8192;
1020 mfb = AX_RX_CTL_MFB_8192;
1021 } else if (dev->hard_mtu < 16384) {
1022 dev->rx_urb_size = 16384;
1023 mfb = AX_RX_CTL_MFB_16384;
1024 }
1025
Robert Fossd9fe64e2016-08-29 09:32:15 -04001026 rxctl = asix_read_rx_ctl(dev, 0);
1027 asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb, 0);
David Hollis933a27d2006-07-29 10:12:50 -04001028
Robert Fossd9fe64e2016-08-29 09:32:15 -04001029 medium = asix_read_medium_status(dev, 0);
David Hollis933a27d2006-07-29 10:12:50 -04001030 if (dev->net->mtu > 1500)
1031 medium |= AX_MEDIUM_JFE;
1032 else
1033 medium &= ~AX_MEDIUM_JFE;
Robert Fossd9fe64e2016-08-29 09:32:15 -04001034 asix_write_medium_mode(dev, medium, 0);
David Hollis933a27d2006-07-29 10:12:50 -04001035
1036 if (dev->rx_urb_size > old_rx_urb_size)
1037 usbnet_unlink_rx_urbs(dev);
1038}
1039
1040static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1041{
1042 struct usbnet *dev = netdev_priv(net);
1043 int ll_mtu = new_mtu + net->hard_header_len + 4;
1044
Joe Perches60b86752010-02-17 10:30:23 +00001045 netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
David Hollis933a27d2006-07-29 10:12:50 -04001046
David Hollis933a27d2006-07-29 10:12:50 -04001047 if ((ll_mtu % dev->maxpacket) == 0)
1048 return -EDOM;
1049
1050 net->mtu = new_mtu;
1051 dev->hard_mtu = net->mtu + net->hard_header_len;
1052 ax88178_set_mfb(dev);
1053
Ming Leia88c32a2013-07-25 13:47:53 +08001054 /* max qlen depend on hard_mtu and rx_urb_size */
1055 usbnet_update_max_qlen(dev);
1056
David Hollis933a27d2006-07-29 10:12:50 -04001057 return 0;
1058}
1059
Stephen Hemminger17033382009-03-20 19:35:55 +00001060static const struct net_device_ops ax88178_netdev_ops = {
1061 .ndo_open = usbnet_open,
1062 .ndo_stop = usbnet_stop,
1063 .ndo_start_xmit = usbnet_start_xmit,
1064 .ndo_tx_timeout = usbnet_tx_timeout,
Greg Ungererc8b5d122017-04-03 15:50:03 +10001065 .ndo_get_stats64 = usbnet_get_stats64,
Jussi Kivilinna7f29a3b2010-03-09 12:24:38 +00001066 .ndo_set_mac_address = asix_set_mac_address,
Stephen Hemminger17033382009-03-20 19:35:55 +00001067 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001068 .ndo_set_rx_mode = asix_set_multicast,
Stephen Hemminger17033382009-03-20 19:35:55 +00001069 .ndo_do_ioctl = asix_ioctl,
1070 .ndo_change_mtu = ax88178_change_mtu,
1071};
1072
David Hollis933a27d2006-07-29 10:12:50 -04001073static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
1074{
David Hollis933a27d2006-07-29 10:12:50 -04001075 int ret;
Al Viro51bf2972007-12-22 17:42:36 +00001076 u8 buf[ETH_ALEN];
David Hollis933a27d2006-07-29 10:12:50 -04001077
1078 usbnet_get_endpoints(dev,intf);
1079
David Hollis933a27d2006-07-29 10:12:50 -04001080 /* Get the MAC address */
Robert Fossd9fe64e2016-08-29 09:32:15 -04001081 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +00001082 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +00001083 netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
Grant Grundler83e1b912011-10-04 09:55:18 +00001084 return ret;
David Hollis933a27d2006-07-29 10:12:50 -04001085 }
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +00001086
1087 asix_set_netdev_dev_addr(dev, buf);
David Hollis933a27d2006-07-29 10:12:50 -04001088
1089 /* Initialize MII structure */
1090 dev->mii.dev = dev->net;
1091 dev->mii.mdio_read = asix_mdio_read;
1092 dev->mii.mdio_write = asix_mdio_write;
1093 dev->mii.phy_id_mask = 0x1f;
1094 dev->mii.reg_num_mask = 0xff;
1095 dev->mii.supports_gmii = 1;
David Hollis933a27d2006-07-29 10:12:50 -04001096 dev->mii.phy_id = asix_get_phy_addr(dev);
Stephen Hemminger17033382009-03-20 19:35:55 +00001097
1098 dev->net->netdev_ops = &ax88178_netdev_ops;
David Hollis933a27d2006-07-29 10:12:50 -04001099 dev->net->ethtool_ops = &ax88178_ethtool_ops;
Jarod Wilsonf77f0ae2016-10-20 13:55:17 -04001100 dev->net->max_mtu = 16384 - (dev->net->hard_header_len + 4);
David Hollis933a27d2006-07-29 10:12:50 -04001101
Grant Grundlerb2d3ad292011-11-15 07:12:42 +00001102 /* Blink LEDS so users know driver saw dongle */
Robert Fossd9fe64e2016-08-29 09:32:15 -04001103 asix_sw_reset(dev, 0, 0);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +00001104 msleep(150);
David Hollis933a27d2006-07-29 10:12:50 -04001105
Robert Fossd9fe64e2016-08-29 09:32:15 -04001106 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +00001107 msleep(150);
David Hollis933a27d2006-07-29 10:12:50 -04001108
1109 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1110 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1111 /* hard_mtu is still the default - the device does not support
1112 jumbo eth frames */
1113 dev->rx_urb_size = 2048;
1114 }
David Hollis933a27d2006-07-29 10:12:50 -04001115
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001116 dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
1117 if (!dev->driver_priv)
1118 return -ENOMEM;
1119
Grant Grundler83e1b912011-10-04 09:55:18 +00001120 return 0;
David Hollis933a27d2006-07-29 10:12:50 -04001121}
1122
David Brownell2e55cc72005-08-31 09:53:10 -07001123static const struct driver_info ax8817x_info = {
1124 .description = "ASIX AX8817x USB 2.0 Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001125 .bind = ax88172_bind,
1126 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001127 .link_reset = ax88172_link_reset,
1128 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001129 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001130 .data = 0x00130103,
1131};
1132
1133static const struct driver_info dlink_dub_e100_info = {
1134 .description = "DLink DUB-E100 USB Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001135 .bind = ax88172_bind,
1136 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001137 .link_reset = ax88172_link_reset,
1138 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001139 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001140 .data = 0x009f9d9f,
1141};
1142
1143static const struct driver_info netgear_fa120_info = {
1144 .description = "Netgear FA-120 USB Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001145 .bind = ax88172_bind,
1146 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001147 .link_reset = ax88172_link_reset,
1148 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001149 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001150 .data = 0x00130103,
1151};
1152
1153static const struct driver_info hawking_uf200_info = {
1154 .description = "Hawking UF200 USB Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001155 .bind = ax88172_bind,
1156 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001157 .link_reset = ax88172_link_reset,
1158 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001159 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001160 .data = 0x001f1d1f,
1161};
1162
1163static const struct driver_info ax88772_info = {
1164 .description = "ASIX AX88772 USB 2.0 Ethernet",
1165 .bind = ax88772_bind,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001166 .unbind = ax88772_unbind,
David Hollis48b1be62006-03-28 20:15:42 -05001167 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001168 .link_reset = ax88772_link_reset,
Robert Fossd9fe64e2016-08-29 09:32:15 -04001169 .reset = ax88772_reset,
Eric Dumazeta9e0aca2012-03-14 20:18:32 +00001170 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001171 .rx_fixup = asix_rx_fixup_common,
David Hollis933a27d2006-07-29 10:12:50 -04001172 .tx_fixup = asix_tx_fixup,
1173};
1174
Lucas Stach5620df62013-01-16 04:24:06 +00001175static const struct driver_info ax88772b_info = {
1176 .description = "ASIX AX88772B USB 2.0 Ethernet",
1177 .bind = ax88772_bind,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001178 .unbind = ax88772_unbind,
Lucas Stach5620df62013-01-16 04:24:06 +00001179 .status = asix_status,
1180 .link_reset = ax88772_link_reset,
1181 .reset = ax88772_reset,
1182 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1183 FLAG_MULTI_PACKET,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001184 .rx_fixup = asix_rx_fixup_common,
Lucas Stach5620df62013-01-16 04:24:06 +00001185 .tx_fixup = asix_tx_fixup,
1186 .data = FLAG_EEPROM_MAC,
1187};
1188
David Hollis933a27d2006-07-29 10:12:50 -04001189static const struct driver_info ax88178_info = {
1190 .description = "ASIX AX88178 USB 2.0 Ethernet",
1191 .bind = ax88178_bind,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001192 .unbind = ax88772_unbind,
David Hollis933a27d2006-07-29 10:12:50 -04001193 .status = asix_status,
1194 .link_reset = ax88178_link_reset,
Grant Grundler610d8852011-10-04 09:55:17 +00001195 .reset = ax88178_reset,
Emil Gooded43ff4c2014-02-13 19:30:39 +01001196 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1197 FLAG_MULTI_PACKET,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001198 .rx_fixup = asix_rx_fixup_common,
David Hollis933a27d2006-07-29 10:12:50 -04001199 .tx_fixup = asix_tx_fixup,
David Brownell2e55cc72005-08-31 09:53:10 -07001200};
1201
Glen Turner45af3fb2013-02-27 04:32:36 +00001202/*
1203 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
1204 * no-name packaging.
1205 * USB device strings are:
1206 * 1: Manufacturer: USBLINK
1207 * 2: Product: HG20F9 USB2.0
1208 * 3: Serial: 000003
1209 * Appears to be compatible with Asix 88772B.
1210 */
1211static const struct driver_info hg20f9_info = {
1212 .description = "HG20F9 USB 2.0 Ethernet",
1213 .bind = ax88772_bind,
1214 .unbind = ax88772_unbind,
1215 .status = asix_status,
1216 .link_reset = ax88772_link_reset,
1217 .reset = ax88772_reset,
1218 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1219 FLAG_MULTI_PACKET,
1220 .rx_fixup = asix_rx_fixup_common,
1221 .tx_fixup = asix_tx_fixup,
1222 .data = FLAG_EEPROM_MAC,
1223};
1224
David Brownell2e55cc72005-08-31 09:53:10 -07001225static const struct usb_device_id products [] = {
1226{
1227 // Linksys USB200M
1228 USB_DEVICE (0x077b, 0x2226),
1229 .driver_info = (unsigned long) &ax8817x_info,
1230}, {
1231 // Netgear FA120
1232 USB_DEVICE (0x0846, 0x1040),
1233 .driver_info = (unsigned long) &netgear_fa120_info,
1234}, {
1235 // DLink DUB-E100
1236 USB_DEVICE (0x2001, 0x1a00),
1237 .driver_info = (unsigned long) &dlink_dub_e100_info,
1238}, {
1239 // Intellinet, ST Lab USB Ethernet
1240 USB_DEVICE (0x0b95, 0x1720),
1241 .driver_info = (unsigned long) &ax8817x_info,
1242}, {
1243 // Hawking UF200, TrendNet TU2-ET100
1244 USB_DEVICE (0x07b8, 0x420a),
1245 .driver_info = (unsigned long) &hawking_uf200_info,
1246}, {
David Hollis39c4b382007-02-20 08:02:24 -05001247 // Billionton Systems, USB2AR
1248 USB_DEVICE (0x08dd, 0x90ff),
1249 .driver_info = (unsigned long) &ax8817x_info,
David Brownell2e55cc72005-08-31 09:53:10 -07001250}, {
Chia-Sheng Chang80083a32015-10-16 02:00:21 +08001251 // Billionton Systems, GUSB2AM-1G-B
1252 USB_DEVICE(0x08dd, 0x0114),
1253 .driver_info = (unsigned long) &ax88178_info,
1254}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001255 // ATEN UC210T
1256 USB_DEVICE (0x0557, 0x2009),
1257 .driver_info = (unsigned long) &ax8817x_info,
1258}, {
1259 // Buffalo LUA-U2-KTX
1260 USB_DEVICE (0x0411, 0x003d),
1261 .driver_info = (unsigned long) &ax8817x_info,
1262}, {
Mattia Dongiliac7b77f2008-05-06 20:42:35 -07001263 // Buffalo LUA-U2-GT 10/100/1000
1264 USB_DEVICE (0x0411, 0x006e),
1265 .driver_info = (unsigned long) &ax88178_info,
1266}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001267 // Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
1268 USB_DEVICE (0x6189, 0x182d),
1269 .driver_info = (unsigned long) &ax8817x_info,
1270}, {
Joerg Neikes4e503912012-03-08 22:44:03 +00001271 // Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
1272 USB_DEVICE (0x0df6, 0x0056),
1273 .driver_info = (unsigned long) &ax88178_info,
1274}, {
Luca Ceresoli7488c3e2015-02-26 00:58:12 +01001275 // Sitecom LN-028 "USB 2.0 10/100/1000 Ethernet adapter"
1276 USB_DEVICE (0x0df6, 0x061c),
1277 .driver_info = (unsigned long) &ax88178_info,
1278}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001279 // corega FEther USB2-TX
1280 USB_DEVICE (0x07aa, 0x0017),
1281 .driver_info = (unsigned long) &ax8817x_info,
1282}, {
1283 // Surecom EP-1427X-2
1284 USB_DEVICE (0x1189, 0x0893),
1285 .driver_info = (unsigned long) &ax8817x_info,
1286}, {
1287 // goodway corp usb gwusb2e
1288 USB_DEVICE (0x1631, 0x6200),
1289 .driver_info = (unsigned long) &ax8817x_info,
1290}, {
David Hollis39c4b382007-02-20 08:02:24 -05001291 // JVC MP-PRX1 Port Replicator
1292 USB_DEVICE (0x04f1, 0x3008),
1293 .driver_info = (unsigned long) &ax8817x_info,
1294}, {
Quinlan Pfiffer66dc81e2012-09-28 19:58:44 +00001295 // Lenovo U2L100P 10/100
1296 USB_DEVICE (0x17ef, 0x7203),
Robert Fossd9fe64e2016-08-29 09:32:15 -04001297 .driver_info = (unsigned long)&ax88772b_info,
Quinlan Pfiffer66dc81e2012-09-28 19:58:44 +00001298}, {
Marek Vasut30885902011-07-20 05:57:04 +00001299 // ASIX AX88772B 10/100
1300 USB_DEVICE (0x0b95, 0x772b),
Lucas Stach5620df62013-01-16 04:24:06 +00001301 .driver_info = (unsigned long) &ax88772b_info,
Marek Vasut30885902011-07-20 05:57:04 +00001302}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001303 // ASIX AX88772 10/100
David Hollis39c4b382007-02-20 08:02:24 -05001304 USB_DEVICE (0x0b95, 0x7720),
1305 .driver_info = (unsigned long) &ax88772_info,
David Hollis5e0f76c2005-12-19 13:58:38 -05001306}, {
Eduard Warkentin73274132006-05-18 01:13:17 -07001307 // ASIX AX88178 10/100/1000
1308 USB_DEVICE (0x0b95, 0x1780),
David Hollis933a27d2006-07-29 10:12:50 -04001309 .driver_info = (unsigned long) &ax88178_info,
Eduard Warkentin73274132006-05-18 01:13:17 -07001310}, {
Arnaud Ebalardf4680d32010-12-15 12:16:30 +00001311 // Logitec LAN-GTJ/U2A
1312 USB_DEVICE (0x0789, 0x0160),
1313 .driver_info = (unsigned long) &ax88178_info,
1314}, {
David Hollis5e0f76c2005-12-19 13:58:38 -05001315 // Linksys USB200M Rev 2
1316 USB_DEVICE (0x13b1, 0x0018),
1317 .driver_info = (unsigned long) &ax88772_info,
David Hollis5732ce82006-01-05 14:39:49 -05001318}, {
1319 // 0Q0 cable ethernet
1320 USB_DEVICE (0x1557, 0x7720),
1321 .driver_info = (unsigned long) &ax88772_info,
David Hollis933a27d2006-07-29 10:12:50 -04001322}, {
1323 // DLink DUB-E100 H/W Ver B1
1324 USB_DEVICE (0x07d1, 0x3c05),
1325 .driver_info = (unsigned long) &ax88772_info,
1326}, {
David Hollisb923e7f2006-09-21 08:09:29 -04001327 // DLink DUB-E100 H/W Ver B1 Alternate
1328 USB_DEVICE (0x2001, 0x3c05),
1329 .driver_info = (unsigned long) &ax88772_info,
1330}, {
Søren holmed3770a2012-09-17 21:50:57 +00001331 // DLink DUB-E100 H/W Ver C1
1332 USB_DEVICE (0x2001, 0x1a02),
1333 .driver_info = (unsigned long) &ax88772_info,
1334}, {
David Hollis933a27d2006-07-29 10:12:50 -04001335 // Linksys USB1000
1336 USB_DEVICE (0x1737, 0x0039),
1337 .driver_info = (unsigned long) &ax88178_info,
YOSHIFUJI Hideaki / 吉藤英明b29cf312007-01-26 22:57:38 +09001338}, {
1339 // IO-DATA ETG-US2
1340 USB_DEVICE (0x04bb, 0x0930),
1341 .driver_info = (unsigned long) &ax88178_info,
David Hollis2ed22bc2007-05-23 07:33:17 -04001342}, {
1343 // Belkin F5D5055
1344 USB_DEVICE(0x050d, 0x5055),
1345 .driver_info = (unsigned long) &ax88178_info,
Aurelien Nephtali3d60efb52008-05-14 17:04:13 -07001346}, {
1347 // Apple USB Ethernet Adapter
1348 USB_DEVICE(0x05ac, 0x1402),
1349 .driver_info = (unsigned long) &ax88772_info,
Jason Cooperccf95402008-11-11 13:02:53 -05001350}, {
1351 // Cables-to-Go USB Ethernet Adapter
1352 USB_DEVICE(0x0b95, 0x772a),
1353 .driver_info = (unsigned long) &ax88772_info,
Greg Kroah-Hartmanfef7cc02009-02-24 23:52:24 -08001354}, {
1355 // ABOCOM for pci
1356 USB_DEVICE(0x14ea, 0xab11),
1357 .driver_info = (unsigned long) &ax88178_info,
1358}, {
1359 // ASIX 88772a
1360 USB_DEVICE(0x0db0, 0xa877),
1361 .driver_info = (unsigned long) &ax88772_info,
Aurelien Jacobse8303a32011-12-16 10:49:22 +00001362}, {
1363 // Asus USB Ethernet Adapter
1364 USB_DEVICE (0x0b95, 0x7e2b),
Robert Fossd9fe64e2016-08-29 09:32:15 -04001365 .driver_info = (unsigned long)&ax88772b_info,
Christian Riesch16626b02012-07-13 05:26:31 +00001366}, {
1367 /* ASIX 88172a demo board */
1368 USB_DEVICE(0x0b95, 0x172a),
1369 .driver_info = (unsigned long) &ax88172a_info,
Glen Turner45af3fb2013-02-27 04:32:36 +00001370}, {
1371 /*
1372 * USBLINK HG20F9 "USB 2.0 LAN"
1373 * Appears to have gazumped Linksys's manufacturer ID but
1374 * doesn't (yet) conflict with any known Linksys product.
1375 */
1376 USB_DEVICE(0x066b, 0x20f9),
1377 .driver_info = (unsigned long) &hg20f9_info,
David Brownell2e55cc72005-08-31 09:53:10 -07001378},
1379 { }, // END
1380};
1381MODULE_DEVICE_TABLE(usb, products);
1382
1383static struct usb_driver asix_driver = {
Grant Grundler83e1b912011-10-04 09:55:18 +00001384 .name = DRIVER_NAME,
David Brownell2e55cc72005-08-31 09:53:10 -07001385 .id_table = products,
1386 .probe = usbnet_probe,
Robert Fossd9fe64e2016-08-29 09:32:15 -04001387 .suspend = asix_suspend,
1388 .resume = asix_resume,
Peter Chen63dfb0d2017-01-03 17:22:20 +08001389 .reset_resume = asix_resume,
David Brownell2e55cc72005-08-31 09:53:10 -07001390 .disconnect = usbnet_disconnect,
Oliver Neukuma11a6542007-08-03 13:52:19 +02001391 .supports_autosuspend = 1,
Sarah Sharpe1f12eb2012-04-23 10:08:51 -07001392 .disable_hub_initiated_lpm = 1,
David Brownell2e55cc72005-08-31 09:53:10 -07001393};
1394
Greg Kroah-Hartmand632eb12011-11-18 09:44:20 -08001395module_usb_driver(asix_driver);
David Brownell2e55cc72005-08-31 09:53:10 -07001396
1397MODULE_AUTHOR("David Hollis");
Grant Grundler4ad14382011-10-04 09:55:16 +00001398MODULE_VERSION(DRIVER_VERSION);
David Brownell2e55cc72005-08-31 09:53:10 -07001399MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1400MODULE_LICENSE("GPL");
1401