blob: 82dcb88fcfba48cc24d58b5b110f99123752f8b3 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020016#include <linux/bitops.h>
Stephen Streete0c99052006-03-07 23:53:24 -080017#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/device.h>
20#include <linux/ioport.h>
21#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053022#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080023#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020024#include <linux/kernel.h>
Jarkko Nikula34cadd92015-07-30 16:30:07 +030025#include <linux/pci.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080027#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080028#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070030#include <linux/gpio.h>
Mika Westerberg089bd462016-09-29 09:45:20 +030031#include <linux/gpio/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020033#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020034#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020035#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080036
Mika Westerbergcd7bed02013-01-22 12:26:28 +020037#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080038
39MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080040MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080041MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070042MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080043
Vernon Sauderf1f640a2008-10-15 22:02:43 -070044#define TIMOUT_DFLT 1000
45
Ned Forresterb97c74b2008-02-23 15:23:40 -080046/*
47 * for testing SSCR1 changes that require SSP restart, basically
48 * everything except the service and interrupt enables, the pxa270 developer
49 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
50 * list, but the PXA255 dev man says all bits without really meaning the
51 * service and interrupt enables
52 */
53#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080054 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080055 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
56 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
57 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
58 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080059
Weike Chene5262d02014-11-26 02:35:10 -080060#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
61 | QUARK_X1000_SSCR1_EFWR \
62 | QUARK_X1000_SSCR1_RFT \
63 | QUARK_X1000_SSCR1_TFT \
64 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
65
Andy Shevchenko7c7289a2016-09-07 15:43:22 +030066#define CE4100_SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
67 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
68 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
69 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
70 | CE4100_SSCR1_RFT | CE4100_SSCR1_TFT | SSCR1_MWDS \
71 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
72
Jarkko Nikula624ea722015-10-28 15:13:39 +020073#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
74#define LPSS_CS_CONTROL_SW_MODE BIT(0)
75#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020076#define LPSS_CAPS_CS_EN_SHIFT 9
77#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
Mika Westerberga0d26422013-01-22 12:26:32 +020078
Jarkko Nikuladccf7362015-06-04 16:55:11 +030079struct lpss_config {
80 /* LPSS offset from drv_data->ioaddr */
81 unsigned offset;
82 /* Register offsets from drv_data->lpss_base or -1 */
83 int reg_general;
84 int reg_ssp;
85 int reg_cs_ctrl;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020086 int reg_capabilities;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030087 /* FIFO thresholds */
88 u32 rx_threshold;
89 u32 tx_threshold_lo;
90 u32 tx_threshold_hi;
Mika Westerbergc1e4a532016-02-08 17:14:30 +020091 /* Chip select control */
92 unsigned cs_sel_shift;
93 unsigned cs_sel_mask;
Mika Westerberg30f3a6a2016-02-08 17:14:31 +020094 unsigned cs_num;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030095};
96
97/* Keep these sorted with enum pxa_ssp_type */
98static const struct lpss_config lpss_platforms[] = {
99 { /* LPSS_LPT_SSP */
100 .offset = 0x800,
101 .reg_general = 0x08,
102 .reg_ssp = 0x0c,
103 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200104 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300105 .rx_threshold = 64,
106 .tx_threshold_lo = 160,
107 .tx_threshold_hi = 224,
108 },
109 { /* LPSS_BYT_SSP */
110 .offset = 0x400,
111 .reg_general = 0x08,
112 .reg_ssp = 0x0c,
113 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200114 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300115 .rx_threshold = 64,
116 .tx_threshold_lo = 160,
117 .tx_threshold_hi = 224,
118 },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200119 { /* LPSS_BSW_SSP */
120 .offset = 0x400,
121 .reg_general = 0x08,
122 .reg_ssp = 0x0c,
123 .reg_cs_ctrl = 0x18,
124 .reg_capabilities = -1,
125 .rx_threshold = 64,
126 .tx_threshold_lo = 160,
127 .tx_threshold_hi = 224,
128 .cs_sel_shift = 2,
129 .cs_sel_mask = 1 << 2,
130 .cs_num = 2,
131 },
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300132 { /* LPSS_SPT_SSP */
133 .offset = 0x200,
134 .reg_general = -1,
135 .reg_ssp = 0x20,
136 .reg_cs_ctrl = 0x24,
Jarkko Nikula66ec2462016-04-26 10:08:26 +0300137 .reg_capabilities = -1,
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300138 .rx_threshold = 1,
139 .tx_threshold_lo = 32,
140 .tx_threshold_hi = 56,
141 },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200142 { /* LPSS_BXT_SSP */
143 .offset = 0x200,
144 .reg_general = -1,
145 .reg_ssp = 0x20,
146 .reg_cs_ctrl = 0x24,
147 .reg_capabilities = 0xfc,
148 .rx_threshold = 1,
149 .tx_threshold_lo = 16,
150 .tx_threshold_hi = 48,
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200151 .cs_sel_shift = 8,
152 .cs_sel_mask = 3 << 8,
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200153 },
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +0300154 { /* LPSS_CNL_SSP */
155 .offset = 0x200,
156 .reg_general = -1,
157 .reg_ssp = 0x20,
158 .reg_cs_ctrl = 0x24,
159 .reg_capabilities = 0xfc,
160 .rx_threshold = 1,
161 .tx_threshold_lo = 32,
162 .tx_threshold_hi = 56,
163 .cs_sel_shift = 8,
164 .cs_sel_mask = 3 << 8,
165 },
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300166};
167
168static inline const struct lpss_config
169*lpss_get_config(const struct driver_data *drv_data)
170{
171 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
172}
173
Mika Westerberga0d26422013-01-22 12:26:32 +0200174static bool is_lpss_ssp(const struct driver_data *drv_data)
175{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300176 switch (drv_data->ssp_type) {
177 case LPSS_LPT_SSP:
178 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200179 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300180 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200181 case LPSS_BXT_SSP:
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +0300182 case LPSS_CNL_SSP:
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300183 return true;
184 default:
185 return false;
186 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200187}
188
Weike Chene5262d02014-11-26 02:35:10 -0800189static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
190{
191 return drv_data->ssp_type == QUARK_X1000_SSP;
192}
193
Weike Chen4fdb2422014-10-08 08:50:22 -0700194static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
195{
196 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800197 case QUARK_X1000_SSP:
198 return QUARK_X1000_SSCR1_CHANGE_MASK;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300199 case CE4100_SSP:
200 return CE4100_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700201 default:
202 return SSCR1_CHANGE_MASK;
203 }
204}
205
206static u32
207pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
208{
209 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800210 case QUARK_X1000_SSP:
211 return RX_THRESH_QUARK_X1000_DFLT;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300212 case CE4100_SSP:
213 return RX_THRESH_CE4100_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700214 default:
215 return RX_THRESH_DFLT;
216 }
217}
218
219static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
220{
Weike Chen4fdb2422014-10-08 08:50:22 -0700221 u32 mask;
222
223 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800224 case QUARK_X1000_SSP:
225 mask = QUARK_X1000_SSSR_TFL_MASK;
226 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300227 case CE4100_SSP:
228 mask = CE4100_SSSR_TFL_MASK;
229 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700230 default:
231 mask = SSSR_TFL_MASK;
232 break;
233 }
234
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200235 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700236}
237
238static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
239 u32 *sccr1_reg)
240{
241 u32 mask;
242
243 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800244 case QUARK_X1000_SSP:
245 mask = QUARK_X1000_SSCR1_RFT;
246 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300247 case CE4100_SSP:
248 mask = CE4100_SSCR1_RFT;
249 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700250 default:
251 mask = SSCR1_RFT;
252 break;
253 }
254 *sccr1_reg &= ~mask;
255}
256
257static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
258 u32 *sccr1_reg, u32 threshold)
259{
260 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800261 case QUARK_X1000_SSP:
262 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
263 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300264 case CE4100_SSP:
265 *sccr1_reg |= CE4100_SSCR1_RxTresh(threshold);
266 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700267 default:
268 *sccr1_reg |= SSCR1_RxTresh(threshold);
269 break;
270 }
271}
272
273static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
274 u32 clk_div, u8 bits)
275{
276 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800277 case QUARK_X1000_SSP:
278 return clk_div
279 | QUARK_X1000_SSCR0_Motorola
280 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
281 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700282 default:
283 return clk_div
284 | SSCR0_Motorola
285 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
286 | SSCR0_SSE
287 | (bits > 16 ? SSCR0_EDSS : 0);
288 }
289}
290
Mika Westerberga0d26422013-01-22 12:26:32 +0200291/*
292 * Read and write LPSS SSP private registers. Caller must first check that
293 * is_lpss_ssp() returns true before these can be called.
294 */
295static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
296{
297 WARN_ON(!drv_data->lpss_base);
298 return readl(drv_data->lpss_base + offset);
299}
300
301static void __lpss_ssp_write_priv(struct driver_data *drv_data,
302 unsigned offset, u32 value)
303{
304 WARN_ON(!drv_data->lpss_base);
305 writel(value, drv_data->lpss_base + offset);
306}
307
308/*
309 * lpss_ssp_setup - perform LPSS SSP specific setup
310 * @drv_data: pointer to the driver private data
311 *
312 * Perform LPSS SSP specific setup. This function must be called first if
313 * one is going to use LPSS SSP private registers.
314 */
315static void lpss_ssp_setup(struct driver_data *drv_data)
316{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300317 const struct lpss_config *config;
318 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200319
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300320 config = lpss_get_config(drv_data);
321 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200322
323 /* Enable software chip select control */
Jarkko Nikula0e897212015-10-22 16:44:42 +0300324 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200325 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
326 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300327 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200328
329 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300330 if (drv_data->master_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300331 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300332
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300333 if (config->reg_general >= 0) {
334 value = __lpss_ssp_read_priv(drv_data,
335 config->reg_general);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200336 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300337 __lpss_ssp_write_priv(drv_data,
338 config->reg_general, value);
339 }
Mika Westerberg1de70612013-07-03 13:25:06 +0300340 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200341}
342
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200343static void lpss_ssp_select_cs(struct driver_data *drv_data,
344 const struct lpss_config *config)
345{
346 u32 value, cs;
347
348 if (!config->cs_sel_mask)
349 return;
350
351 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
352
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300353 cs = drv_data->master->cur_msg->spi->chip_select;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200354 cs <<= config->cs_sel_shift;
355 if (cs != (value & config->cs_sel_mask)) {
356 /*
357 * When switching another chip select output active the
358 * output must be selected first and wait 2 ssp_clk cycles
359 * before changing state to active. Otherwise a short
360 * glitch will occur on the previous chip select since
361 * output select is latched but state control is not.
362 */
363 value &= ~config->cs_sel_mask;
364 value |= cs;
365 __lpss_ssp_write_priv(drv_data,
366 config->reg_cs_ctrl, value);
367 ndelay(1000000000 /
368 (drv_data->master->max_speed_hz / 2));
369 }
370}
371
Mika Westerberga0d26422013-01-22 12:26:32 +0200372static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
373{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300374 const struct lpss_config *config;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200375 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200376
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300377 config = lpss_get_config(drv_data);
378
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200379 if (enable)
380 lpss_ssp_select_cs(drv_data, config);
381
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300382 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200383 if (enable)
Jarkko Nikula624ea722015-10-28 15:13:39 +0200384 value &= ~LPSS_CS_CONTROL_CS_HIGH;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200385 else
Jarkko Nikula624ea722015-10-28 15:13:39 +0200386 value |= LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300387 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200388}
389
Eric Miaoa7bb3902009-04-06 19:00:54 -0700390static void cs_assert(struct driver_data *drv_data)
391{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300392 struct chip_data *chip =
393 spi_get_ctldata(drv_data->master->cur_msg->spi);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700394
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800395 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikula96579a42016-09-07 17:04:07 +0300396 pxa2xx_spi_write(drv_data, SSSR, chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800397 return;
398 }
399
Eric Miaoa7bb3902009-04-06 19:00:54 -0700400 if (chip->cs_control) {
401 chip->cs_control(PXA2XX_CS_ASSERT);
402 return;
403 }
404
Jan Kiszkac18d9252017-08-03 13:40:32 +0200405 if (chip->gpiod_cs) {
406 gpiod_set_value(chip->gpiod_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200407 return;
408 }
409
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200410 if (is_lpss_ssp(drv_data))
411 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700412}
413
414static void cs_deassert(struct driver_data *drv_data)
415{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300416 struct chip_data *chip =
417 spi_get_ctldata(drv_data->master->cur_msg->spi);
Jarkko Nikula104e51a2018-02-09 16:31:07 +0200418 unsigned long timeout;
Eric Miaoa7bb3902009-04-06 19:00:54 -0700419
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800420 if (drv_data->ssp_type == CE4100_SSP)
421 return;
422
Jarkko Nikula104e51a2018-02-09 16:31:07 +0200423 /* Wait until SSP becomes idle before deasserting the CS */
424 timeout = jiffies + msecs_to_jiffies(10);
425 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
426 !time_after(jiffies, timeout))
427 cpu_relax();
428
Eric Miaoa7bb3902009-04-06 19:00:54 -0700429 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300430 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700431 return;
432 }
433
Jan Kiszkac18d9252017-08-03 13:40:32 +0200434 if (chip->gpiod_cs) {
435 gpiod_set_value(chip->gpiod_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200436 return;
437 }
438
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200439 if (is_lpss_ssp(drv_data))
440 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700441}
442
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200443int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800444{
445 unsigned long limit = loops_per_jiffy << 1;
446
Stephen Streete0c99052006-03-07 23:53:24 -0800447 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200448 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
449 pxa2xx_spi_read(drv_data, SSDR);
450 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800451 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800452
453 return limit;
454}
455
Stephen Street8d94cc52006-12-10 02:18:54 -0800456static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800457{
Stephen Street9708c122006-03-28 14:05:23 -0800458 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800459
Weike Chen4fdb2422014-10-08 08:50:22 -0700460 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800461 || (drv_data->tx == drv_data->tx_end))
462 return 0;
463
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200464 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800465 drv_data->tx += n_bytes;
466
467 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800468}
469
Stephen Street8d94cc52006-12-10 02:18:54 -0800470static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800471{
Stephen Street9708c122006-03-28 14:05:23 -0800472 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800473
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200474 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
475 && (drv_data->rx < drv_data->rx_end)) {
476 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800477 drv_data->rx += n_bytes;
478 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800479
480 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800481}
482
Stephen Street8d94cc52006-12-10 02:18:54 -0800483static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800484{
Weike Chen4fdb2422014-10-08 08:50:22 -0700485 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800486 || (drv_data->tx == drv_data->tx_end))
487 return 0;
488
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200489 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800490 ++drv_data->tx;
491
492 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800493}
494
Stephen Street8d94cc52006-12-10 02:18:54 -0800495static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800496{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200497 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
498 && (drv_data->rx < drv_data->rx_end)) {
499 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800500 ++drv_data->rx;
501 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800502
503 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800504}
505
Stephen Street8d94cc52006-12-10 02:18:54 -0800506static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800507{
Weike Chen4fdb2422014-10-08 08:50:22 -0700508 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800509 || (drv_data->tx == drv_data->tx_end))
510 return 0;
511
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200512 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800513 drv_data->tx += 2;
514
515 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800516}
517
Stephen Street8d94cc52006-12-10 02:18:54 -0800518static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800519{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200520 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
521 && (drv_data->rx < drv_data->rx_end)) {
522 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800523 drv_data->rx += 2;
524 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800525
526 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800527}
Stephen Street8d94cc52006-12-10 02:18:54 -0800528
529static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800530{
Weike Chen4fdb2422014-10-08 08:50:22 -0700531 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800532 || (drv_data->tx == drv_data->tx_end))
533 return 0;
534
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200535 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800536 drv_data->tx += 4;
537
538 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800539}
540
Stephen Street8d94cc52006-12-10 02:18:54 -0800541static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800542{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200543 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
544 && (drv_data->rx < drv_data->rx_end)) {
545 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800546 drv_data->rx += 4;
547 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800548
549 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800550}
551
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200552void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800553{
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300554 struct spi_message *msg = drv_data->master->cur_msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800555 struct spi_transfer *trans = drv_data->cur_transfer;
556
557 /* Move to next transfer */
558 if (trans->transfer_list.next != &msg->transfers) {
559 drv_data->cur_transfer =
560 list_entry(trans->transfer_list.next,
561 struct spi_transfer,
562 transfer_list);
563 return RUNNING_STATE;
564 } else
565 return DONE_STATE;
566}
567
Stephen Streete0c99052006-03-07 23:53:24 -0800568/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700569static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800570{
571 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700572 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800573
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300574 msg = drv_data->master->cur_msg;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700575 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700576
Axel Lin23e2c2a2014-02-12 22:13:27 +0800577 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800578 transfer_list);
579
Ned Forrester84235972008-09-13 02:33:17 -0700580 /* Delay if requested before any change in chip select */
581 if (last_transfer->delay_usecs)
582 udelay(last_transfer->delay_usecs);
583
584 /* Drop chip select UNLESS cs_change is true or we are returning
585 * a message with an error, or next message is for another chip
586 */
Stephen Streete0c99052006-03-07 23:53:24 -0800587 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700588 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700589 else {
590 struct spi_message *next_msg;
591
592 /* Holding of cs was hinted, but we need to make sure
593 * the next message is for the same chip. Don't waste
594 * time with the following tests unless this was hinted.
595 *
596 * We cannot postpone this until pump_messages, because
597 * after calling msg->complete (below) the driver that
598 * sent the current message could be unloaded, which
599 * could invalidate the cs_control() callback...
600 */
601
602 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200603 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700604
605 /* see if the next and current messages point
606 * to the same chip
607 */
Christophe Ricarda52db652016-03-20 19:30:17 +0100608 if ((next_msg && next_msg->spi != msg->spi) ||
609 msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700610 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700611 }
Stephen Streete0c99052006-03-07 23:53:24 -0800612
Mika Westerbergc957e8f2014-12-29 10:33:36 +0200613 spi_finalize_current_message(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -0800614}
615
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800616static void reset_sccr1(struct driver_data *drv_data)
617{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300618 struct chip_data *chip =
619 spi_get_ctldata(drv_data->master->cur_msg->spi);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800620 u32 sccr1_reg;
621
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200622 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300623 switch (drv_data->ssp_type) {
624 case QUARK_X1000_SSP:
625 sccr1_reg &= ~QUARK_X1000_SSCR1_RFT;
626 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300627 case CE4100_SSP:
628 sccr1_reg &= ~CE4100_SSCR1_RFT;
629 break;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300630 default:
631 sccr1_reg &= ~SSCR1_RFT;
632 break;
633 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800634 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200635 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800636}
637
Stephen Street8d94cc52006-12-10 02:18:54 -0800638static void int_error_stop(struct driver_data *drv_data, const char* msg)
639{
Stephen Street8d94cc52006-12-10 02:18:54 -0800640 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800641 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800642 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800643 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200644 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200645 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200646 pxa2xx_spi_write(drv_data, SSCR0,
647 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800648
649 dev_err(&drv_data->pdev->dev, "%s\n", msg);
650
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300651 drv_data->master->cur_msg->state = ERROR_STATE;
Stephen Street8d94cc52006-12-10 02:18:54 -0800652 tasklet_schedule(&drv_data->pump_transfers);
653}
654
655static void int_transfer_complete(struct driver_data *drv_data)
656{
Jarkko Nikula07550df2016-02-04 12:30:56 +0200657 /* Clear and disable interrupts */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800658 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800659 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800660 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200661 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800662
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300663 /* Update total byte transferred return count actual bytes read */
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300664 drv_data->master->cur_msg->actual_length += drv_data->len -
Stephen Street8d94cc52006-12-10 02:18:54 -0800665 (drv_data->rx_end - drv_data->rx);
666
Ned Forrester84235972008-09-13 02:33:17 -0700667 /* Transfer delays and chip select release are
668 * handled in pump_transfers or giveback
669 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800670
671 /* Move to next transfer */
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300672 drv_data->master->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800673
674 /* Schedule transfer tasklet */
675 tasklet_schedule(&drv_data->pump_transfers);
676}
677
Stephen Streete0c99052006-03-07 23:53:24 -0800678static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
679{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200680 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
681 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800682
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200683 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800684
Stephen Street8d94cc52006-12-10 02:18:54 -0800685 if (irq_status & SSSR_ROR) {
686 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
687 return IRQ_HANDLED;
688 }
Stephen Streete0c99052006-03-07 23:53:24 -0800689
Stephen Street8d94cc52006-12-10 02:18:54 -0800690 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200691 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800692 if (drv_data->read(drv_data)) {
693 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800694 return IRQ_HANDLED;
695 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800696 }
Stephen Streete0c99052006-03-07 23:53:24 -0800697
Stephen Street8d94cc52006-12-10 02:18:54 -0800698 /* Drain rx fifo, Fill tx fifo and prevent overruns */
699 do {
700 if (drv_data->read(drv_data)) {
701 int_transfer_complete(drv_data);
702 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800703 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800704 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800705
Stephen Street8d94cc52006-12-10 02:18:54 -0800706 if (drv_data->read(drv_data)) {
707 int_transfer_complete(drv_data);
708 return IRQ_HANDLED;
709 }
Stephen Streete0c99052006-03-07 23:53:24 -0800710
Stephen Street8d94cc52006-12-10 02:18:54 -0800711 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800712 u32 bytes_left;
713 u32 sccr1_reg;
714
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200715 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800716 sccr1_reg &= ~SSCR1_TIE;
717
718 /*
719 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300720 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800721 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800722 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700723 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800724
Weike Chen4fdb2422014-10-08 08:50:22 -0700725 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800726
727 bytes_left = drv_data->rx_end - drv_data->rx;
728 switch (drv_data->n_bytes) {
729 case 4:
730 bytes_left >>= 1;
731 case 2:
732 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800733 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800734
Weike Chen4fdb2422014-10-08 08:50:22 -0700735 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
736 if (rx_thre > bytes_left)
737 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800738
Weike Chen4fdb2422014-10-08 08:50:22 -0700739 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800740 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200741 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800742 }
743
Stephen Street5daa3ba2006-05-20 15:00:19 -0700744 /* We did something */
745 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800746}
747
Jan Kiszkab0312482017-01-16 19:44:54 +0100748static void handle_bad_msg(struct driver_data *drv_data)
749{
750 pxa2xx_spi_write(drv_data, SSCR0,
751 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
752 pxa2xx_spi_write(drv_data, SSCR1,
753 pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1);
754 if (!pxa25x_ssp_comp(drv_data))
755 pxa2xx_spi_write(drv_data, SSTO, 0);
756 write_SSSR_CS(drv_data, drv_data->clear_sr);
757
758 dev_err(&drv_data->pdev->dev,
759 "bad message state in interrupt handler\n");
760}
761
David Howells7d12e782006-10-05 14:55:46 +0100762static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800763{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400764 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200765 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800766 u32 mask = drv_data->mask_sr;
767 u32 status;
768
Mika Westerberg7d94a502013-01-22 12:26:30 +0200769 /*
770 * The IRQ might be shared with other peripherals so we must first
771 * check that are we RPM suspended or not. If we are we assume that
772 * the IRQ was not for us (we shouldn't be RPM suspended when the
773 * interrupt is enabled).
774 */
775 if (pm_runtime_suspended(&drv_data->pdev->dev))
776 return IRQ_NONE;
777
Mika Westerberg269e4a42013-09-04 13:37:43 +0300778 /*
779 * If the device is not yet in RPM suspended state and we get an
780 * interrupt that is meant for another device, check if status bits
781 * are all set to one. That means that the device is already
782 * powered off.
783 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200784 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300785 if (status == ~0)
786 return IRQ_NONE;
787
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200788 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800789
790 /* Ignore possible writes if we don't need to write */
791 if (!(sccr1_reg & SSCR1_TIE))
792 mask &= ~SSSR_TFS;
793
Tan, Jui Nee02bc9332015-09-01 10:22:51 +0800794 /* Ignore RX timeout interrupt if it is disabled */
795 if (!(sccr1_reg & SSCR1_TINTE))
796 mask &= ~SSSR_TINT;
797
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800798 if (!(status & mask))
799 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800800
Jan Kiszkae51e9b92017-01-21 10:06:38 +0100801 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg & ~drv_data->int_cr1);
802 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
803
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300804 if (!drv_data->master->cur_msg) {
Jan Kiszkab0312482017-01-16 19:44:54 +0100805 handle_bad_msg(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800806 /* Never fail */
807 return IRQ_HANDLED;
808 }
809
810 return drv_data->transfer_handler(drv_data);
811}
812
Weike Chene5262d02014-11-26 02:35:10 -0800813/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200814 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
815 * input frequency by fractions of 2^24. It also has a divider by 5.
816 *
817 * There are formulas to get baud rate value for given input frequency and
818 * divider parameters, such as DDS_CLK_RATE and SCR:
819 *
820 * Fsys = 200MHz
821 *
822 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
823 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
824 *
825 * DDS_CLK_RATE either 2^n or 2^n / 5.
826 * SCR is in range 0 .. 255
827 *
828 * Divisor = 5^i * 2^j * 2 * k
829 * i = [0, 1] i = 1 iff j = 0 or j > 3
830 * j = [0, 23] j = 0 iff i = 1
831 * k = [1, 256]
832 * Special case: j = 0, i = 1: Divisor = 2 / 5
833 *
834 * Accordingly to the specification the recommended values for DDS_CLK_RATE
835 * are:
836 * Case 1: 2^n, n = [0, 23]
837 * Case 2: 2^24 * 2 / 5 (0x666666)
838 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
839 *
840 * In all cases the lowest possible value is better.
841 *
842 * The function calculates parameters for all cases and chooses the one closest
843 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800844 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200845static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800846{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200847 unsigned long xtal = 200000000;
848 unsigned long fref = xtal / 2; /* mandatory division by 2,
849 see (2) */
850 /* case 3 */
851 unsigned long fref1 = fref / 2; /* case 1 */
852 unsigned long fref2 = fref * 2 / 5; /* case 2 */
853 unsigned long scale;
854 unsigned long q, q1, q2;
855 long r, r1, r2;
856 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800857
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200858 /* Case 1 */
859
860 /* Set initial value for DDS_CLK_RATE */
861 mul = (1 << 24) >> 1;
862
863 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300864 q1 = DIV_ROUND_UP(fref1, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200865
866 /* Scale q1 if it's too big */
867 if (q1 > 256) {
868 /* Scale q1 to range [1, 512] */
869 scale = fls_long(q1 - 1);
870 if (scale > 9) {
871 q1 >>= scale - 9;
872 mul >>= scale - 9;
873 }
874
875 /* Round the result if we have a remainder */
876 q1 += q1 & 1;
877 }
878
879 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
880 scale = __ffs(q1);
881 q1 >>= scale;
882 mul >>= scale;
883
884 /* Get the remainder */
885 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
886
887 /* Case 2 */
888
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300889 q2 = DIV_ROUND_UP(fref2, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200890 r2 = abs(fref2 / q2 - rate);
891
892 /*
893 * Choose the best between two: less remainder we have the better. We
894 * can't go case 2 if q2 is greater than 256 since SCR register can
895 * hold only values 0 .. 255.
896 */
897 if (r2 >= r1 || q2 > 256) {
898 /* case 1 is better */
899 r = r1;
900 q = q1;
901 } else {
902 /* case 2 is better */
903 r = r2;
904 q = q2;
905 mul = (1 << 24) * 2 / 5;
906 }
907
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300908 /* Check case 3 only if the divisor is big enough */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200909 if (fref / rate >= 80) {
910 u64 fssp;
911 u32 m;
912
913 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300914 q1 = DIV_ROUND_UP(fref, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200915 m = (1 << 24) / q1;
916
917 /* Get the remainder */
918 fssp = (u64)fref * m;
919 do_div(fssp, 1 << 24);
920 r1 = abs(fssp - rate);
921
922 /* Choose this one if it suits better */
923 if (r1 < r) {
924 /* case 3 is better */
925 q = 1;
926 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800927 }
928 }
929
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200930 *dds = mul;
931 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800932}
933
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200934static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800935{
Jarkko Nikula0eca7cf2015-09-25 10:27:17 +0300936 unsigned long ssp_clk = drv_data->master->max_speed_hz;
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200937 const struct ssp_device *ssp = drv_data->ssp;
938
939 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800940
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800941 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200942 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800943 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200944 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800945}
946
Weike Chene5262d02014-11-26 02:35:10 -0800947static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300948 int rate)
Weike Chene5262d02014-11-26 02:35:10 -0800949{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300950 struct chip_data *chip =
951 spi_get_ctldata(drv_data->master->cur_msg->spi);
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200952 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800953
954 switch (drv_data->ssp_type) {
955 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200956 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300957 break;
Weike Chene5262d02014-11-26 02:35:10 -0800958 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200959 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300960 break;
Weike Chene5262d02014-11-26 02:35:10 -0800961 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200962 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800963}
964
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +0200965static bool pxa2xx_spi_can_dma(struct spi_controller *master,
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300966 struct spi_device *spi,
967 struct spi_transfer *xfer)
968{
969 struct chip_data *chip = spi_get_ctldata(spi);
970
971 return chip->enable_dma &&
972 xfer->len <= MAX_DMA_LEN &&
973 xfer->len >= chip->dma_burst_size;
974}
975
Stephen Streete0c99052006-03-07 23:53:24 -0800976static void pump_transfers(unsigned long data)
977{
978 struct driver_data *drv_data = (struct driver_data *)data;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +0200979 struct spi_controller *master = drv_data->master;
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +0300980 struct spi_message *message = master->cur_msg;
Jarkko Nikula96579a42016-09-07 17:04:07 +0300981 struct chip_data *chip = spi_get_ctldata(message->spi);
982 u32 dma_thresh = chip->dma_threshold;
983 u32 dma_burst = chip->dma_burst_size;
984 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Jarkko Nikulabffc9672016-09-07 17:04:05 +0300985 struct spi_transfer *transfer;
986 struct spi_transfer *previous;
Jarkko Nikulabffc9672016-09-07 17:04:05 +0300987 u32 clk_div;
988 u8 bits;
989 u32 speed;
Stephen Street9708c122006-03-28 14:05:23 -0800990 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800991 u32 cr1;
Andy Shevchenko7d1f1bf2016-03-24 15:35:42 +0200992 int err;
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300993 int dma_mapped;
Stephen Streete0c99052006-03-07 23:53:24 -0800994
995 /* Get current state information */
Stephen Streete0c99052006-03-07 23:53:24 -0800996 transfer = drv_data->cur_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800997
998 /* Handle for abort */
999 if (message->state == ERROR_STATE) {
1000 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -07001001 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001002 return;
1003 }
1004
1005 /* Handle end of message */
1006 if (message->state == DONE_STATE) {
1007 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -07001008 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001009 return;
1010 }
1011
Ned Forrester84235972008-09-13 02:33:17 -07001012 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -08001013 if (message->state == RUNNING_STATE) {
1014 previous = list_entry(transfer->transfer_list.prev,
1015 struct spi_transfer,
1016 transfer_list);
1017 if (previous->delay_usecs)
1018 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -07001019
1020 /* Drop chip select only if cs_change is requested */
1021 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -07001022 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001023 }
1024
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001025 /* Check if we can DMA this transfer */
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001026 if (transfer->len > MAX_DMA_LEN && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -07001027
1028 /* reject already-mapped transfers; PIO won't always work */
1029 if (message->is_dma_mapped
1030 || transfer->rx_dma || transfer->tx_dma) {
1031 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001032 "pump_transfers: mapped transfer length of "
1033 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -07001034 transfer->len, MAX_DMA_LEN);
1035 message->status = -EINVAL;
1036 giveback(drv_data);
1037 return;
1038 }
1039
1040 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001041 dev_warn_ratelimited(&message->spi->dev,
1042 "pump_transfers: DMA disabled for transfer length %ld "
1043 "greater than %d\n",
1044 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -08001045 }
1046
Stephen Streete0c99052006-03-07 23:53:24 -08001047 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001048 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -08001049 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
1050 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -07001051 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001052 return;
1053 }
Stephen Street9708c122006-03-28 14:05:23 -08001054 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -08001055 drv_data->tx = (void *)transfer->tx_buf;
1056 drv_data->tx_end = drv_data->tx + transfer->len;
1057 drv_data->rx = transfer->rx_buf;
1058 drv_data->rx_end = drv_data->rx + transfer->len;
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001059 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -08001060 drv_data->write = drv_data->tx ? chip->write : null_writer;
1061 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -08001062
1063 /* Change speed and bit per word on a per transfer */
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001064 bits = transfer->bits_per_word;
1065 speed = transfer->speed_hz;
Stephen Street9708c122006-03-28 14:05:23 -08001066
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +03001067 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -08001068
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001069 if (bits <= 8) {
1070 drv_data->n_bytes = 1;
1071 drv_data->read = drv_data->read != null_reader ?
1072 u8_reader : null_reader;
1073 drv_data->write = drv_data->write != null_writer ?
1074 u8_writer : null_writer;
1075 } else if (bits <= 16) {
1076 drv_data->n_bytes = 2;
1077 drv_data->read = drv_data->read != null_reader ?
1078 u16_reader : null_reader;
1079 drv_data->write = drv_data->write != null_writer ?
1080 u16_writer : null_writer;
1081 } else if (bits <= 32) {
1082 drv_data->n_bytes = 4;
1083 drv_data->read = drv_data->read != null_reader ?
1084 u32_reader : null_reader;
1085 drv_data->write = drv_data->write != null_writer ?
1086 u32_writer : null_writer;
Stephen Street9708c122006-03-28 14:05:23 -08001087 }
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001088 /*
1089 * if bits/word is changed in dma mode, then must check the
1090 * thresholds and burst also
1091 */
1092 if (chip->enable_dma) {
1093 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
1094 message->spi,
1095 bits, &dma_burst,
1096 &dma_thresh))
1097 dev_warn_ratelimited(&message->spi->dev,
1098 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
1099 }
1100
Stephen Streete0c99052006-03-07 23:53:24 -08001101 message->state = RUNNING_STATE;
1102
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001103 dma_mapped = master->can_dma &&
1104 master->can_dma(master, message->spi, transfer) &&
1105 master->cur_msg_mapped;
1106 if (dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -08001107
1108 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001109 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -08001110
Andy Shevchenko7d1f1bf2016-03-24 15:35:42 +02001111 err = pxa2xx_spi_dma_prepare(drv_data, dma_burst);
1112 if (err) {
1113 message->status = err;
1114 giveback(drv_data);
1115 return;
1116 }
Stephen Streete0c99052006-03-07 23:53:24 -08001117
Stephen Street8d94cc52006-12-10 02:18:54 -08001118 /* Clear status and start DMA engine */
1119 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001120 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001121
1122 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001123 } else {
1124 /* Ensure we have the correct interrupt handler */
1125 drv_data->transfer_handler = interrupt_transfer;
1126
Stephen Street8d94cc52006-12-10 02:18:54 -08001127 /* Clear status */
1128 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001129 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -08001130 }
1131
Jarkko Nikulaee036722016-01-26 15:33:21 +02001132 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1133 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1134 if (!pxa25x_ssp_comp(drv_data))
1135 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
Jarkko Nikula2d7537d2016-06-21 13:21:33 +03001136 master->max_speed_hz
Jarkko Nikulaee036722016-01-26 15:33:21 +02001137 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001138 dma_mapped ? "DMA" : "PIO");
Jarkko Nikulaee036722016-01-26 15:33:21 +02001139 else
1140 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
Jarkko Nikula2d7537d2016-06-21 13:21:33 +03001141 master->max_speed_hz / 2
Jarkko Nikulaee036722016-01-26 15:33:21 +02001142 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001143 dma_mapped ? "DMA" : "PIO");
Jarkko Nikulaee036722016-01-26 15:33:21 +02001144
Mika Westerberga0d26422013-01-22 12:26:32 +02001145 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001146 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1147 != chip->lpss_rx_threshold)
1148 pxa2xx_spi_write(drv_data, SSIRF,
1149 chip->lpss_rx_threshold);
1150 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1151 != chip->lpss_tx_threshold)
1152 pxa2xx_spi_write(drv_data, SSITF,
1153 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +02001154 }
1155
Weike Chene5262d02014-11-26 02:35:10 -08001156 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001157 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1158 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -08001159
Stephen Street8d94cc52006-12-10 02:18:54 -08001160 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001161 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1162 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1163 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -08001164 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001165 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001166 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001167 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001168 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001169 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001170 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001171 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001172
Stephen Street8d94cc52006-12-10 02:18:54 -08001173 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001174 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001175 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001176 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001177
Eric Miaoa7bb3902009-04-06 19:00:54 -07001178 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001179
1180 /* after chip select, release the data by enabling service
1181 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001182 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -08001183}
1184
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001185static int pxa2xx_spi_transfer_one_message(struct spi_controller *master,
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001186 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001187{
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001188 struct driver_data *drv_data = spi_controller_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001189
Stephen Streete0c99052006-03-07 23:53:24 -08001190 /* Initial message state*/
Jarkko Nikula4fc0caa2016-09-07 17:04:06 +03001191 msg->state = START_STATE;
1192 drv_data->cur_transfer = list_entry(msg->transfers.next,
Stephen Streete0c99052006-03-07 23:53:24 -08001193 struct spi_transfer,
1194 transfer_list);
1195
Stephen Streete0c99052006-03-07 23:53:24 -08001196 /* Mark as busy and launch transfers */
1197 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -08001198 return 0;
1199}
1200
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001201static int pxa2xx_spi_unprepare_transfer(struct spi_controller *master)
Mika Westerberg7d94a502013-01-22 12:26:30 +02001202{
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001203 struct driver_data *drv_data = spi_controller_get_devdata(master);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001204
1205 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001206 pxa2xx_spi_write(drv_data, SSCR0,
1207 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001208
Mika Westerberg7d94a502013-01-22 12:26:30 +02001209 return 0;
1210}
1211
Eric Miaoa7bb3902009-04-06 19:00:54 -07001212static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1213 struct pxa2xx_spi_chip *chip_info)
1214{
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001215 struct driver_data *drv_data =
1216 spi_controller_get_devdata(spi->controller);
Jan Kiszkac18d9252017-08-03 13:40:32 +02001217 struct gpio_desc *gpiod;
Eric Miaoa7bb3902009-04-06 19:00:54 -07001218 int err = 0;
1219
Mika Westerberg99f499c2016-09-26 15:19:50 +03001220 if (chip == NULL)
1221 return 0;
1222
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001223 if (drv_data->cs_gpiods) {
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001224 gpiod = drv_data->cs_gpiods[spi->chip_select];
1225 if (gpiod) {
Jan Kiszkac18d9252017-08-03 13:40:32 +02001226 chip->gpiod_cs = gpiod;
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001227 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1228 gpiod_set_value(gpiod, chip->gpio_cs_inverted);
Mika Westerberg99f499c2016-09-26 15:19:50 +03001229 }
1230
1231 return 0;
1232 }
1233
1234 if (chip_info == NULL)
Eric Miaoa7bb3902009-04-06 19:00:54 -07001235 return 0;
1236
1237 /* NOTE: setup() can be called multiple times, possibly with
1238 * different chip_info, release previously requested GPIO
1239 */
Jan Kiszkac18d9252017-08-03 13:40:32 +02001240 if (chip->gpiod_cs) {
Mark Browna885eeb2017-12-22 16:15:36 +00001241 gpiod_put(chip->gpiod_cs);
Jan Kiszkac18d9252017-08-03 13:40:32 +02001242 chip->gpiod_cs = NULL;
1243 }
Eric Miaoa7bb3902009-04-06 19:00:54 -07001244
1245 /* If (*cs_control) is provided, ignore GPIO chip select */
1246 if (chip_info->cs_control) {
1247 chip->cs_control = chip_info->cs_control;
1248 return 0;
1249 }
1250
1251 if (gpio_is_valid(chip_info->gpio_cs)) {
1252 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1253 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001254 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1255 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001256 return err;
1257 }
1258
Jan Kiszkac18d9252017-08-03 13:40:32 +02001259 gpiod = gpio_to_desc(chip_info->gpio_cs);
1260 chip->gpiod_cs = gpiod;
Eric Miaoa7bb3902009-04-06 19:00:54 -07001261 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1262
Jan Kiszkac18d9252017-08-03 13:40:32 +02001263 err = gpiod_direction_output(gpiod, !chip->gpio_cs_inverted);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001264 }
1265
1266 return err;
1267}
1268
Stephen Streete0c99052006-03-07 23:53:24 -08001269static int setup(struct spi_device *spi)
1270{
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001271 struct pxa2xx_spi_chip *chip_info;
Stephen Streete0c99052006-03-07 23:53:24 -08001272 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001273 const struct lpss_config *config;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001274 struct driver_data *drv_data =
1275 spi_controller_get_devdata(spi->controller);
Mika Westerberga0d26422013-01-22 12:26:32 +02001276 uint tx_thres, tx_hi_thres, rx_thres;
1277
Weike Chene5262d02014-11-26 02:35:10 -08001278 switch (drv_data->ssp_type) {
1279 case QUARK_X1000_SSP:
1280 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1281 tx_hi_thres = 0;
1282 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1283 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001284 case CE4100_SSP:
1285 tx_thres = TX_THRESH_CE4100_DFLT;
1286 tx_hi_thres = 0;
1287 rx_thres = RX_THRESH_CE4100_DFLT;
1288 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001289 case LPSS_LPT_SSP:
1290 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001291 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001292 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001293 case LPSS_BXT_SSP:
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +03001294 case LPSS_CNL_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001295 config = lpss_get_config(drv_data);
1296 tx_thres = config->tx_threshold_lo;
1297 tx_hi_thres = config->tx_threshold_hi;
1298 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001299 break;
1300 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001301 tx_thres = TX_THRESH_DFLT;
1302 tx_hi_thres = 0;
1303 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001304 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001305 }
Stephen Streete0c99052006-03-07 23:53:24 -08001306
Stephen Street8d94cc52006-12-10 02:18:54 -08001307 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001308 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001309 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001310 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001311 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001312 return -ENOMEM;
1313
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001314 if (drv_data->ssp_type == CE4100_SSP) {
1315 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001316 dev_err(&spi->dev,
1317 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001318 kfree(chip);
1319 return -EINVAL;
1320 }
1321
1322 chip->frm = spi->chip_select;
Jan Kiszkac18d9252017-08-03 13:40:32 +02001323 }
Dan O'Donovanc64e1262016-05-27 19:57:48 +01001324 chip->enable_dma = drv_data->master_info->enable_dma;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001325 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001326 }
1327
Stephen Street8d94cc52006-12-10 02:18:54 -08001328 /* protocol drivers may change the chip settings, so...
1329 * if chip_info exists, use it */
1330 chip_info = spi->controller_data;
1331
Stephen Streete0c99052006-03-07 23:53:24 -08001332 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001333 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001334 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001335 if (chip_info->timeout)
1336 chip->timeout = chip_info->timeout;
1337 if (chip_info->tx_threshold)
1338 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001339 if (chip_info->tx_hi_threshold)
1340 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001341 if (chip_info->rx_threshold)
1342 rx_thres = chip_info->rx_threshold;
Stephen Streete0c99052006-03-07 23:53:24 -08001343 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001344 if (chip_info->enable_loopback)
1345 chip->cr1 = SSCR1_LBM;
1346 }
1347
Mika Westerberga0d26422013-01-22 12:26:32 +02001348 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1349 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1350 | SSITF_TxHiThresh(tx_hi_thres);
1351
Stephen Street8d94cc52006-12-10 02:18:54 -08001352 /* set dma burst and threshold outside of chip_info path so that if
1353 * chip_info goes away after setting chip->enable_dma, the
1354 * burst and threshold can still respond to changes in bits_per_word */
1355 if (chip->enable_dma) {
1356 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001357 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1358 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001359 &chip->dma_burst_size,
1360 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001361 dev_warn(&spi->dev,
1362 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001363 }
1364 }
1365
Weike Chene5262d02014-11-26 02:35:10 -08001366 switch (drv_data->ssp_type) {
1367 case QUARK_X1000_SSP:
1368 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1369 & QUARK_X1000_SSCR1_RFT)
1370 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1371 & QUARK_X1000_SSCR1_TFT);
1372 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001373 case CE4100_SSP:
1374 chip->threshold = (CE4100_SSCR1_RxTresh(rx_thres) & CE4100_SSCR1_RFT) |
1375 (CE4100_SSCR1_TxTresh(tx_thres) & CE4100_SSCR1_TFT);
1376 break;
Weike Chene5262d02014-11-26 02:35:10 -08001377 default:
1378 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1379 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1380 break;
1381 }
1382
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001383 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1384 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1385 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001386
Mika Westerbergb8331722013-01-22 12:26:31 +02001387 if (spi->mode & SPI_LOOP)
1388 chip->cr1 |= SSCR1_LBM;
1389
Stephen Streete0c99052006-03-07 23:53:24 -08001390 if (spi->bits_per_word <= 8) {
1391 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001392 chip->read = u8_reader;
1393 chip->write = u8_writer;
1394 } else if (spi->bits_per_word <= 16) {
1395 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001396 chip->read = u16_reader;
1397 chip->write = u16_writer;
1398 } else if (spi->bits_per_word <= 32) {
Stephen Streete0c99052006-03-07 23:53:24 -08001399 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001400 chip->read = u32_reader;
1401 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001402 }
Stephen Streete0c99052006-03-07 23:53:24 -08001403
1404 spi_set_ctldata(spi, chip);
1405
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001406 if (drv_data->ssp_type == CE4100_SSP)
1407 return 0;
1408
Eric Miaoa7bb3902009-04-06 19:00:54 -07001409 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001410}
1411
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001412static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001413{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001414 struct chip_data *chip = spi_get_ctldata(spi);
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001415 struct driver_data *drv_data =
1416 spi_controller_get_devdata(spi->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001417
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001418 if (!chip)
1419 return;
1420
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001421 if (drv_data->ssp_type != CE4100_SSP && !drv_data->cs_gpiods &&
Jan Kiszkac18d9252017-08-03 13:40:32 +02001422 chip->gpiod_cs)
Mark Browna885eeb2017-12-22 16:15:36 +00001423 gpiod_put(chip->gpiod_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001424
Stephen Streete0c99052006-03-07 23:53:24 -08001425 kfree(chip);
1426}
1427
Jarkko Nikula0db64212015-10-28 15:13:43 +02001428#ifdef CONFIG_PCI
Mika Westerberga3496852013-01-22 12:26:33 +02001429#ifdef CONFIG_ACPI
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001430
Mathias Krause8422ddf2015-06-13 14:22:14 +02001431static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001432 { "INT33C0", LPSS_LPT_SSP },
1433 { "INT33C1", LPSS_LPT_SSP },
1434 { "INT3430", LPSS_LPT_SSP },
1435 { "INT3431", LPSS_LPT_SSP },
1436 { "80860F0E", LPSS_BYT_SSP },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001437 { "8086228E", LPSS_BSW_SSP },
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001438 { },
1439};
1440MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1441
Jarkko Nikula0db64212015-10-28 15:13:43 +02001442static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1443{
1444 unsigned int devid;
1445 int port_id = -1;
1446
1447 if (adev && adev->pnp.unique_id &&
1448 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1449 port_id = devid;
1450 return port_id;
1451}
1452#else /* !CONFIG_ACPI */
1453static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1454{
1455 return -1;
1456}
1457#endif
1458
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001459/*
1460 * PCI IDs of compound devices that integrate both host controller and private
1461 * integrated DMA engine. Please note these are not used in module
1462 * autoloading and probing in this module but matching the LPSS SSP type.
1463 */
1464static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1465 /* SPT-LP */
1466 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1467 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1468 /* SPT-H */
1469 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1470 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
Mika Westerberg704d2b02016-07-04 13:21:07 +03001471 /* KBL-H */
1472 { PCI_VDEVICE(INTEL, 0xa2a9), LPSS_SPT_SSP },
1473 { PCI_VDEVICE(INTEL, 0xa2aa), LPSS_SPT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001474 /* BXT A-Step */
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001475 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1476 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1477 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001478 /* BXT B-Step */
1479 { PCI_VDEVICE(INTEL, 0x1ac2), LPSS_BXT_SSP },
1480 { PCI_VDEVICE(INTEL, 0x1ac4), LPSS_BXT_SSP },
1481 { PCI_VDEVICE(INTEL, 0x1ac6), LPSS_BXT_SSP },
David E. Boxe18a80a2017-01-19 16:25:21 +02001482 /* GLK */
1483 { PCI_VDEVICE(INTEL, 0x31c2), LPSS_BXT_SSP },
1484 { PCI_VDEVICE(INTEL, 0x31c4), LPSS_BXT_SSP },
1485 { PCI_VDEVICE(INTEL, 0x31c6), LPSS_BXT_SSP },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001486 /* APL */
1487 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1488 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1489 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +03001490 /* CNL-LP */
1491 { PCI_VDEVICE(INTEL, 0x9daa), LPSS_CNL_SSP },
1492 { PCI_VDEVICE(INTEL, 0x9dab), LPSS_CNL_SSP },
1493 { PCI_VDEVICE(INTEL, 0x9dfb), LPSS_CNL_SSP },
1494 /* CNL-H */
1495 { PCI_VDEVICE(INTEL, 0xa32a), LPSS_CNL_SSP },
1496 { PCI_VDEVICE(INTEL, 0xa32b), LPSS_CNL_SSP },
1497 { PCI_VDEVICE(INTEL, 0xa37b), LPSS_CNL_SSP },
Axel Lin94e5c232015-08-04 13:52:22 +08001498 { },
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001499};
1500
1501static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1502{
1503 struct device *dev = param;
1504
1505 if (dev != chan->device->dev->parent)
1506 return false;
1507
1508 return true;
1509}
1510
Mika Westerberga3496852013-01-22 12:26:33 +02001511static struct pxa2xx_spi_master *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001512pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001513{
1514 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001515 struct acpi_device *adev;
1516 struct ssp_device *ssp;
1517 struct resource *res;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001518 const struct acpi_device_id *adev_id = NULL;
1519 const struct pci_device_id *pcidev_id = NULL;
Jarkko Nikula3b8b6d02015-10-22 16:44:41 +03001520 int type;
Mika Westerberga3496852013-01-22 12:26:33 +02001521
Jarkko Nikulab9f69402015-09-25 10:27:18 +03001522 adev = ACPI_COMPANION(&pdev->dev);
Mika Westerberga3496852013-01-22 12:26:33 +02001523
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001524 if (dev_is_pci(pdev->dev.parent))
1525 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1526 to_pci_dev(pdev->dev.parent));
Jarkko Nikula0db64212015-10-28 15:13:43 +02001527 else if (adev)
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001528 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1529 &pdev->dev);
Jarkko Nikula0db64212015-10-28 15:13:43 +02001530 else
1531 return NULL;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001532
1533 if (adev_id)
1534 type = (int)adev_id->driver_data;
1535 else if (pcidev_id)
1536 type = (int)pcidev_id->driver_data;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001537 else
1538 return NULL;
1539
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001540 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001541 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001542 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001543
1544 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1545 if (!res)
1546 return NULL;
1547
1548 ssp = &pdata->ssp;
1549
1550 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301551 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1552 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001553 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001554
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001555 if (pcidev_id) {
1556 pdata->tx_param = pdev->dev.parent;
1557 pdata->rx_param = pdev->dev.parent;
1558 pdata->dma_filter = pxa2xx_spi_idma_filter;
1559 }
1560
Mika Westerberga3496852013-01-22 12:26:33 +02001561 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1562 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001563 ssp->type = type;
Mika Westerberga3496852013-01-22 12:26:33 +02001564 ssp->pdev = pdev;
Jarkko Nikula0db64212015-10-28 15:13:43 +02001565 ssp->port_id = pxa2xx_spi_get_port_id(adev);
Mika Westerberga3496852013-01-22 12:26:33 +02001566
1567 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001568 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001569
1570 return pdata;
1571}
1572
Jarkko Nikula0db64212015-10-28 15:13:43 +02001573#else /* !CONFIG_PCI */
Mika Westerberga3496852013-01-22 12:26:33 +02001574static inline struct pxa2xx_spi_master *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001575pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001576{
1577 return NULL;
1578}
1579#endif
1580
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001581static int pxa2xx_spi_fw_translate_cs(struct spi_controller *master,
1582 unsigned int cs)
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001583{
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001584 struct driver_data *drv_data = spi_controller_get_devdata(master);
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001585
1586 if (has_acpi_companion(&drv_data->pdev->dev)) {
1587 switch (drv_data->ssp_type) {
1588 /*
1589 * For Atoms the ACPI DeviceSelection used by the Windows
1590 * driver starts from 1 instead of 0 so translate it here
1591 * to match what Linux expects.
1592 */
1593 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001594 case LPSS_BSW_SSP:
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001595 return cs - 1;
1596
1597 default:
1598 break;
1599 }
1600 }
1601
1602 return cs;
1603}
1604
Grant Likelyfd4a3192012-12-07 16:57:14 +00001605static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001606{
1607 struct device *dev = &pdev->dev;
1608 struct pxa2xx_spi_master *platform_info;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001609 struct spi_controller *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001610 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001611 struct ssp_device *ssp;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001612 const struct lpss_config *config;
Mika Westerberg99f499c2016-09-26 15:19:50 +03001613 int status, count;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001614 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001615
Mika Westerberg851bacf2013-01-07 12:44:33 +02001616 platform_info = dev_get_platdata(dev);
1617 if (!platform_info) {
Jarkko Nikula0db64212015-10-28 15:13:43 +02001618 platform_info = pxa2xx_spi_init_pdata(pdev);
Mika Westerberga3496852013-01-22 12:26:33 +02001619 if (!platform_info) {
1620 dev_err(&pdev->dev, "missing platform data\n");
1621 return -ENODEV;
1622 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001623 }
Stephen Streete0c99052006-03-07 23:53:24 -08001624
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001625 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001626 if (!ssp)
1627 ssp = &platform_info->ssp;
1628
1629 if (!ssp->mmio_base) {
1630 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001631 return -ENODEV;
1632 }
1633
Jarkko Nikula757fe8d2015-08-05 10:04:05 +03001634 master = spi_alloc_master(dev, sizeof(struct driver_data));
Stephen Streete0c99052006-03-07 23:53:24 -08001635 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001636 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001637 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001638 return -ENOMEM;
1639 }
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001640 drv_data = spi_controller_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001641 drv_data->master = master;
1642 drv_data->master_info = platform_info;
1643 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001644 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001645
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001646 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001647 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001648 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001649
Mika Westerberg851bacf2013-01-07 12:44:33 +02001650 master->bus_num = ssp->port_id;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001651 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001652 master->cleanup = cleanup;
1653 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001654 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001655 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001656 master->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
Mark Brown7dd62782013-07-28 15:35:21 +01001657 master->auto_runtime_pm = true;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001658 master->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX;
Stephen Streete0c99052006-03-07 23:53:24 -08001659
eric miao2f1a74e2007-11-21 18:50:53 +08001660 drv_data->ssp_type = ssp->type;
Stephen Streete0c99052006-03-07 23:53:24 -08001661
eric miao2f1a74e2007-11-21 18:50:53 +08001662 drv_data->ioaddr = ssp->mmio_base;
1663 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001664 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001665 switch (drv_data->ssp_type) {
1666 case QUARK_X1000_SSP:
1667 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1668 break;
1669 default:
1670 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1671 break;
1672 }
1673
Stephen Streete0c99052006-03-07 23:53:24 -08001674 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1675 drv_data->dma_cr1 = 0;
1676 drv_data->clear_sr = SSSR_ROR;
1677 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1678 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001679 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001680 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001681 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001682 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1683 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1684 }
1685
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001686 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1687 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001688 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001689 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001690 goto out_error_master_alloc;
1691 }
1692
1693 /* Setup DMA if requested */
Stephen Streete0c99052006-03-07 23:53:24 -08001694 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001695 status = pxa2xx_spi_dma_setup(drv_data);
1696 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001697 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001698 platform_info->enable_dma = false;
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001699 } else {
1700 master->can_dma = pxa2xx_spi_can_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001701 }
Stephen Streete0c99052006-03-07 23:53:24 -08001702 }
1703
1704 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001705 clk_prepare_enable(ssp->clk);
1706
Jarkko Nikula0eca7cf2015-09-25 10:27:17 +03001707 master->max_speed_hz = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001708
1709 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001710 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001711 switch (drv_data->ssp_type) {
1712 case QUARK_X1000_SSP:
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001713 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) |
1714 QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001715 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001716
1717 /* using the Motorola SPI protocol and use 8 bit frame */
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001718 tmp = QUARK_X1000_SSCR0_Motorola | QUARK_X1000_SSCR0_DataSize(8);
1719 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001720 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001721 case CE4100_SSP:
1722 tmp = CE4100_SSCR1_RxTresh(RX_THRESH_CE4100_DFLT) |
1723 CE4100_SSCR1_TxTresh(TX_THRESH_CE4100_DFLT);
1724 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1725 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1726 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Andy Shevchenkoa2dd8af2017-01-02 13:44:28 +02001727 break;
Weike Chene5262d02014-11-26 02:35:10 -08001728 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001729 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1730 SSCR1_TxTresh(TX_THRESH_DFLT);
1731 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1732 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1733 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001734 break;
1735 }
1736
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001737 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001738 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001739
1740 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001741 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001742
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001743 if (is_lpss_ssp(drv_data)) {
1744 lpss_ssp_setup(drv_data);
1745 config = lpss_get_config(drv_data);
1746 if (config->reg_capabilities >= 0) {
1747 tmp = __lpss_ssp_read_priv(drv_data,
1748 config->reg_capabilities);
1749 tmp &= LPSS_CAPS_CS_EN_MASK;
1750 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1751 platform_info->num_chipselect = ffz(tmp);
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001752 } else if (config->cs_num) {
1753 platform_info->num_chipselect = config->cs_num;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001754 }
1755 }
1756 master->num_chipselect = platform_info->num_chipselect;
1757
Mika Westerberg99f499c2016-09-26 15:19:50 +03001758 count = gpiod_count(&pdev->dev, "cs");
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001759 if (count > 0) {
1760 int i;
1761
Mika Westerberg99f499c2016-09-26 15:19:50 +03001762 master->num_chipselect = max_t(int, count,
1763 master->num_chipselect);
1764
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001765 drv_data->cs_gpiods = devm_kcalloc(&pdev->dev,
1766 master->num_chipselect, sizeof(struct gpio_desc *),
1767 GFP_KERNEL);
1768 if (!drv_data->cs_gpiods) {
1769 status = -ENOMEM;
1770 goto out_error_clock_enabled;
1771 }
1772
1773 for (i = 0; i < master->num_chipselect; i++) {
1774 struct gpio_desc *gpiod;
1775
Andy Shevchenkod35f2dc2017-07-27 18:49:33 +03001776 gpiod = devm_gpiod_get_index(dev, "cs", i, GPIOD_ASIS);
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001777 if (IS_ERR(gpiod)) {
1778 /* Means use native chip select */
1779 if (PTR_ERR(gpiod) == -ENOENT)
1780 continue;
1781
1782 status = (int)PTR_ERR(gpiod);
1783 goto out_error_clock_enabled;
1784 } else {
1785 drv_data->cs_gpiods[i] = gpiod;
1786 }
1787 }
1788 }
1789
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001790 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1791 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001792
Antonio Ospite836d1a22014-05-30 18:18:09 +02001793 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1794 pm_runtime_use_autosuspend(&pdev->dev);
1795 pm_runtime_set_active(&pdev->dev);
1796 pm_runtime_enable(&pdev->dev);
1797
Stephen Streete0c99052006-03-07 23:53:24 -08001798 /* Register with the SPI framework */
1799 platform_set_drvdata(pdev, drv_data);
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001800 status = devm_spi_register_controller(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001801 if (status != 0) {
1802 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001803 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001804 }
1805
1806 return status;
1807
Stephen Streete0c99052006-03-07 23:53:24 -08001808out_error_clock_enabled:
Jarkko Nikulae2b714a2018-03-07 17:05:04 +02001809 pm_runtime_put_noidle(&pdev->dev);
1810 pm_runtime_disable(&pdev->dev);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001811 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001812 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001813 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001814
1815out_error_master_alloc:
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001816 spi_controller_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001817 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001818 return status;
1819}
1820
1821static int pxa2xx_spi_remove(struct platform_device *pdev)
1822{
1823 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001824 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001825
1826 if (!drv_data)
1827 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001828 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001829
Mika Westerberg7d94a502013-01-22 12:26:30 +02001830 pm_runtime_get_sync(&pdev->dev);
1831
Stephen Streete0c99052006-03-07 23:53:24 -08001832 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001833 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001834 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001835
1836 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001837 if (drv_data->master_info->enable_dma)
1838 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001839
Mika Westerberg7d94a502013-01-22 12:26:30 +02001840 pm_runtime_put_noidle(&pdev->dev);
1841 pm_runtime_disable(&pdev->dev);
1842
Stephen Streete0c99052006-03-07 23:53:24 -08001843 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001844 free_irq(ssp->irq, drv_data);
1845
1846 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001847 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001848
Stephen Streete0c99052006-03-07 23:53:24 -08001849 return 0;
1850}
1851
1852static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1853{
1854 int status = 0;
1855
1856 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1857 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1858}
1859
Mika Westerberg382cebb2014-01-16 14:50:55 +02001860#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001861static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001862{
Mike Rapoport86d25932009-07-21 17:50:16 +03001863 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001864 struct ssp_device *ssp = drv_data->ssp;
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001865 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001866
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001867 status = spi_controller_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001868 if (status != 0)
1869 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001870 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001871
1872 if (!pm_runtime_suspended(dev))
1873 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001874
1875 return 0;
1876}
1877
Mike Rapoport86d25932009-07-21 17:50:16 +03001878static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001879{
Mike Rapoport86d25932009-07-21 17:50:16 +03001880 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001881 struct ssp_device *ssp = drv_data->ssp;
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001882 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001883
1884 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001885 if (!pm_runtime_suspended(dev))
1886 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001887
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001888 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001889 if (is_lpss_ssp(drv_data))
1890 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001891
Stephen Streete0c99052006-03-07 23:53:24 -08001892 /* Start the queue running */
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001893 status = spi_controller_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001894 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001895 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001896 return status;
1897 }
1898
1899 return 0;
1900}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001901#endif
1902
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001903#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001904static int pxa2xx_spi_runtime_suspend(struct device *dev)
1905{
1906 struct driver_data *drv_data = dev_get_drvdata(dev);
1907
1908 clk_disable_unprepare(drv_data->ssp->clk);
1909 return 0;
1910}
1911
1912static int pxa2xx_spi_runtime_resume(struct device *dev)
1913{
1914 struct driver_data *drv_data = dev_get_drvdata(dev);
1915
1916 clk_prepare_enable(drv_data->ssp->clk);
1917 return 0;
1918}
1919#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001920
Alexey Dobriyan47145212009-12-14 18:00:08 -08001921static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001922 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1923 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1924 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001925};
Stephen Streete0c99052006-03-07 23:53:24 -08001926
1927static struct platform_driver driver = {
1928 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001929 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001930 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001931 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001932 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001933 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001934 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001935 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001936};
1937
1938static int __init pxa2xx_spi_init(void)
1939{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001940 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001941}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001942subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001943
1944static void __exit pxa2xx_spi_exit(void)
1945{
1946 platform_driver_unregister(&driver);
1947}
1948module_exit(pxa2xx_spi_exit);