blob: 52ec89b82f64576c239cf807ac82d1fcdc354ccf [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemminger1e354782007-11-05 15:52:14 -080054#define DRV_VERSION "1.20"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d95472006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700138 { 0 }
139};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700140
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700141MODULE_DEVICE_TABLE(pci, sky2_id_table);
142
143/* Avoid conditionals by using array */
144static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
145static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700146static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800148/* This driver supports yukon2 chipset only */
149static const char *yukon2_name[] = {
150 "XL", /* 0xb3 */
151 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800152 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800153 "EC", /* 0xb6 */
154 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700155 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156};
157
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100158static void sky2_set_multicast(struct net_device *dev);
159
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800160/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
165 gma_write16(hw, port, GM_SMI_DATA, val);
166 gma_write16(hw, port, GM_SMI_CTRL,
167 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
168
169 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
171 if (ctrl == 0xffff)
172 goto io_error;
173
174 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800180 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800182
183io_error:
184 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
185 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186}
187
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800188static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189{
190 int i;
191
Stephen Hemminger793b8832005-09-14 16:06:14 -0700192 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
194
195 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800196 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
197 if (ctrl == 0xffff)
198 goto io_error;
199
200 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 *val = gma_read16(hw, port, GM_SMI_DATA);
202 return 0;
203 }
204
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700206 }
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210io_error:
211 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
212 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213}
214
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800215static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216{
217 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800218 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800219 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700220}
221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222
223static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* switch power to VCC (WA for VAUX problem) */
226 sky2_write8(hw, B0_POWER_CTRL,
227 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229 /* disable Core Clock Division, */
230 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
233 /* enable bits are inverted */
234 sky2_write8(hw, B2_Y2_CLK_GATE,
235 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
236 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
237 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
238 else
239 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700241 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247 /* set all bits to 0 except bits 15..12 and 8 */
248 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252 /* set all bits to 0 except bits 28 & 27 */
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800254 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700255
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800256 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257
258 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
259 reg = sky2_read32(hw, B2_GP_IO);
260 reg |= GLB_GPIO_STAT_RACE_DIS;
261 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700262
263 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267static void sky2_power_aux(struct sky2_hw *hw)
268{
269 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
270 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
271 else
272 /* enable bits are inverted */
273 sky2_write8(hw, B2_Y2_CLK_GATE,
274 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
275 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
276 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
277
278 /* switch power to VAUX */
279 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
280 sky2_write8(hw, B0_POWER_CTRL,
281 (PC_VAUX_ENA | PC_VCC_ENA |
282 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700283}
284
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700285static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286{
287 u16 reg;
288
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
296
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
300}
301
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700302/* flow control to advertise bits */
303static const u16 copper_fc_adv[] = {
304 [FC_NONE] = 0,
305 [FC_TX] = PHY_M_AN_ASP,
306 [FC_RX] = PHY_M_AN_PC,
307 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
308};
309
310/* flow control to advertise bits when using 1000BaseX */
311static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700312 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700313 [FC_TX] = PHY_M_P_ASYM_MD_X,
314 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316};
317
318/* flow control to GMA disable bits */
319static const u16 gm_fc_disable[] = {
320 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
321 [FC_TX] = GM_GPCR_FC_RX_DIS,
322 [FC_RX] = GM_GPCR_FC_TX_DIS,
323 [FC_BOTH] = 0,
324};
325
326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
328{
329 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700330 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700331
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700332 if (sky2->autoneg == AUTONEG_ENABLE &&
333 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
335
336 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700337 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700338 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
339
Stephen Hemminger53419c62007-05-14 12:38:11 -0700340 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
344 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set master & slave downshift counter to 1x */
346 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347
348 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
349 }
350
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700352 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700353 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 /* enable automatic crossover */
355 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700356
357 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
358 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
359 u16 spec;
360
361 /* Enable Class A driver for FE+ A0 */
362 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
363 spec |= PHY_M_FESC_SEL_CL_A;
364 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* disable energy detect */
368 ctrl &= ~PHY_M_PC_EN_DET_MSK;
369
370 /* enable automatic crossover */
371 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
372
Stephen Hemminger53419c62007-05-14 12:38:11 -0700373 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800374 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700375 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 ctrl &= ~PHY_M_PC_DSC_MSK;
378 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
379 }
380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 } else {
382 /* workaround for deviation #4.88 (CRC errors) */
383 /* disable Automatic Crossover */
384
385 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 }
387
388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
389
390 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700391 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
393
394 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
396 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
397 ctrl &= ~PHY_M_MAC_MD_MSK;
398 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
400
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 /* select page 1 to access Fiber registers */
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 /* for SFP-module set SIGDET polarity to low */
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
413
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700414 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 ct1000 = 0;
416 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
419 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 ct1000 |= PHY_M_1000C_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 ct1000 |= PHY_M_1000C_AHD;
425 if (sky2->advertising & ADVERTISED_100baseT_Full)
426 adv |= PHY_M_AN_100_FD;
427 if (sky2->advertising & ADVERTISED_100baseT_Half)
428 adv |= PHY_M_AN_100_HD;
429 if (sky2->advertising & ADVERTISED_10baseT_Full)
430 adv |= PHY_M_AN_10_FD;
431 if (sky2->advertising & ADVERTISED_10baseT_Half)
432 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700434 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700440
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700441 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 /* Restart Auto-negotiation */
445 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
446 } else {
447 /* forced speed/duplex settings */
448 ct1000 = PHY_M_1000C_MSE;
449
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450 /* Disable auto update for duplex flow control and speed */
451 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452
453 switch (sky2->speed) {
454 case SPEED_1000:
455 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457 break;
458 case SPEED_100:
459 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461 break;
462 }
463
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464 if (sky2->duplex == DUPLEX_FULL) {
465 reg |= GM_GPCR_DUP_FULL;
466 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 } else if (sky2->speed < SPEED_1000)
468 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700471 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
473 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700474 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
476 else
477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 }
479
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 gma_write16(hw, port, GM_GP_CTRL, reg);
481
Stephen Hemminger05745c42007-09-19 15:36:45 -0700482 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
484
485 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
486 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
487
488 /* Setup Phy LED's */
489 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
490 ledover = 0;
491
492 switch (hw->chip_id) {
493 case CHIP_ID_YUKON_FE:
494 /* on 88E3082 these bits are at 11..9 (shifted left) */
495 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
496
497 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
498
499 /* delete ACT LED control bits */
500 ctrl &= ~PHY_M_FELP_LED1_MSK;
501 /* change ACT LED control to blink mode */
502 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
503 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
504 break;
505
Stephen Hemminger05745c42007-09-19 15:36:45 -0700506 case CHIP_ID_YUKON_FE_P:
507 /* Enable Link Partner Next Page */
508 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
509 ctrl |= PHY_M_PC_ENA_LIP_NP;
510
511 /* disable Energy Detect and enable scrambler */
512 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
513 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
514
515 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
516 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
517 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
518 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
519
520 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
521 break;
522
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700524 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525
526 /* select page 3 to access LED control register */
527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
528
529 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700530 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
531 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
532 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
533 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
534 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
536 /* set Polarity Control register */
537 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 (PHY_M_POLC_LS1_P_MIX(4) |
539 PHY_M_POLC_IS0_P_MIX(4) |
540 PHY_M_POLC_LOS_CTRL(2) |
541 PHY_M_POLC_INIT_CTRL(2) |
542 PHY_M_POLC_STA1_CTRL(2) |
543 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700546 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800548
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700549 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800550 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700551 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
552
553 /* select page 3 to access LED control register */
554 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
555
556 /* set LED Function Control register */
557 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
558 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
559 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
560 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
561 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
562
563 /* set Blink Rate in LED Timer Control Register */
564 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
565 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
566 /* restore page register */
567 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
568 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569
570 default:
571 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
572 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
573 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800574 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 }
576
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700577 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
578 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700580 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
581
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800582 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700583 gm_phy_write(hw, port, 0x18, 0xaa99);
584 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589
590 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700592 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
593 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
594 /* apply workaround for integrated resistors calibration */
595 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
596 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800597 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700598 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600
601 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
602 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800603 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800604 }
605
606 if (ledover)
607 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700609 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700610
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700611 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 if (sky2->autoneg == AUTONEG_ENABLE)
613 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
614 else
615 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
616}
617
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700618static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
619{
620 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700621 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
622 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800624 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700625 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700626 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700627 reg1 &= ~phy_power[port];
628 else
629 reg1 |= phy_power[port];
630
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700631 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
632 reg1 |= coma_mode[port];
633
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800634 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
635 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700636
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700637 udelay(100);
638}
639
Stephen Hemminger1b537562005-12-20 15:08:07 -0800640/* Force a renegotiation */
641static void sky2_phy_reinit(struct sky2_port *sky2)
642{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800643 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800644 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800645 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800646}
647
Stephen Hemmingere3173832007-02-06 10:45:39 -0800648/* Put device in state to listen for Wake On Lan */
649static void sky2_wol_init(struct sky2_port *sky2)
650{
651 struct sky2_hw *hw = sky2->hw;
652 unsigned port = sky2->port;
653 enum flow_control save_mode;
654 u16 ctrl;
655 u32 reg1;
656
657 /* Bring hardware out of reset */
658 sky2_write16(hw, B0_CTST, CS_RST_CLR);
659 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
660
661 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
662 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
663
664 /* Force to 10/100
665 * sky2_reset will re-enable on resume
666 */
667 save_mode = sky2->flow_mode;
668 ctrl = sky2->advertising;
669
670 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
671 sky2->flow_mode = FC_NONE;
672 sky2_phy_power(hw, port, 1);
673 sky2_phy_reinit(sky2);
674
675 sky2->flow_mode = save_mode;
676 sky2->advertising = ctrl;
677
678 /* Set GMAC to no flow control and auto update for speed/duplex */
679 gma_write16(hw, port, GM_GP_CTRL,
680 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
681 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
682
683 /* Set WOL address */
684 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
685 sky2->netdev->dev_addr, ETH_ALEN);
686
687 /* Turn on appropriate WOL control bits */
688 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
689 ctrl = 0;
690 if (sky2->wol & WAKE_PHY)
691 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
692 else
693 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
694
695 if (sky2->wol & WAKE_MAGIC)
696 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
697 else
698 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
699
700 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
701 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
702
703 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800704 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800705 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800706 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800707
708 /* block receiver */
709 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
710
711}
712
Stephen Hemminger69161612007-06-04 17:23:26 -0700713static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
714{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700715 struct net_device *dev = hw->dev[port];
716
717 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700718 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700719 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700720
Stephen Hemminger05745c42007-09-19 15:36:45 -0700721 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
722 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
723 TX_STFW_ENA | TX_JUMBO_ENA);
724 else {
725 /* set Tx GMAC FIFO Almost Empty Threshold */
726 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
727 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700728
Stephen Hemminger05745c42007-09-19 15:36:45 -0700729 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
730 TX_JUMBO_ENA | TX_STFW_DIS);
731
732 /* Can't do offload because of lack of store/forward */
733 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700734 }
735}
736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
738{
739 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
740 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100741 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742 int i;
743 const u8 *addr = hw->dev[port]->dev_addr;
744
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700745 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
746 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700747
748 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
749
Stephen Hemminger793b8832005-09-14 16:06:14 -0700750 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751 /* WA DEV_472 -- looks like crossed wires on port 2 */
752 /* clear GMAC 1 Control reset */
753 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
754 do {
755 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
756 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
757 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
758 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
759 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
760 }
761
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700764 /* Enable Transmit FIFO Underrun */
765 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
766
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800767 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800769 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700770
771 /* MIB clear */
772 reg = gma_read16(hw, port, GM_PHY_ADDR);
773 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
774
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700775 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
776 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777 gma_write16(hw, port, GM_PHY_ADDR, reg);
778
779 /* transmit control */
780 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
781
782 /* receive control reg: unicast + multicast + no FCS */
783 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700784 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700785
786 /* transmit flow control */
787 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
788
789 /* transmit parameter */
790 gma_write16(hw, port, GM_TX_PARAM,
791 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
792 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
793 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
794 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
795
796 /* serial mode register */
797 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700798 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700800 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801 reg |= GM_SMOD_JUMBO_ENA;
802
803 gma_write16(hw, port, GM_SERIAL_MODE, reg);
804
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700805 /* virtual address for data */
806 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
807
Stephen Hemminger793b8832005-09-14 16:06:14 -0700808 /* physical address: used for pause frames */
809 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
810
811 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
813 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
814 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
815
816 /* Configure Rx MAC FIFO */
817 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100818 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700819 if (hw->chip_id == CHIP_ID_YUKON_EX ||
820 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100821 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700822
Al Viro25cccec2007-07-20 16:07:33 +0100823 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800825 if (hw->chip_id == CHIP_ID_YUKON_XL) {
826 /* Hardware errata - clear flush mask */
827 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
828 } else {
829 /* Flush Rx MAC FIFO on any flow control or error */
830 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
831 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800833 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700834 reg = RX_GMF_FL_THR_DEF + 1;
835 /* Another magic mystery workaround from sk98lin */
836 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
837 hw->chip_rev == CHIP_REV_YU_FE2_A0)
838 reg = 0x178;
839 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840
841 /* Configure Tx MAC FIFO */
842 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
843 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800844
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700845 /* On chips without ram buffer, pause is controled by MAC level */
846 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800847 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800848 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700849
Stephen Hemminger69161612007-06-04 17:23:26 -0700850 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800851 }
852
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800853 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
854 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
855 /* disable dynamic watermark */
856 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
857 reg &= ~TX_DYN_WM_ENA;
858 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
859 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860}
861
Stephen Hemminger67712902006-12-04 15:53:45 -0800862/* Assign Ram Buffer allocation to queue */
863static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864{
Stephen Hemminger67712902006-12-04 15:53:45 -0800865 u32 end;
866
867 /* convert from K bytes to qwords used for hw register */
868 start *= 1024/8;
869 space *= 1024/8;
870 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700871
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
873 sky2_write32(hw, RB_ADDR(q, RB_START), start);
874 sky2_write32(hw, RB_ADDR(q, RB_END), end);
875 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
876 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
877
878 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800879 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700880
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800881 /* On receive queue's set the thresholds
882 * give receiver priority when > 3/4 full
883 * send pause when down to 2K
884 */
885 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
886 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700887
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800888 tp = space - 2048/8;
889 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
890 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891 } else {
892 /* Enable store & forward on Tx queue's because
893 * Tx FIFO is only 1K on Yukon
894 */
895 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
896 }
897
898 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700899 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900}
901
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800903static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904{
905 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
906 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
907 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800908 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909}
910
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911/* Setup prefetch unit registers. This is the interface between
912 * hardware and driver list elements
913 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800914static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700915 u64 addr, u32 last)
916{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
918 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
919 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
920 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
921 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
922 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700923
924 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925}
926
Stephen Hemminger793b8832005-09-14 16:06:14 -0700927static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
928{
929 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
930
Stephen Hemmingercb5d95472006-05-08 15:11:29 -0700931 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700932 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700933 return le;
934}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700936static void tx_init(struct sky2_port *sky2)
937{
938 struct sky2_tx_le *le;
939
940 sky2->tx_prod = sky2->tx_cons = 0;
941 sky2->tx_tcpsum = 0;
942 sky2->tx_last_mss = 0;
943
944 le = get_tx_le(sky2);
945 le->addr = 0;
946 le->opcode = OP_ADDR64 | HW_OWNER;
947 sky2->tx_addr64 = 0;
948}
949
Stephen Hemminger291ea612006-09-26 11:57:41 -0700950static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
951 struct sky2_tx_le *le)
952{
953 return sky2->tx_ring + (le - sky2->tx_le);
954}
955
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800956/* Update chip's next pointer */
957static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700959 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800960 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700961 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
962
963 /* Synchronize I/O on since next processor may write to tail */
964 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965}
966
Stephen Hemminger793b8832005-09-14 16:06:14 -0700967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
969{
970 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d95472006-05-08 15:11:29 -0700971 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700972 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 return le;
974}
975
Stephen Hemminger14d02632006-09-26 11:57:43 -0700976/* Build description to hardware for one receive segment */
977static void sky2_rx_add(struct sky2_port *sky2, u8 op,
978 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979{
980 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700981 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982
Stephen Hemminger793b8832005-09-14 16:06:14 -0700983 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700985 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700987 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800991 le->addr = cpu_to_le32((u32) map);
992 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700993 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700994}
995
Stephen Hemminger14d02632006-09-26 11:57:43 -0700996/* Build description to hardware for one possibly fragmented skb */
997static void sky2_rx_submit(struct sky2_port *sky2,
998 const struct rx_ring_info *re)
999{
1000 int i;
1001
1002 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1003
1004 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1005 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1006}
1007
1008
1009static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1010 unsigned size)
1011{
1012 struct sk_buff *skb = re->skb;
1013 int i;
1014
1015 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1016 pci_unmap_len_set(re, data_size, size);
1017
1018 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1019 re->frag_addr[i] = pci_map_page(pdev,
1020 skb_shinfo(skb)->frags[i].page,
1021 skb_shinfo(skb)->frags[i].page_offset,
1022 skb_shinfo(skb)->frags[i].size,
1023 PCI_DMA_FROMDEVICE);
1024}
1025
1026static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1027{
1028 struct sk_buff *skb = re->skb;
1029 int i;
1030
1031 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1032 PCI_DMA_FROMDEVICE);
1033
1034 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1035 pci_unmap_page(pdev, re->frag_addr[i],
1036 skb_shinfo(skb)->frags[i].size,
1037 PCI_DMA_FROMDEVICE);
1038}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001039
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001040/* Tell chip where to start receive checksum.
1041 * Actually has two checksums, but set both same to avoid possible byte
1042 * order problems.
1043 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001044static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001046 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001048 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1049 le->ctrl = 0;
1050 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001051
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001052 sky2_write32(sky2->hw,
1053 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1054 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055}
1056
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001057/*
1058 * The RX Stop command will not work for Yukon-2 if the BMU does not
1059 * reach the end of packet and since we can't make sure that we have
1060 * incoming data, we must reset the BMU while it is not doing a DMA
1061 * transfer. Since it is possible that the RX path is still active,
1062 * the RX RAM buffer will be stopped first, so any possible incoming
1063 * data will not trigger a DMA. After the RAM buffer is stopped, the
1064 * BMU is polled until any DMA in progress is ended and only then it
1065 * will be reset.
1066 */
1067static void sky2_rx_stop(struct sky2_port *sky2)
1068{
1069 struct sky2_hw *hw = sky2->hw;
1070 unsigned rxq = rxqaddr[sky2->port];
1071 int i;
1072
1073 /* disable the RAM Buffer receive queue */
1074 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1075
1076 for (i = 0; i < 0xffff; i++)
1077 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1078 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1079 goto stopped;
1080
1081 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1082 sky2->netdev->name);
1083stopped:
1084 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1085
1086 /* reset the Rx prefetch unit */
1087 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001088 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001089}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001090
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001091/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001092static void sky2_rx_clean(struct sky2_port *sky2)
1093{
1094 unsigned i;
1095
1096 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001098 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001099
1100 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102 kfree_skb(re->skb);
1103 re->skb = NULL;
1104 }
1105 }
1106}
1107
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001108/* Basic MII support */
1109static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1110{
1111 struct mii_ioctl_data *data = if_mii(ifr);
1112 struct sky2_port *sky2 = netdev_priv(dev);
1113 struct sky2_hw *hw = sky2->hw;
1114 int err = -EOPNOTSUPP;
1115
1116 if (!netif_running(dev))
1117 return -ENODEV; /* Phy still in reset */
1118
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001119 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001120 case SIOCGMIIPHY:
1121 data->phy_id = PHY_ADDR_MARV;
1122
1123 /* fallthru */
1124 case SIOCGMIIREG: {
1125 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001126
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001127 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001128 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001129 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001130
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001131 data->val_out = val;
1132 break;
1133 }
1134
1135 case SIOCSMIIREG:
1136 if (!capable(CAP_NET_ADMIN))
1137 return -EPERM;
1138
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001139 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001140 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1141 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001142 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001143 break;
1144 }
1145 return err;
1146}
1147
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001148#ifdef SKY2_VLAN_TAG_USED
1149static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1150{
1151 struct sky2_port *sky2 = netdev_priv(dev);
1152 struct sky2_hw *hw = sky2->hw;
1153 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001154
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001155 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001156 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001157
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001158 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001159 if (grp) {
1160 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1161 RX_VLAN_STRIP_ON);
1162 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1163 TX_VLAN_TAG_ON);
1164 } else {
1165 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1166 RX_VLAN_STRIP_OFF);
1167 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1168 TX_VLAN_TAG_OFF);
1169 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001170
David S. Millerd1d08d12008-01-07 20:53:33 -08001171 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001172 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001173 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001174}
1175#endif
1176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001178 * Allocate an skb for receiving. If the MTU is large enough
1179 * make the skb non-linear with a fragment list of pages.
1180 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001181 * It appears the hardware has a bug in the FIFO logic that
1182 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001183 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1184 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001185 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001186static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001187{
1188 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189 unsigned long p;
1190 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001191
Stephen Hemminger14d02632006-09-26 11:57:43 -07001192 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1193 if (!skb)
1194 goto nomem;
1195
1196 p = (unsigned long) skb->data;
1197 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1198
1199 for (i = 0; i < sky2->rx_nfrags; i++) {
1200 struct page *page = alloc_page(GFP_ATOMIC);
1201
1202 if (!page)
1203 goto free_partial;
1204 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001205 }
1206
1207 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001208free_partial:
1209 kfree_skb(skb);
1210nomem:
1211 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001212}
1213
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001214static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1215{
1216 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1217}
1218
Stephen Hemminger82788c72006-01-17 13:43:10 -08001219/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001220 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001221 * Normal case this ends up creating one list element for skb
1222 * in the receive ring. Worst case if using large MTU and each
1223 * allocation falls on a different 64 bit region, that results
1224 * in 6 list elements per ring entry.
1225 * One element is used for checksum enable/disable, and one
1226 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001227 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001228static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001230 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001231 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001232 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001233 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001235 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001236 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001237
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001238 /* On PCI express lowering the watermark gives better performance */
1239 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1240 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1241
1242 /* These chips have no ram buffer?
1243 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001244 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001245 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1246 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001247 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001248
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001249 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1250
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001251 if (!(hw->flags & SKY2_HW_NEW_LE))
1252 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001253
Stephen Hemminger14d02632006-09-26 11:57:43 -07001254 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001255 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001256
1257 /* Stopping point for hardware truncation */
1258 thresh = (size - 8) / sizeof(u32);
1259
1260 /* Account for overhead of skb - to avoid order > 0 allocation */
1261 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1262 + sizeof(struct skb_shared_info);
1263
1264 sky2->rx_nfrags = space >> PAGE_SHIFT;
1265 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1266
1267 if (sky2->rx_nfrags != 0) {
1268 /* Compute residue after pages */
1269 space = sky2->rx_nfrags << PAGE_SHIFT;
1270
1271 if (space < size)
1272 size -= space;
1273 else
1274 size = 0;
1275
1276 /* Optimize to handle small packets and headers */
1277 if (size < copybreak)
1278 size = copybreak;
1279 if (size < ETH_HLEN)
1280 size = ETH_HLEN;
1281 }
1282 sky2->rx_data_size = size;
1283
1284 /* Fill Rx ring */
1285 for (i = 0; i < sky2->rx_pending; i++) {
1286 re = sky2->rx_ring + i;
1287
1288 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289 if (!re->skb)
1290 goto nomem;
1291
Stephen Hemminger14d02632006-09-26 11:57:43 -07001292 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1293 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294 }
1295
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001296 /*
1297 * The receiver hangs if it receives frames larger than the
1298 * packet buffer. As a workaround, truncate oversize frames, but
1299 * the register is limited to 9 bits, so if you do frames > 2052
1300 * you better get the MTU right!
1301 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001302 if (thresh > 0x1ff)
1303 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1304 else {
1305 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1306 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1307 }
1308
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001309 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001310 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311 return 0;
1312nomem:
1313 sky2_rx_clean(sky2);
1314 return -ENOMEM;
1315}
1316
1317/* Bring up network interface. */
1318static int sky2_up(struct net_device *dev)
1319{
1320 struct sky2_port *sky2 = netdev_priv(dev);
1321 struct sky2_hw *hw = sky2->hw;
1322 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001323 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001324 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001325 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001327 /*
1328 * On dual port PCI-X card, there is an problem where status
1329 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001330 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001331 if (otherdev && netif_running(otherdev) &&
1332 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001333 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001334
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001335 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001336 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001337 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1338
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001339 }
1340
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341 if (netif_msg_ifup(sky2))
1342 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1343
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001344 netif_carrier_off(dev);
1345
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346 /* must be power of 2 */
1347 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001348 TX_RING_SIZE *
1349 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350 &sky2->tx_le_map);
1351 if (!sky2->tx_le)
1352 goto err_out;
1353
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001354 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355 GFP_KERNEL);
1356 if (!sky2->tx_ring)
1357 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001358
1359 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360
1361 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1362 &sky2->rx_le_map);
1363 if (!sky2->rx_le)
1364 goto err_out;
1365 memset(sky2->rx_le, 0, RX_LE_BYTES);
1366
Stephen Hemminger291ea612006-09-26 11:57:41 -07001367 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 GFP_KERNEL);
1369 if (!sky2->rx_ring)
1370 goto err_out;
1371
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001372 sky2_phy_power(hw, port, 1);
1373
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001374 sky2_mac_init(hw, port);
1375
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001376 /* Register is number of 4K blocks on internal RAM buffer. */
1377 ramsize = sky2_read8(hw, B2_E_0) * 4;
1378 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001379 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001380
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001381 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001382 if (ramsize < 16)
1383 rxspace = ramsize / 2;
1384 else
1385 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001386
Stephen Hemminger67712902006-12-04 15:53:45 -08001387 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1388 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1389
1390 /* Make sure SyncQ is disabled */
1391 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1392 RB_RST_SET);
1393 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001394
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001395 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001396
Stephen Hemminger69161612007-06-04 17:23:26 -07001397 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1398 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1399 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1400
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001401 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001402 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1403 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001404 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001405
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1407 TX_RING_SIZE - 1);
1408
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001409 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001410 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001411 goto err_out;
1412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001414 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001415 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001416 sky2_write32(hw, B0_IMSK, imask);
1417
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001418 return 0;
1419
1420err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001421 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001422 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1423 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001424 sky2->rx_le = NULL;
1425 }
1426 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001427 pci_free_consistent(hw->pdev,
1428 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1429 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001430 sky2->tx_le = NULL;
1431 }
1432 kfree(sky2->tx_ring);
1433 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434
Stephen Hemminger1b537562005-12-20 15:08:07 -08001435 sky2->tx_ring = NULL;
1436 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 return err;
1438}
1439
Stephen Hemminger793b8832005-09-14 16:06:14 -07001440/* Modular subtraction in ring */
1441static inline int tx_dist(unsigned tail, unsigned head)
1442{
Stephen Hemmingercb5d95472006-05-08 15:11:29 -07001443 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001444}
1445
1446/* Number of list elements available for next tx */
1447static inline int tx_avail(const struct sky2_port *sky2)
1448{
1449 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1450}
1451
1452/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001453static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454{
1455 unsigned count;
1456
1457 count = sizeof(dma_addr_t) / sizeof(u32);
1458 count += skb_shinfo(skb)->nr_frags * count;
1459
Herbert Xu89114af2006-07-08 13:34:32 -07001460 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461 ++count;
1462
Patrick McHardy84fa7932006-08-29 16:44:56 -07001463 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001464 ++count;
1465
1466 return count;
1467}
1468
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001470 * Put one packet in ring for transmit.
1471 * A single packet can generate multiple list elements, and
1472 * the number of ring elements will probably be less than the number
1473 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1476{
1477 struct sky2_port *sky2 = netdev_priv(dev);
1478 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001479 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001480 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481 unsigned i, len;
1482 dma_addr_t mapping;
1483 u32 addr64;
1484 u16 mss;
1485 u8 ctrl;
1486
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001487 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1488 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489
Stephen Hemminger793b8832005-09-14 16:06:14 -07001490 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1492 dev->name, sky2->tx_prod, skb->len);
1493
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001494 len = skb_headlen(skb);
1495 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001496 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001497
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001498 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001499 if (addr64 != sky2->tx_addr64 ||
1500 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001501 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001502 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001503 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001504 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001505 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506
1507 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001508 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001509 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001510
1511 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001512 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513
Stephen Hemminger69161612007-06-04 17:23:26 -07001514 if (mss != sky2->tx_last_mss) {
1515 le = get_tx_le(sky2);
1516 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001517
1518 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001519 le->opcode = OP_MSS | HW_OWNER;
1520 else
1521 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001522 sky2->tx_last_mss = mss;
1523 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524 }
1525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001527#ifdef SKY2_VLAN_TAG_USED
1528 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1529 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1530 if (!le) {
1531 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001532 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001533 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001534 } else
1535 le->opcode |= OP_VLAN;
1536 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1537 ctrl |= INS_VLAN;
1538 }
1539#endif
1540
1541 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001542 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001543 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001544 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001545 ctrl |= CALSUM; /* auto checksum */
1546 else {
1547 const unsigned offset = skb_transport_offset(skb);
1548 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001549
Stephen Hemminger69161612007-06-04 17:23:26 -07001550 tcpsum = offset << 16; /* sum start */
1551 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552
Stephen Hemminger69161612007-06-04 17:23:26 -07001553 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1554 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1555 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556
Stephen Hemminger69161612007-06-04 17:23:26 -07001557 if (tcpsum != sky2->tx_tcpsum) {
1558 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001559
Stephen Hemminger69161612007-06-04 17:23:26 -07001560 le = get_tx_le(sky2);
1561 le->addr = cpu_to_le32(tcpsum);
1562 le->length = 0; /* initial checksum value */
1563 le->ctrl = 1; /* one packet */
1564 le->opcode = OP_TCPLISW | HW_OWNER;
1565 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001566 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567 }
1568
1569 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001570 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571 le->length = cpu_to_le16(len);
1572 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001573 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001574
Stephen Hemminger291ea612006-09-26 11:57:41 -07001575 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001577 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001578 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579
1580 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001581 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582
1583 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1584 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001585 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001586 if (addr64 != sky2->tx_addr64) {
1587 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001588 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001589 le->ctrl = 0;
1590 le->opcode = OP_ADDR64 | HW_OWNER;
1591 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 }
1593
1594 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001595 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596 le->length = cpu_to_le16(frag->size);
1597 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001599
Stephen Hemminger291ea612006-09-26 11:57:41 -07001600 re = tx_le_re(sky2, le);
1601 re->skb = skb;
1602 pci_unmap_addr_set(re, mapaddr, mapping);
1603 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001605
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606 le->ctrl |= EOP;
1607
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001608 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1609 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001610
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001611 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613 dev->trans_start = jiffies;
1614 return NETDEV_TX_OK;
1615}
1616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001618 * Free ring elements from starting at tx_cons until "done"
1619 *
1620 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001621 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001623static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001625 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001626 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001627 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001629 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001630
Stephen Hemminger291ea612006-09-26 11:57:41 -07001631 for (idx = sky2->tx_cons; idx != done;
1632 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1633 struct sky2_tx_le *le = sky2->tx_le + idx;
1634 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001635
Stephen Hemminger291ea612006-09-26 11:57:41 -07001636 switch(le->opcode & ~HW_OWNER) {
1637 case OP_LARGESEND:
1638 case OP_PACKET:
1639 pci_unmap_single(pdev,
1640 pci_unmap_addr(re, mapaddr),
1641 pci_unmap_len(re, maplen),
1642 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001643 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001644 case OP_BUFFER:
1645 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1646 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001647 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001648 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649 }
1650
Stephen Hemminger291ea612006-09-26 11:57:41 -07001651 if (le->ctrl & EOP) {
1652 if (unlikely(netif_msg_tx_done(sky2)))
1653 printk(KERN_DEBUG "%s: tx done %u\n",
1654 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001655
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001656 dev->stats.tx_packets++;
1657 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001658
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001659 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001660 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001661 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001662 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663
Stephen Hemminger291ea612006-09-26 11:57:41 -07001664 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001665 smp_mb();
1666
Stephen Hemminger22e11702006-07-12 15:23:48 -07001667 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669}
1670
1671/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001672static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001674 struct sky2_port *sky2 = netdev_priv(dev);
1675
1676 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001677 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001678 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679}
1680
1681/* Network shutdown */
1682static int sky2_down(struct net_device *dev)
1683{
1684 struct sky2_port *sky2 = netdev_priv(dev);
1685 struct sky2_hw *hw = sky2->hw;
1686 unsigned port = sky2->port;
1687 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001688 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689
Stephen Hemminger1b537562005-12-20 15:08:07 -08001690 /* Never really got started! */
1691 if (!sky2->tx_le)
1692 return 0;
1693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694 if (netif_msg_ifdown(sky2))
1695 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1696
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001697 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 netif_stop_queue(dev);
1699
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001700 /* Disable port IRQ */
1701 imask = sky2_read32(hw, B0_IMSK);
1702 imask &= ~portirq_msk[port];
1703 sky2_write32(hw, B0_IMSK, imask);
1704
Stephen Hemminger6de16232007-10-17 13:26:42 -07001705 synchronize_irq(hw->pdev->irq);
1706
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001707 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001708
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 /* Stop transmitter */
1710 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1711 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1712
1713 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001714 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715
1716 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1719
Stephen Hemminger6de16232007-10-17 13:26:42 -07001720 /* Make sure no packets are pending */
1721 napi_synchronize(&hw->napi);
1722
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1724
1725 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001726 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1727 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1729
1730 /* Disable Force Sync bit and Enable Alloc bit */
1731 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1732 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1733
1734 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1735 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1736 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1737
1738 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001739 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1740 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741
1742 /* Reset the Tx prefetch units */
1743 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1744 PREF_UNIT_RST_SET);
1745
1746 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1747
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001748 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749
1750 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1751 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1752
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001753 sky2_phy_power(hw, port, 0);
1754
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001755 netif_carrier_off(dev);
1756
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001757 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1759
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001760 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 sky2_rx_clean(sky2);
1762
1763 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1764 sky2->rx_le, sky2->rx_le_map);
1765 kfree(sky2->rx_ring);
1766
1767 pci_free_consistent(hw->pdev,
1768 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1769 sky2->tx_le, sky2->tx_le_map);
1770 kfree(sky2->tx_ring);
1771
Stephen Hemminger1b537562005-12-20 15:08:07 -08001772 sky2->tx_le = NULL;
1773 sky2->rx_le = NULL;
1774
1775 sky2->rx_ring = NULL;
1776 sky2->tx_ring = NULL;
1777
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001778 return 0;
1779}
1780
1781static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1782{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001783 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001784 return SPEED_1000;
1785
Stephen Hemminger05745c42007-09-19 15:36:45 -07001786 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1787 if (aux & PHY_M_PS_SPEED_100)
1788 return SPEED_100;
1789 else
1790 return SPEED_10;
1791 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792
1793 switch (aux & PHY_M_PS_SPEED_MSK) {
1794 case PHY_M_PS_SPEED_1000:
1795 return SPEED_1000;
1796 case PHY_M_PS_SPEED_100:
1797 return SPEED_100;
1798 default:
1799 return SPEED_10;
1800 }
1801}
1802
1803static void sky2_link_up(struct sky2_port *sky2)
1804{
1805 struct sky2_hw *hw = sky2->hw;
1806 unsigned port = sky2->port;
1807 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001808 static const char *fc_name[] = {
1809 [FC_NONE] = "none",
1810 [FC_TX] = "tx",
1811 [FC_RX] = "rx",
1812 [FC_BOTH] = "both",
1813 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001816 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1818 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819
1820 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1821
1822 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823
Stephen Hemminger75e80682007-09-19 15:36:46 -07001824 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001827 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1829
1830 if (netif_msg_link(sky2))
1831 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001832 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833 sky2->netdev->name, sky2->speed,
1834 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001835 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836}
1837
1838static void sky2_link_down(struct sky2_port *sky2)
1839{
1840 struct sky2_hw *hw = sky2->hw;
1841 unsigned port = sky2->port;
1842 u16 reg;
1843
1844 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1845
1846 reg = gma_read16(hw, port, GM_GP_CTRL);
1847 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1848 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851
1852 /* Turn on link LED */
1853 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1854
1855 if (netif_msg_link(sky2))
1856 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001857
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001858 sky2_phy_init(hw, port);
1859}
1860
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001861static enum flow_control sky2_flow(int rx, int tx)
1862{
1863 if (rx)
1864 return tx ? FC_BOTH : FC_RX;
1865 else
1866 return tx ? FC_TX : FC_NONE;
1867}
1868
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1870{
1871 struct sky2_hw *hw = sky2->hw;
1872 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001873 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001875 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877 if (lpa & PHY_M_AN_RF) {
1878 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1879 return -1;
1880 }
1881
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1883 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1884 sky2->netdev->name);
1885 return -1;
1886 }
1887
Stephen Hemminger793b8832005-09-14 16:06:14 -07001888 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001889 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001890
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001891 /* Since the pause result bits seem to in different positions on
1892 * different chips. look at registers.
1893 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001894 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001895 /* Shift for bits in fiber PHY */
1896 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1897 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001898
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001899 if (advert & ADVERTISE_1000XPAUSE)
1900 advert |= ADVERTISE_PAUSE_CAP;
1901 if (advert & ADVERTISE_1000XPSE_ASYM)
1902 advert |= ADVERTISE_PAUSE_ASYM;
1903 if (lpa & LPA_1000XPAUSE)
1904 lpa |= LPA_PAUSE_CAP;
1905 if (lpa & LPA_1000XPAUSE_ASYM)
1906 lpa |= LPA_PAUSE_ASYM;
1907 }
1908
1909 sky2->flow_status = FC_NONE;
1910 if (advert & ADVERTISE_PAUSE_CAP) {
1911 if (lpa & LPA_PAUSE_CAP)
1912 sky2->flow_status = FC_BOTH;
1913 else if (advert & ADVERTISE_PAUSE_ASYM)
1914 sky2->flow_status = FC_RX;
1915 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1916 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1917 sky2->flow_status = FC_TX;
1918 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001919
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001920 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001921 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001922 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001923
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001924 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001925 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1926 else
1927 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1928
1929 return 0;
1930}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001931
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001932/* Interrupt from PHY */
1933static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001935 struct net_device *dev = hw->dev[port];
1936 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937 u16 istatus, phystat;
1938
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001939 if (!netif_running(dev))
1940 return;
1941
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001942 spin_lock(&sky2->phy_lock);
1943 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1944 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 if (netif_msg_intr(sky2))
1947 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1948 sky2->netdev->name, istatus, phystat);
1949
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001950 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001951 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001953 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 }
1955
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 if (istatus & PHY_M_IS_LSP_CHANGE)
1957 sky2->speed = sky2_phy_speed(hw, phystat);
1958
1959 if (istatus & PHY_M_IS_DUP_CHANGE)
1960 sky2->duplex =
1961 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1962
1963 if (istatus & PHY_M_IS_LST_CHANGE) {
1964 if (phystat & PHY_M_PS_LINK_UP)
1965 sky2_link_up(sky2);
1966 else
1967 sky2_link_down(sky2);
1968 }
1969out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001970 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971}
1972
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001973/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001974 * and tx queue is full (stopped).
1975 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976static void sky2_tx_timeout(struct net_device *dev)
1977{
1978 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001979 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980
1981 if (netif_msg_timer(sky2))
1982 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1983
Stephen Hemminger8f246642006-03-20 15:48:21 -08001984 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001985 dev->name, sky2->tx_cons, sky2->tx_prod,
1986 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1987 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001988
Stephen Hemminger81906792007-02-15 16:40:33 -08001989 /* can't restart safely under softirq */
1990 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991}
1992
1993static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1994{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001995 struct sky2_port *sky2 = netdev_priv(dev);
1996 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001997 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001998 int err;
1999 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002000 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001
2002 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2003 return -EINVAL;
2004
Stephen Hemminger05745c42007-09-19 15:36:45 -07002005 if (new_mtu > ETH_DATA_LEN &&
2006 (hw->chip_id == CHIP_ID_YUKON_FE ||
2007 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002008 return -EINVAL;
2009
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002010 if (!netif_running(dev)) {
2011 dev->mtu = new_mtu;
2012 return 0;
2013 }
2014
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002015 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002016 sky2_write32(hw, B0_IMSK, 0);
2017
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002018 dev->trans_start = jiffies; /* prevent tx timeout */
2019 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002020 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002021
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002022 synchronize_irq(hw->pdev->irq);
2023
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002024 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002025 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002026
2027 ctl = gma_read16(hw, port, GM_GP_CTRL);
2028 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002029 sky2_rx_stop(sky2);
2030 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031
2032 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002033
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002034 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2035 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002037 if (dev->mtu > ETH_DATA_LEN)
2038 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002040 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002041
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002042 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002043
2044 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002045 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002046
David S. Millerd1d08d12008-01-07 20:53:33 -08002047 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002048 napi_enable(&hw->napi);
2049
Stephen Hemminger1b537562005-12-20 15:08:07 -08002050 if (err)
2051 dev_close(dev);
2052 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002053 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002054
Stephen Hemminger1b537562005-12-20 15:08:07 -08002055 netif_wake_queue(dev);
2056 }
2057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058 return err;
2059}
2060
Stephen Hemminger14d02632006-09-26 11:57:43 -07002061/* For small just reuse existing skb for next receive */
2062static struct sk_buff *receive_copy(struct sky2_port *sky2,
2063 const struct rx_ring_info *re,
2064 unsigned length)
2065{
2066 struct sk_buff *skb;
2067
2068 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2069 if (likely(skb)) {
2070 skb_reserve(skb, 2);
2071 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2072 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002073 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002074 skb->ip_summed = re->skb->ip_summed;
2075 skb->csum = re->skb->csum;
2076 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2077 length, PCI_DMA_FROMDEVICE);
2078 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002079 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002080 }
2081 return skb;
2082}
2083
2084/* Adjust length of skb with fragments to match received data */
2085static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2086 unsigned int length)
2087{
2088 int i, num_frags;
2089 unsigned int size;
2090
2091 /* put header into skb */
2092 size = min(length, hdr_space);
2093 skb->tail += size;
2094 skb->len += size;
2095 length -= size;
2096
2097 num_frags = skb_shinfo(skb)->nr_frags;
2098 for (i = 0; i < num_frags; i++) {
2099 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2100
2101 if (length == 0) {
2102 /* don't need this page */
2103 __free_page(frag->page);
2104 --skb_shinfo(skb)->nr_frags;
2105 } else {
2106 size = min(length, (unsigned) PAGE_SIZE);
2107
2108 frag->size = size;
2109 skb->data_len += size;
2110 skb->truesize += size;
2111 skb->len += size;
2112 length -= size;
2113 }
2114 }
2115}
2116
2117/* Normal packet - take skb from ring element and put in a new one */
2118static struct sk_buff *receive_new(struct sky2_port *sky2,
2119 struct rx_ring_info *re,
2120 unsigned int length)
2121{
2122 struct sk_buff *skb, *nskb;
2123 unsigned hdr_space = sky2->rx_data_size;
2124
Stephen Hemminger14d02632006-09-26 11:57:43 -07002125 /* Don't be tricky about reusing pages (yet) */
2126 nskb = sky2_rx_alloc(sky2);
2127 if (unlikely(!nskb))
2128 return NULL;
2129
2130 skb = re->skb;
2131 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2132
2133 prefetch(skb->data);
2134 re->skb = nskb;
2135 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2136
2137 if (skb_shinfo(skb)->nr_frags)
2138 skb_put_frags(skb, hdr_space, length);
2139 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002140 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002141 return skb;
2142}
2143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144/*
2145 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002146 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002148static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149 u16 length, u32 status)
2150{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002151 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002152 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002153 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002154 u16 count = (status & GMR_FS_LEN) >> 16;
2155
2156#ifdef SKY2_VLAN_TAG_USED
2157 /* Account for vlan tag */
2158 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2159 count -= VLAN_HLEN;
2160#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161
2162 if (unlikely(netif_msg_rx_status(sky2)))
2163 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002164 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165
Stephen Hemminger793b8832005-09-14 16:06:14 -07002166 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002167 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002169 /* This chip has hardware problems that generates bogus status.
2170 * So do only marginal checking and expect higher level protocols
2171 * to handle crap frames.
2172 */
2173 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2174 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2175 length != count)
2176 goto okay;
2177
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002178 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179 goto error;
2180
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002181 if (!(status & GMR_FS_RX_OK))
2182 goto resubmit;
2183
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002184 /* if length reported by DMA does not match PHY, packet was truncated */
2185 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002186 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002187
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002188okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002189 if (length < copybreak)
2190 skb = receive_copy(sky2, re, length);
2191 else
2192 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002193resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002194 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002196 return skb;
2197
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002198len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002199 /* Truncation of overlength packets
2200 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002201 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002202 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002203 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2204 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002205 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002208 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002209 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002210 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002211 goto resubmit;
2212 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002213
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002214 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002216 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002217
2218 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002219 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002221 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002223 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002224
Stephen Hemminger793b8832005-09-14 16:06:14 -07002225 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226}
2227
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002228/* Transmit complete */
2229static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002230{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002231 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002232
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002234 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002235 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002236 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002237 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238}
2239
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002240/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002241static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002243 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002244 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002245
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002246 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002247 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002248 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002249 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002250 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002251 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002252 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253 u32 status;
2254 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002255 u8 opcode = le->opcode;
2256
2257 if (!(opcode & HW_OWNER))
2258 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002259
Stephen Hemmingercb5d95472006-05-08 15:11:29 -07002260 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002261
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002262 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002263 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002264 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002265 length = le16_to_cpu(le->length);
2266 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002268 le->opcode = 0;
2269 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002271 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002272 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002273 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002274 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002275 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002276 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002277
Stephen Hemminger69161612007-06-04 17:23:26 -07002278 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002279 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002280 if (sky2->rx_csum &&
2281 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2282 (le->css & CSS_TCPUDPCSOK))
2283 skb->ip_summed = CHECKSUM_UNNECESSARY;
2284 else
2285 skb->ip_summed = CHECKSUM_NONE;
2286 }
2287
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002288 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002289 dev->stats.rx_packets++;
2290 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002291 dev->last_rx = jiffies;
2292
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002293#ifdef SKY2_VLAN_TAG_USED
2294 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2295 vlan_hwaccel_receive_skb(skb,
2296 sky2->vlgrp,
2297 be16_to_cpu(sky2->rx_tag));
2298 } else
2299#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002301
Stephen Hemminger22e11702006-07-12 15:23:48 -07002302 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002303 if (++work_done >= to_do)
2304 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305 break;
2306
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002307#ifdef SKY2_VLAN_TAG_USED
2308 case OP_RXVLAN:
2309 sky2->rx_tag = length;
2310 break;
2311
2312 case OP_RXCHKSVLAN:
2313 sky2->rx_tag = length;
2314 /* fall through */
2315#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002317 if (!sky2->rx_csum)
2318 break;
2319
Stephen Hemminger05745c42007-09-19 15:36:45 -07002320 /* If this happens then driver assuming wrong format */
2321 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2322 if (net_ratelimit())
2323 printk(KERN_NOTICE "%s: unexpected"
2324 " checksum status\n",
2325 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002326 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002327 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002328
Stephen Hemminger87418302007-03-08 12:42:30 -08002329 /* Both checksum counters are programmed to start at
2330 * the same offset, so unless there is a problem they
2331 * should match. This failure is an early indication that
2332 * hardware receive checksumming won't work.
2333 */
2334 if (likely(status >> 16 == (status & 0xffff))) {
2335 skb = sky2->rx_ring[sky2->rx_next].skb;
2336 skb->ip_summed = CHECKSUM_COMPLETE;
2337 skb->csum = status & 0xffff;
2338 } else {
2339 printk(KERN_NOTICE PFX "%s: hardware receive "
2340 "checksum problem (status = %#x)\n",
2341 dev->name, status);
2342 sky2->rx_csum = 0;
2343 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002344 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002345 BMU_DIS_RX_CHKSUM);
2346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 break;
2348
2349 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002350 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002351 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2352 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002353 if (hw->dev[1])
2354 sky2_tx_done(hw->dev[1],
2355 ((status >> 24) & 0xff)
2356 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357 break;
2358
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359 default:
2360 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002361 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002362 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002364 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002366 /* Fully processed status ring so clear irq */
2367 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2368
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002369exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002370 if (rx[0])
2371 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002372
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002373 if (rx[1])
2374 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002375
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002376 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377}
2378
2379static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2380{
2381 struct net_device *dev = hw->dev[port];
2382
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002383 if (net_ratelimit())
2384 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2385 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386
2387 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002388 if (net_ratelimit())
2389 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2390 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391 /* Clear IRQ */
2392 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2393 }
2394
2395 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002396 if (net_ratelimit())
2397 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2398 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399
2400 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2401 }
2402
2403 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002404 if (net_ratelimit())
2405 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2407 }
2408
2409 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002410 if (net_ratelimit())
2411 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2413 }
2414
2415 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002416 if (net_ratelimit())
2417 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2418 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2420 }
2421}
2422
2423static void sky2_hw_intr(struct sky2_hw *hw)
2424{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002425 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002427 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2428
2429 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430
Stephen Hemminger793b8832005-09-14 16:06:14 -07002431 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
2434 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002435 u16 pci_err;
2436
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002437 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002438 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002439 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002440 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002442 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002443 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 }
2445
2446 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002447 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002448 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002450 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2451 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2452 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002453 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002454 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002455
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002456 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 }
2458
2459 if (status & Y2_HWE_L1_MASK)
2460 sky2_hw_error(hw, 0, status);
2461 status >>= 8;
2462 if (status & Y2_HWE_L1_MASK)
2463 sky2_hw_error(hw, 1, status);
2464}
2465
2466static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2467{
2468 struct net_device *dev = hw->dev[port];
2469 struct sky2_port *sky2 = netdev_priv(dev);
2470 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2471
2472 if (netif_msg_intr(sky2))
2473 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2474 dev->name, status);
2475
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002476 if (status & GM_IS_RX_CO_OV)
2477 gma_read16(hw, port, GM_RX_IRQ_SRC);
2478
2479 if (status & GM_IS_TX_CO_OV)
2480 gma_read16(hw, port, GM_TX_IRQ_SRC);
2481
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002483 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002484 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2485 }
2486
2487 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002488 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002489 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2490 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491}
2492
Stephen Hemminger40b01722007-04-11 14:47:59 -07002493/* This should never happen it is a bug. */
2494static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2495 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002496{
2497 struct net_device *dev = hw->dev[port];
2498 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002499 unsigned idx;
2500 const u64 *le = (q == Q_R1 || q == Q_R2)
2501 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002502
Stephen Hemminger40b01722007-04-11 14:47:59 -07002503 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2504 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2505 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2506 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002507
Stephen Hemminger40b01722007-04-11 14:47:59 -07002508 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002509}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002510
Stephen Hemminger75e80682007-09-19 15:36:46 -07002511static int sky2_rx_hung(struct net_device *dev)
2512{
2513 struct sky2_port *sky2 = netdev_priv(dev);
2514 struct sky2_hw *hw = sky2->hw;
2515 unsigned port = sky2->port;
2516 unsigned rxq = rxqaddr[port];
2517 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2518 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2519 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2520 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2521
2522 /* If idle and MAC or PCI is stuck */
2523 if (sky2->check.last == dev->last_rx &&
2524 ((mac_rp == sky2->check.mac_rp &&
2525 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2526 /* Check if the PCI RX hang */
2527 (fifo_rp == sky2->check.fifo_rp &&
2528 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2529 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2530 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2531 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2532 return 1;
2533 } else {
2534 sky2->check.last = dev->last_rx;
2535 sky2->check.mac_rp = mac_rp;
2536 sky2->check.mac_lev = mac_lev;
2537 sky2->check.fifo_rp = fifo_rp;
2538 sky2->check.fifo_lev = fifo_lev;
2539 return 0;
2540 }
2541}
2542
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002543static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002544{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002545 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002546
Stephen Hemminger75e80682007-09-19 15:36:46 -07002547 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002548 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002549 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002550 } else {
2551 int i, active = 0;
2552
2553 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002554 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002555 if (!netif_running(dev))
2556 continue;
2557 ++active;
2558
2559 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002560 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002561 sky2_rx_hung(dev)) {
2562 pr_info(PFX "%s: receiver hang detected\n",
2563 dev->name);
2564 schedule_work(&hw->restart_work);
2565 return;
2566 }
2567 }
2568
2569 if (active == 0)
2570 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002571 }
2572
Stephen Hemminger75e80682007-09-19 15:36:46 -07002573 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002574}
2575
Stephen Hemminger40b01722007-04-11 14:47:59 -07002576/* Hardware/software error handling */
2577static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002579 if (net_ratelimit())
2580 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002582 if (status & Y2_IS_HW_ERR)
2583 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002585 if (status & Y2_IS_IRQ_MAC1)
2586 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002588 if (status & Y2_IS_IRQ_MAC2)
2589 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002590
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002591 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002592 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002593
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002594 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002595 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002596
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002597 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002598 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002599
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002600 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002601 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2602}
2603
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002604static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002605{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002606 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002607 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002608 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002609 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002610
2611 if (unlikely(status & Y2_IS_ERROR))
2612 sky2_err_intr(hw, status);
2613
2614 if (status & Y2_IS_IRQ_PHY1)
2615 sky2_phy_intr(hw, 0);
2616
2617 if (status & Y2_IS_IRQ_PHY2)
2618 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619
Stephen Hemminger26691832007-10-11 18:31:13 -07002620 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2621 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002622
David S. Miller6f535762007-10-11 18:08:29 -07002623 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002624 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002625 }
David S. Miller6f535762007-10-11 18:08:29 -07002626
Stephen Hemminger26691832007-10-11 18:31:13 -07002627 /* Bug/Errata workaround?
2628 * Need to kick the TX irq moderation timer.
2629 */
2630 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2631 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2632 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2633 }
2634 napi_complete(napi);
2635 sky2_read32(hw, B0_Y2_SP_LISR);
2636done:
2637
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002638 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002639}
2640
David Howells7d12e782006-10-05 14:55:46 +01002641static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002642{
2643 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002644 u32 status;
2645
2646 /* Reading this mask interrupts as side effect */
2647 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2648 if (status == 0 || status == ~0)
2649 return IRQ_NONE;
2650
2651 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002652
2653 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002654
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655 return IRQ_HANDLED;
2656}
2657
2658#ifdef CONFIG_NET_POLL_CONTROLLER
2659static void sky2_netpoll(struct net_device *dev)
2660{
2661 struct sky2_port *sky2 = netdev_priv(dev);
2662
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002663 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664}
2665#endif
2666
2667/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002668static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002669{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002670 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002672 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002673 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002674 return 125;
2675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002677 return 100;
2678
2679 case CHIP_ID_YUKON_FE_P:
2680 return 50;
2681
2682 case CHIP_ID_YUKON_XL:
2683 return 156;
2684
2685 default:
2686 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002687 }
2688}
2689
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002690static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2691{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002692 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693}
2694
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002695static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2696{
2697 return clk / sky2_mhz(hw);
2698}
2699
2700
Stephen Hemmingere3173832007-02-06 10:45:39 -08002701static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002703 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002704
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002705 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002706 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002707
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002709
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002711 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2712
2713 switch(hw->chip_id) {
2714 case CHIP_ID_YUKON_XL:
2715 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002716 | SKY2_HW_NEWER_PHY;
2717 if (hw->chip_rev < 3)
2718 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2719
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002720 break;
2721
2722 case CHIP_ID_YUKON_EC_U:
2723 hw->flags = SKY2_HW_GIGABIT
2724 | SKY2_HW_NEWER_PHY
2725 | SKY2_HW_ADV_POWER_CTL;
2726 break;
2727
2728 case CHIP_ID_YUKON_EX:
2729 hw->flags = SKY2_HW_GIGABIT
2730 | SKY2_HW_NEWER_PHY
2731 | SKY2_HW_NEW_LE
2732 | SKY2_HW_ADV_POWER_CTL;
2733
2734 /* New transmit checksum */
2735 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2736 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2737 break;
2738
2739 case CHIP_ID_YUKON_EC:
2740 /* This rev is really old, and requires untested workarounds */
2741 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2742 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2743 return -EOPNOTSUPP;
2744 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002745 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002746 break;
2747
2748 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002749 break;
2750
Stephen Hemminger05745c42007-09-19 15:36:45 -07002751 case CHIP_ID_YUKON_FE_P:
2752 hw->flags = SKY2_HW_NEWER_PHY
2753 | SKY2_HW_NEW_LE
2754 | SKY2_HW_AUTO_TX_SUM
2755 | SKY2_HW_ADV_POWER_CTL;
2756 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002757 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002758 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2759 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760 return -EOPNOTSUPP;
2761 }
2762
Stephen Hemmingere3173832007-02-06 10:45:39 -08002763 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002764 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2765 hw->flags |= SKY2_HW_FIBRE_PHY;
2766
2767
Stephen Hemmingere3173832007-02-06 10:45:39 -08002768 hw->ports = 1;
2769 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2770 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2771 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2772 ++hw->ports;
2773 }
2774
2775 return 0;
2776}
2777
2778static void sky2_reset(struct sky2_hw *hw)
2779{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002780 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002781 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002782 int i, cap;
2783 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002784
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002786 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2787 status = sky2_read16(hw, HCU_CCSR);
2788 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2789 HCU_CCSR_UC_STATE_MSK);
2790 sky2_write16(hw, HCU_CCSR, status);
2791 } else
2792 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2793 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794
2795 /* do a SW reset */
2796 sky2_write8(hw, B0_CTST, CS_RST_SET);
2797 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2798
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002799 /* allow writes to PCI config */
2800 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002802 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002803 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002804 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002805 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
2807 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2808
Stephen Hemminger555382c2007-08-29 12:58:14 -07002809 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2810 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002811 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2812 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002813
Stephen Hemminger555382c2007-08-29 12:58:14 -07002814 /* If error bit is stuck on ignore it */
2815 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2816 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002817 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002818 hwe_mask |= Y2_IS_PCI_EXP;
2819 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002820
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002821 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822
2823 for (i = 0; i < hw->ports; i++) {
2824 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2825 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002826
2827 if (hw->chip_id == CHIP_ID_YUKON_EX)
2828 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2829 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2830 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 }
2832
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 /* Clear I2C IRQ noise */
2834 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
2836 /* turn off hardware timer (unused) */
2837 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2838 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002839
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2841
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002842 /* Turn off descriptor polling */
2843 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844
2845 /* Turn off receive timestamp */
2846 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002847 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848
2849 /* enable the Tx Arbiters */
2850 for (i = 0; i < hw->ports; i++)
2851 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2852
2853 /* Initialize ram interface */
2854 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002855 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856
2857 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2858 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2859 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2860 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2861 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2862 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2863 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2864 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2865 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2866 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2867 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2868 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2869 }
2870
Stephen Hemminger555382c2007-08-29 12:58:14 -07002871 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002874 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876 memset(hw->st_le, 0, STATUS_LE_BYTES);
2877 hw->st_idx = 0;
2878
2879 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2880 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2881
2882 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002883 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884
2885 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002886 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002888 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2889 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002890
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002891 /* set Status-FIFO ISR watermark */
2892 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2893 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2894 else
2895 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002897 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002898 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2899 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002900
Stephen Hemminger793b8832005-09-14 16:06:14 -07002901 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2903
2904 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2905 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2906 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002907}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908
Stephen Hemminger81906792007-02-15 16:40:33 -08002909static void sky2_restart(struct work_struct *work)
2910{
2911 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2912 struct net_device *dev;
2913 int i, err;
2914
Stephen Hemminger81906792007-02-15 16:40:33 -08002915 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002916 for (i = 0; i < hw->ports; i++) {
2917 dev = hw->dev[i];
2918 if (netif_running(dev))
2919 sky2_down(dev);
2920 }
2921
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002922 napi_disable(&hw->napi);
2923 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002924 sky2_reset(hw);
2925 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002926 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002927
2928 for (i = 0; i < hw->ports; i++) {
2929 dev = hw->dev[i];
2930 if (netif_running(dev)) {
2931 err = sky2_up(dev);
2932 if (err) {
2933 printk(KERN_INFO PFX "%s: could not restart %d\n",
2934 dev->name, err);
2935 dev_close(dev);
2936 }
2937 }
2938 }
2939
Stephen Hemminger81906792007-02-15 16:40:33 -08002940 rtnl_unlock();
2941}
2942
Stephen Hemmingere3173832007-02-06 10:45:39 -08002943static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2944{
2945 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2946}
2947
2948static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2949{
2950 const struct sky2_port *sky2 = netdev_priv(dev);
2951
2952 wol->supported = sky2_wol_supported(sky2->hw);
2953 wol->wolopts = sky2->wol;
2954}
2955
2956static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2957{
2958 struct sky2_port *sky2 = netdev_priv(dev);
2959 struct sky2_hw *hw = sky2->hw;
2960
2961 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2962 return -EOPNOTSUPP;
2963
2964 sky2->wol = wol->wolopts;
2965
Stephen Hemminger05745c42007-09-19 15:36:45 -07002966 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2967 hw->chip_id == CHIP_ID_YUKON_EX ||
2968 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002969 sky2_write32(hw, B0_CTST, sky2->wol
2970 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2971
2972 if (!netif_running(dev))
2973 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974 return 0;
2975}
2976
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002977static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002979 if (sky2_is_copper(hw)) {
2980 u32 modes = SUPPORTED_10baseT_Half
2981 | SUPPORTED_10baseT_Full
2982 | SUPPORTED_100baseT_Half
2983 | SUPPORTED_100baseT_Full
2984 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002986 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002987 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002988 | SUPPORTED_1000baseT_Full;
2989 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002991 return SUPPORTED_1000baseT_Half
2992 | SUPPORTED_1000baseT_Full
2993 | SUPPORTED_Autoneg
2994 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995}
2996
Stephen Hemminger793b8832005-09-14 16:06:14 -07002997static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998{
2999 struct sky2_port *sky2 = netdev_priv(dev);
3000 struct sky2_hw *hw = sky2->hw;
3001
3002 ecmd->transceiver = XCVR_INTERNAL;
3003 ecmd->supported = sky2_supported_modes(hw);
3004 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003005 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003007 ecmd->speed = sky2->speed;
3008 } else {
3009 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003011 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012
3013 ecmd->advertising = sky2->advertising;
3014 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015 ecmd->duplex = sky2->duplex;
3016 return 0;
3017}
3018
3019static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3020{
3021 struct sky2_port *sky2 = netdev_priv(dev);
3022 const struct sky2_hw *hw = sky2->hw;
3023 u32 supported = sky2_supported_modes(hw);
3024
3025 if (ecmd->autoneg == AUTONEG_ENABLE) {
3026 ecmd->advertising = supported;
3027 sky2->duplex = -1;
3028 sky2->speed = -1;
3029 } else {
3030 u32 setting;
3031
Stephen Hemminger793b8832005-09-14 16:06:14 -07003032 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033 case SPEED_1000:
3034 if (ecmd->duplex == DUPLEX_FULL)
3035 setting = SUPPORTED_1000baseT_Full;
3036 else if (ecmd->duplex == DUPLEX_HALF)
3037 setting = SUPPORTED_1000baseT_Half;
3038 else
3039 return -EINVAL;
3040 break;
3041 case SPEED_100:
3042 if (ecmd->duplex == DUPLEX_FULL)
3043 setting = SUPPORTED_100baseT_Full;
3044 else if (ecmd->duplex == DUPLEX_HALF)
3045 setting = SUPPORTED_100baseT_Half;
3046 else
3047 return -EINVAL;
3048 break;
3049
3050 case SPEED_10:
3051 if (ecmd->duplex == DUPLEX_FULL)
3052 setting = SUPPORTED_10baseT_Full;
3053 else if (ecmd->duplex == DUPLEX_HALF)
3054 setting = SUPPORTED_10baseT_Half;
3055 else
3056 return -EINVAL;
3057 break;
3058 default:
3059 return -EINVAL;
3060 }
3061
3062 if ((setting & supported) == 0)
3063 return -EINVAL;
3064
3065 sky2->speed = ecmd->speed;
3066 sky2->duplex = ecmd->duplex;
3067 }
3068
3069 sky2->autoneg = ecmd->autoneg;
3070 sky2->advertising = ecmd->advertising;
3071
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003072 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003073 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003074 sky2_set_multicast(dev);
3075 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076
3077 return 0;
3078}
3079
3080static void sky2_get_drvinfo(struct net_device *dev,
3081 struct ethtool_drvinfo *info)
3082{
3083 struct sky2_port *sky2 = netdev_priv(dev);
3084
3085 strcpy(info->driver, DRV_NAME);
3086 strcpy(info->version, DRV_VERSION);
3087 strcpy(info->fw_version, "N/A");
3088 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3089}
3090
3091static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003092 char name[ETH_GSTRING_LEN];
3093 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003094} sky2_stats[] = {
3095 { "tx_bytes", GM_TXO_OK_HI },
3096 { "rx_bytes", GM_RXO_OK_HI },
3097 { "tx_broadcast", GM_TXF_BC_OK },
3098 { "rx_broadcast", GM_RXF_BC_OK },
3099 { "tx_multicast", GM_TXF_MC_OK },
3100 { "rx_multicast", GM_RXF_MC_OK },
3101 { "tx_unicast", GM_TXF_UC_OK },
3102 { "rx_unicast", GM_RXF_UC_OK },
3103 { "tx_mac_pause", GM_TXF_MPAUSE },
3104 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003105 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106 { "late_collision",GM_TXF_LAT_COL },
3107 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003108 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003109 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003110
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003111 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003113 { "rx_64_byte_packets", GM_RXF_64B },
3114 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3115 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3116 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3117 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3118 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3119 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003121 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3122 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003124
3125 { "tx_64_byte_packets", GM_TXF_64B },
3126 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3127 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3128 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3129 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3130 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3131 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3132 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133};
3134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003135static u32 sky2_get_rx_csum(struct net_device *dev)
3136{
3137 struct sky2_port *sky2 = netdev_priv(dev);
3138
3139 return sky2->rx_csum;
3140}
3141
3142static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3143{
3144 struct sky2_port *sky2 = netdev_priv(dev);
3145
3146 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3149 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3150
3151 return 0;
3152}
3153
3154static u32 sky2_get_msglevel(struct net_device *netdev)
3155{
3156 struct sky2_port *sky2 = netdev_priv(netdev);
3157 return sky2->msg_enable;
3158}
3159
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003160static int sky2_nway_reset(struct net_device *dev)
3161{
3162 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003163
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003164 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003165 return -EINVAL;
3166
Stephen Hemminger1b537562005-12-20 15:08:07 -08003167 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003168 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003169
3170 return 0;
3171}
3172
Stephen Hemminger793b8832005-09-14 16:06:14 -07003173static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003174{
3175 struct sky2_hw *hw = sky2->hw;
3176 unsigned port = sky2->port;
3177 int i;
3178
3179 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003180 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003181 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003182 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183
Stephen Hemminger793b8832005-09-14 16:06:14 -07003184 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3186}
3187
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3189{
3190 struct sky2_port *sky2 = netdev_priv(netdev);
3191 sky2->msg_enable = value;
3192}
3193
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003194static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003196 switch (sset) {
3197 case ETH_SS_STATS:
3198 return ARRAY_SIZE(sky2_stats);
3199 default:
3200 return -EOPNOTSUPP;
3201 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202}
3203
3204static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003205 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206{
3207 struct sky2_port *sky2 = netdev_priv(dev);
3208
Stephen Hemminger793b8832005-09-14 16:06:14 -07003209 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210}
3211
Stephen Hemminger793b8832005-09-14 16:06:14 -07003212static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213{
3214 int i;
3215
3216 switch (stringset) {
3217 case ETH_SS_STATS:
3218 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3219 memcpy(data + i * ETH_GSTRING_LEN,
3220 sky2_stats[i].name, ETH_GSTRING_LEN);
3221 break;
3222 }
3223}
3224
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225static int sky2_set_mac_address(struct net_device *dev, void *p)
3226{
3227 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003228 struct sky2_hw *hw = sky2->hw;
3229 unsigned port = sky2->port;
3230 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231
3232 if (!is_valid_ether_addr(addr->sa_data))
3233 return -EADDRNOTAVAIL;
3234
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003235 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003236 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003238 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003240
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003241 /* virtual address for data */
3242 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3243
3244 /* physical address: used for pause frames */
3245 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003246
3247 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248}
3249
Stephen Hemmingera052b522006-10-17 10:24:23 -07003250static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3251{
3252 u32 bit;
3253
3254 bit = ether_crc(ETH_ALEN, addr) & 63;
3255 filter[bit >> 3] |= 1 << (bit & 7);
3256}
3257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258static void sky2_set_multicast(struct net_device *dev)
3259{
3260 struct sky2_port *sky2 = netdev_priv(dev);
3261 struct sky2_hw *hw = sky2->hw;
3262 unsigned port = sky2->port;
3263 struct dev_mc_list *list = dev->mc_list;
3264 u16 reg;
3265 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003266 int rx_pause;
3267 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268
Stephen Hemmingera052b522006-10-17 10:24:23 -07003269 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 memset(filter, 0, sizeof(filter));
3271
3272 reg = gma_read16(hw, port, GM_RX_CTRL);
3273 reg |= GM_RXCR_UCF_ENA;
3274
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003275 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003277 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003279 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280 reg &= ~GM_RXCR_MCF_ENA;
3281 else {
3282 int i;
3283 reg |= GM_RXCR_MCF_ENA;
3284
Stephen Hemmingera052b522006-10-17 10:24:23 -07003285 if (rx_pause)
3286 sky2_add_filter(filter, pause_mc_addr);
3287
3288 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3289 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290 }
3291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003293 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003295 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003297 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003299 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300
3301 gma_write16(hw, port, GM_RX_CTRL, reg);
3302}
3303
3304/* Can have one global because blinking is controlled by
3305 * ethtool and that is always under RTNL mutex
3306 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003307static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310
Stephen Hemminger793b8832005-09-14 16:06:14 -07003311 switch (hw->chip_id) {
3312 case CHIP_ID_YUKON_XL:
3313 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3314 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3315 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3316 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3317 PHY_M_LEDC_INIT_CTRL(7) |
3318 PHY_M_LEDC_STA1_CTRL(7) |
3319 PHY_M_LEDC_STA0_CTRL(7))
3320 : 0);
3321
3322 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3323 break;
3324
3325 default:
3326 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003327 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3328 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003329 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330}
3331
3332/* blink LED's for finding board */
3333static int sky2_phys_id(struct net_device *dev, u32 data)
3334{
3335 struct sky2_port *sky2 = netdev_priv(dev);
3336 struct sky2_hw *hw = sky2->hw;
3337 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003339 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003340 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341 int onoff = 1;
3342
Stephen Hemminger793b8832005-09-14 16:06:14 -07003343 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3345 else
3346 ms = data * 1000;
3347
3348 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003349 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003350 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3351 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3352 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3353 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3354 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3355 } else {
3356 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3357 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3358 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003360 interrupted = 0;
3361 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362 sky2_led(hw, port, onoff);
3363 onoff = !onoff;
3364
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003365 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003366 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003367 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003368
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369 ms -= 250;
3370 }
3371
3372 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003373 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3374 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3375 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3376 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3377 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3378 } else {
3379 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3380 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3381 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003382 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383
3384 return 0;
3385}
3386
3387static void sky2_get_pauseparam(struct net_device *dev,
3388 struct ethtool_pauseparam *ecmd)
3389{
3390 struct sky2_port *sky2 = netdev_priv(dev);
3391
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003392 switch (sky2->flow_mode) {
3393 case FC_NONE:
3394 ecmd->tx_pause = ecmd->rx_pause = 0;
3395 break;
3396 case FC_TX:
3397 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3398 break;
3399 case FC_RX:
3400 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3401 break;
3402 case FC_BOTH:
3403 ecmd->tx_pause = ecmd->rx_pause = 1;
3404 }
3405
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406 ecmd->autoneg = sky2->autoneg;
3407}
3408
3409static int sky2_set_pauseparam(struct net_device *dev,
3410 struct ethtool_pauseparam *ecmd)
3411{
3412 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413
3414 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003415 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003417 if (netif_running(dev))
3418 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003420 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421}
3422
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003423static int sky2_get_coalesce(struct net_device *dev,
3424 struct ethtool_coalesce *ecmd)
3425{
3426 struct sky2_port *sky2 = netdev_priv(dev);
3427 struct sky2_hw *hw = sky2->hw;
3428
3429 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3430 ecmd->tx_coalesce_usecs = 0;
3431 else {
3432 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3433 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3434 }
3435 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3436
3437 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3438 ecmd->rx_coalesce_usecs = 0;
3439 else {
3440 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3441 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3442 }
3443 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3444
3445 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3446 ecmd->rx_coalesce_usecs_irq = 0;
3447 else {
3448 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3449 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3450 }
3451
3452 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3453
3454 return 0;
3455}
3456
3457/* Note: this affect both ports */
3458static int sky2_set_coalesce(struct net_device *dev,
3459 struct ethtool_coalesce *ecmd)
3460{
3461 struct sky2_port *sky2 = netdev_priv(dev);
3462 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003463 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003464
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003465 if (ecmd->tx_coalesce_usecs > tmax ||
3466 ecmd->rx_coalesce_usecs > tmax ||
3467 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003468 return -EINVAL;
3469
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003470 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003471 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003472 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003473 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003474 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003475 return -EINVAL;
3476
3477 if (ecmd->tx_coalesce_usecs == 0)
3478 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3479 else {
3480 sky2_write32(hw, STAT_TX_TIMER_INI,
3481 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3482 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3483 }
3484 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3485
3486 if (ecmd->rx_coalesce_usecs == 0)
3487 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3488 else {
3489 sky2_write32(hw, STAT_LEV_TIMER_INI,
3490 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3491 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3492 }
3493 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3494
3495 if (ecmd->rx_coalesce_usecs_irq == 0)
3496 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3497 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003498 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003499 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3500 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3501 }
3502 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3503 return 0;
3504}
3505
Stephen Hemminger793b8832005-09-14 16:06:14 -07003506static void sky2_get_ringparam(struct net_device *dev,
3507 struct ethtool_ringparam *ering)
3508{
3509 struct sky2_port *sky2 = netdev_priv(dev);
3510
3511 ering->rx_max_pending = RX_MAX_PENDING;
3512 ering->rx_mini_max_pending = 0;
3513 ering->rx_jumbo_max_pending = 0;
3514 ering->tx_max_pending = TX_RING_SIZE - 1;
3515
3516 ering->rx_pending = sky2->rx_pending;
3517 ering->rx_mini_pending = 0;
3518 ering->rx_jumbo_pending = 0;
3519 ering->tx_pending = sky2->tx_pending;
3520}
3521
3522static int sky2_set_ringparam(struct net_device *dev,
3523 struct ethtool_ringparam *ering)
3524{
3525 struct sky2_port *sky2 = netdev_priv(dev);
3526 int err = 0;
3527
3528 if (ering->rx_pending > RX_MAX_PENDING ||
3529 ering->rx_pending < 8 ||
3530 ering->tx_pending < MAX_SKB_TX_LE ||
3531 ering->tx_pending > TX_RING_SIZE - 1)
3532 return -EINVAL;
3533
3534 if (netif_running(dev))
3535 sky2_down(dev);
3536
3537 sky2->rx_pending = ering->rx_pending;
3538 sky2->tx_pending = ering->tx_pending;
3539
Stephen Hemminger1b537562005-12-20 15:08:07 -08003540 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003541 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003542 if (err)
3543 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003544 else
3545 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003546 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003547
3548 return err;
3549}
3550
Stephen Hemminger793b8832005-09-14 16:06:14 -07003551static int sky2_get_regs_len(struct net_device *dev)
3552{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003553 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003554}
3555
3556/*
3557 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003558 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003559 */
3560static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3561 void *p)
3562{
3563 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003564 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003565 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003566
3567 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003568
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003569 for (b = 0; b < 128; b++) {
3570 /* This complicated switch statement is to make sure and
3571 * only access regions that are unreserved.
3572 * Some blocks are only valid on dual port cards.
3573 * and block 3 has some special diagnostic registers that
3574 * are poison.
3575 */
3576 switch (b) {
3577 case 3:
3578 /* skip diagnostic ram region */
3579 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3580 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003581
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003582 /* dual port cards only */
3583 case 5: /* Tx Arbiter 2 */
3584 case 9: /* RX2 */
3585 case 14 ... 15: /* TX2 */
3586 case 17: case 19: /* Ram Buffer 2 */
3587 case 22 ... 23: /* Tx Ram Buffer 2 */
3588 case 25: /* Rx MAC Fifo 1 */
3589 case 27: /* Tx MAC Fifo 2 */
3590 case 31: /* GPHY 2 */
3591 case 40 ... 47: /* Pattern Ram 2 */
3592 case 52: case 54: /* TCP Segmentation 2 */
3593 case 112 ... 116: /* GMAC 2 */
3594 if (sky2->hw->ports == 1)
3595 goto reserved;
3596 /* fall through */
3597 case 0: /* Control */
3598 case 2: /* Mac address */
3599 case 4: /* Tx Arbiter 1 */
3600 case 7: /* PCI express reg */
3601 case 8: /* RX1 */
3602 case 12 ... 13: /* TX1 */
3603 case 16: case 18:/* Rx Ram Buffer 1 */
3604 case 20 ... 21: /* Tx Ram Buffer 1 */
3605 case 24: /* Rx MAC Fifo 1 */
3606 case 26: /* Tx MAC Fifo 1 */
3607 case 28 ... 29: /* Descriptor and status unit */
3608 case 30: /* GPHY 1*/
3609 case 32 ... 39: /* Pattern Ram 1 */
3610 case 48: case 50: /* TCP Segmentation 1 */
3611 case 56 ... 60: /* PCI space */
3612 case 80 ... 84: /* GMAC 1 */
3613 memcpy_fromio(p, io, 128);
3614 break;
3615 default:
3616reserved:
3617 memset(p, 0, 128);
3618 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003619
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003620 p += 128;
3621 io += 128;
3622 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003623}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003624
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003625/* In order to do Jumbo packets on these chips, need to turn off the
3626 * transmit store/forward. Therefore checksum offload won't work.
3627 */
3628static int no_tx_offload(struct net_device *dev)
3629{
3630 const struct sky2_port *sky2 = netdev_priv(dev);
3631 const struct sky2_hw *hw = sky2->hw;
3632
Stephen Hemminger69161612007-06-04 17:23:26 -07003633 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003634}
3635
3636static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3637{
3638 if (data && no_tx_offload(dev))
3639 return -EINVAL;
3640
3641 return ethtool_op_set_tx_csum(dev, data);
3642}
3643
3644
3645static int sky2_set_tso(struct net_device *dev, u32 data)
3646{
3647 if (data && no_tx_offload(dev))
3648 return -EINVAL;
3649
3650 return ethtool_op_set_tso(dev, data);
3651}
3652
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003653static int sky2_get_eeprom_len(struct net_device *dev)
3654{
3655 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003656 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003657 u16 reg2;
3658
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003659 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003660 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3661}
3662
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003663static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003664{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003665 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003666
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003667 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003668
3669 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003670 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003671 } while (!(offset & PCI_VPD_ADDR_F));
3672
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003673 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003674 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003675}
3676
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003677static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003678{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003679 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3680 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003681 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003682 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003683 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003684}
3685
3686static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3687 u8 *data)
3688{
3689 struct sky2_port *sky2 = netdev_priv(dev);
3690 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3691 int length = eeprom->len;
3692 u16 offset = eeprom->offset;
3693
3694 if (!cap)
3695 return -EINVAL;
3696
3697 eeprom->magic = SKY2_EEPROM_MAGIC;
3698
3699 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003700 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003701 int n = min_t(int, length, sizeof(val));
3702
3703 memcpy(data, &val, n);
3704 length -= n;
3705 data += n;
3706 offset += n;
3707 }
3708 return 0;
3709}
3710
3711static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3712 u8 *data)
3713{
3714 struct sky2_port *sky2 = netdev_priv(dev);
3715 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3716 int length = eeprom->len;
3717 u16 offset = eeprom->offset;
3718
3719 if (!cap)
3720 return -EINVAL;
3721
3722 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3723 return -EINVAL;
3724
3725 while (length > 0) {
3726 u32 val;
3727 int n = min_t(int, length, sizeof(val));
3728
3729 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003730 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003731 memcpy(&val, data, n);
3732
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003733 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003734
3735 length -= n;
3736 data += n;
3737 offset += n;
3738 }
3739 return 0;
3740}
3741
3742
Jeff Garzik7282d492006-09-13 14:30:00 -04003743static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003744 .get_settings = sky2_get_settings,
3745 .set_settings = sky2_set_settings,
3746 .get_drvinfo = sky2_get_drvinfo,
3747 .get_wol = sky2_get_wol,
3748 .set_wol = sky2_set_wol,
3749 .get_msglevel = sky2_get_msglevel,
3750 .set_msglevel = sky2_set_msglevel,
3751 .nway_reset = sky2_nway_reset,
3752 .get_regs_len = sky2_get_regs_len,
3753 .get_regs = sky2_get_regs,
3754 .get_link = ethtool_op_get_link,
3755 .get_eeprom_len = sky2_get_eeprom_len,
3756 .get_eeprom = sky2_get_eeprom,
3757 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003758 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003759 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003760 .set_tso = sky2_set_tso,
3761 .get_rx_csum = sky2_get_rx_csum,
3762 .set_rx_csum = sky2_set_rx_csum,
3763 .get_strings = sky2_get_strings,
3764 .get_coalesce = sky2_get_coalesce,
3765 .set_coalesce = sky2_set_coalesce,
3766 .get_ringparam = sky2_get_ringparam,
3767 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003768 .get_pauseparam = sky2_get_pauseparam,
3769 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003770 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003771 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003772 .get_ethtool_stats = sky2_get_ethtool_stats,
3773};
3774
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003775#ifdef CONFIG_SKY2_DEBUG
3776
3777static struct dentry *sky2_debug;
3778
3779static int sky2_debug_show(struct seq_file *seq, void *v)
3780{
3781 struct net_device *dev = seq->private;
3782 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003783 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003784 unsigned port = sky2->port;
3785 unsigned idx, last;
3786 int sop;
3787
3788 if (!netif_running(dev))
3789 return -ENETDOWN;
3790
3791 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3792 sky2_read32(hw, B0_ISRC),
3793 sky2_read32(hw, B0_IMSK),
3794 sky2_read32(hw, B0_Y2_SP_ICR));
3795
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003796 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003797 last = sky2_read16(hw, STAT_PUT_IDX);
3798
3799 if (hw->st_idx == last)
3800 seq_puts(seq, "Status ring (empty)\n");
3801 else {
3802 seq_puts(seq, "Status ring\n");
3803 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3804 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3805 const struct sky2_status_le *le = hw->st_le + idx;
3806 seq_printf(seq, "[%d] %#x %d %#x\n",
3807 idx, le->opcode, le->length, le->status);
3808 }
3809 seq_puts(seq, "\n");
3810 }
3811
3812 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3813 sky2->tx_cons, sky2->tx_prod,
3814 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3815 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3816
3817 /* Dump contents of tx ring */
3818 sop = 1;
3819 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3820 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3821 const struct sky2_tx_le *le = sky2->tx_le + idx;
3822 u32 a = le32_to_cpu(le->addr);
3823
3824 if (sop)
3825 seq_printf(seq, "%u:", idx);
3826 sop = 0;
3827
3828 switch(le->opcode & ~HW_OWNER) {
3829 case OP_ADDR64:
3830 seq_printf(seq, " %#x:", a);
3831 break;
3832 case OP_LRGLEN:
3833 seq_printf(seq, " mtu=%d", a);
3834 break;
3835 case OP_VLAN:
3836 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3837 break;
3838 case OP_TCPLISW:
3839 seq_printf(seq, " csum=%#x", a);
3840 break;
3841 case OP_LARGESEND:
3842 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3843 break;
3844 case OP_PACKET:
3845 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3846 break;
3847 case OP_BUFFER:
3848 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3849 break;
3850 default:
3851 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3852 a, le16_to_cpu(le->length));
3853 }
3854
3855 if (le->ctrl & EOP) {
3856 seq_putc(seq, '\n');
3857 sop = 1;
3858 }
3859 }
3860
3861 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3862 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3863 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3864 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3865
David S. Millerd1d08d12008-01-07 20:53:33 -08003866 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003867 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003868 return 0;
3869}
3870
3871static int sky2_debug_open(struct inode *inode, struct file *file)
3872{
3873 return single_open(file, sky2_debug_show, inode->i_private);
3874}
3875
3876static const struct file_operations sky2_debug_fops = {
3877 .owner = THIS_MODULE,
3878 .open = sky2_debug_open,
3879 .read = seq_read,
3880 .llseek = seq_lseek,
3881 .release = single_release,
3882};
3883
3884/*
3885 * Use network device events to create/remove/rename
3886 * debugfs file entries
3887 */
3888static int sky2_device_event(struct notifier_block *unused,
3889 unsigned long event, void *ptr)
3890{
3891 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003892 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003893
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003894 if (dev->open != sky2_up || !sky2_debug)
3895 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003896
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003897 switch(event) {
3898 case NETDEV_CHANGENAME:
3899 if (sky2->debugfs) {
3900 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3901 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003902 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003903 break;
3904
3905 case NETDEV_GOING_DOWN:
3906 if (sky2->debugfs) {
3907 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3908 dev->name);
3909 debugfs_remove(sky2->debugfs);
3910 sky2->debugfs = NULL;
3911 }
3912 break;
3913
3914 case NETDEV_UP:
3915 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3916 sky2_debug, dev,
3917 &sky2_debug_fops);
3918 if (IS_ERR(sky2->debugfs))
3919 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003920 }
3921
3922 return NOTIFY_DONE;
3923}
3924
3925static struct notifier_block sky2_notifier = {
3926 .notifier_call = sky2_device_event,
3927};
3928
3929
3930static __init void sky2_debug_init(void)
3931{
3932 struct dentry *ent;
3933
3934 ent = debugfs_create_dir("sky2", NULL);
3935 if (!ent || IS_ERR(ent))
3936 return;
3937
3938 sky2_debug = ent;
3939 register_netdevice_notifier(&sky2_notifier);
3940}
3941
3942static __exit void sky2_debug_cleanup(void)
3943{
3944 if (sky2_debug) {
3945 unregister_netdevice_notifier(&sky2_notifier);
3946 debugfs_remove(sky2_debug);
3947 sky2_debug = NULL;
3948 }
3949}
3950
3951#else
3952#define sky2_debug_init()
3953#define sky2_debug_cleanup()
3954#endif
3955
3956
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003957/* Initialize network device */
3958static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003959 unsigned port,
3960 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003961{
3962 struct sky2_port *sky2;
3963 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3964
3965 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003966 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003967 return NULL;
3968 }
3969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003970 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003971 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003972 dev->open = sky2_up;
3973 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003974 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003975 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003976 dev->set_multicast_list = sky2_set_multicast;
3977 dev->set_mac_address = sky2_set_mac_address;
3978 dev->change_mtu = sky2_change_mtu;
3979 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3980 dev->tx_timeout = sky2_tx_timeout;
3981 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003982#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08003983 if (port == 0)
3984 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003985#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003986
3987 sky2 = netdev_priv(dev);
3988 sky2->netdev = dev;
3989 sky2->hw = hw;
3990 sky2->msg_enable = netif_msg_init(debug, default_msg);
3991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003992 /* Auto speed and flow control */
3993 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003994 sky2->flow_mode = FC_BOTH;
3995
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003996 sky2->duplex = -1;
3997 sky2->speed = -1;
3998 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08003999 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004000 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004001
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004002 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004003 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004004 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004005
4006 hw->dev[port] = dev;
4007
4008 sky2->port = port;
4009
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004010 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004011 if (highmem)
4012 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004013
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004014#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004015 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4016 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4017 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4018 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4019 dev->vlan_rx_register = sky2_vlan_rx_register;
4020 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004021#endif
4022
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004023 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004024 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004025 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004026
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004027 return dev;
4028}
4029
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004030static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004031{
4032 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004033 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004034
4035 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004036 printk(KERN_INFO PFX "%s: addr %s\n",
4037 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004038}
4039
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004040/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004041static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004042{
4043 struct sky2_hw *hw = dev_id;
4044 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4045
4046 if (status == 0)
4047 return IRQ_NONE;
4048
4049 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004050 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004051 wake_up(&hw->msi_wait);
4052 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4053 }
4054 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4055
4056 return IRQ_HANDLED;
4057}
4058
4059/* Test interrupt path by forcing a a software IRQ */
4060static int __devinit sky2_test_msi(struct sky2_hw *hw)
4061{
4062 struct pci_dev *pdev = hw->pdev;
4063 int err;
4064
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004065 init_waitqueue_head (&hw->msi_wait);
4066
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004067 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4068
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004069 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004070 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004071 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004072 return err;
4073 }
4074
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004075 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004076 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004077
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004078 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004079
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004080 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004081 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004082 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4083 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004084
4085 err = -EOPNOTSUPP;
4086 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4087 }
4088
4089 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004090 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004091
4092 free_irq(pdev->irq, hw);
4093
4094 return err;
4095}
4096
Stephen Hemmingere3173832007-02-06 10:45:39 -08004097static int __devinit pci_wake_enabled(struct pci_dev *dev)
4098{
4099 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4100 u16 value;
4101
4102 if (!pm)
4103 return 0;
4104 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4105 return 0;
4106 return value & PCI_PM_CTRL_PME_ENABLE;
4107}
4108
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004109static int __devinit sky2_probe(struct pci_dev *pdev,
4110 const struct pci_device_id *ent)
4111{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004112 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004113 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004114 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004115
Stephen Hemminger793b8832005-09-14 16:06:14 -07004116 err = pci_enable_device(pdev);
4117 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004118 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004119 goto err_out;
4120 }
4121
Stephen Hemminger793b8832005-09-14 16:06:14 -07004122 err = pci_request_regions(pdev, DRV_NAME);
4123 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004124 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004125 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004126 }
4127
4128 pci_set_master(pdev);
4129
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004130 if (sizeof(dma_addr_t) > sizeof(u32) &&
4131 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4132 using_dac = 1;
4133 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4134 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004135 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4136 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004137 goto err_out_free_regions;
4138 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004139 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004140 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4141 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004142 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004143 goto err_out_free_regions;
4144 }
4145 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004146
Stephen Hemmingere3173832007-02-06 10:45:39 -08004147 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004149 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004150 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004151 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004152 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004153 goto err_out_free_regions;
4154 }
4155
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004156 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157
4158 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4159 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004160 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004161 goto err_out_free_hw;
4162 }
4163
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004164#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004165 /* The sk98lin vendor driver uses hardware byte swapping but
4166 * this driver uses software swapping.
4167 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004168 {
4169 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004170 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004171 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004172 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004173 }
4174#endif
4175
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004176 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004177 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004178 if (!hw->st_le)
4179 goto err_out_iounmap;
4180
Stephen Hemmingere3173832007-02-06 10:45:39 -08004181 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004182 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004183 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004184
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004185 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004186 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4187 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004188 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004189
Stephen Hemmingere3173832007-02-06 10:45:39 -08004190 sky2_reset(hw);
4191
4192 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004193 if (!dev) {
4194 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004195 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004196 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004197
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004198 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4199 err = sky2_test_msi(hw);
4200 if (err == -EOPNOTSUPP)
4201 pci_disable_msi(pdev);
4202 else if (err)
4203 goto err_out_free_netdev;
4204 }
4205
Stephen Hemminger793b8832005-09-14 16:06:14 -07004206 err = register_netdev(dev);
4207 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004208 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004209 goto err_out_free_netdev;
4210 }
4211
Stephen Hemminger6de16232007-10-17 13:26:42 -07004212 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4213
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004214 err = request_irq(pdev->irq, sky2_intr,
4215 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004216 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004217 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004218 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004219 goto err_out_unregister;
4220 }
4221 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004222 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004223
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004224 sky2_show_addr(dev);
4225
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004226 if (hw->ports > 1) {
4227 struct net_device *dev1;
4228
Stephen Hemmingere3173832007-02-06 10:45:39 -08004229 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004230 if (!dev1)
4231 dev_warn(&pdev->dev, "allocation for second device failed\n");
4232 else if ((err = register_netdev(dev1))) {
4233 dev_warn(&pdev->dev,
4234 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004235 hw->dev[1] = NULL;
4236 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004237 } else
4238 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239 }
4240
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004241 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004242 INIT_WORK(&hw->restart_work, sky2_restart);
4243
Stephen Hemminger793b8832005-09-14 16:06:14 -07004244 pci_set_drvdata(pdev, hw);
4245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004246 return 0;
4247
Stephen Hemminger793b8832005-09-14 16:06:14 -07004248err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004249 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004250 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004252err_out_free_netdev:
4253 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004254err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004255 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004256 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004257err_out_iounmap:
4258 iounmap(hw->regs);
4259err_out_free_hw:
4260 kfree(hw);
4261err_out_free_regions:
4262 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004263err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004264 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004266 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004267 return err;
4268}
4269
4270static void __devexit sky2_remove(struct pci_dev *pdev)
4271{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004272 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004273 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004274
Stephen Hemminger793b8832005-09-14 16:06:14 -07004275 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004276 return;
4277
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004278 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004279 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004280
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004281 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004282 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004283
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004284 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004285
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004286 sky2_power_aux(hw);
4287
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004289 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004290 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004291
4292 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004293 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004294 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004295 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296 pci_release_regions(pdev);
4297 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004298
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004299 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004300 free_netdev(hw->dev[i]);
4301
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004302 iounmap(hw->regs);
4303 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004304
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004305 pci_set_drvdata(pdev, NULL);
4306}
4307
4308#ifdef CONFIG_PM
4309static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4310{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004311 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004312 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004313
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004314 if (!hw)
4315 return 0;
4316
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004317 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004318 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004319 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004320
Stephen Hemmingere3173832007-02-06 10:45:39 -08004321 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004322 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004323
4324 if (sky2->wol)
4325 sky2_wol_init(sky2);
4326
4327 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004328 }
4329
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004330 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004331 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004332 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004333
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004334 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004335 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004336 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4337
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004338 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339}
4340
4341static int sky2_resume(struct pci_dev *pdev)
4342{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004343 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004344 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004345
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004346 if (!hw)
4347 return 0;
4348
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004349 err = pci_set_power_state(pdev, PCI_D0);
4350 if (err)
4351 goto out;
4352
4353 err = pci_restore_state(pdev);
4354 if (err)
4355 goto out;
4356
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004357 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004358
4359 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004360 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4361 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4362 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004363 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004364
Stephen Hemmingere3173832007-02-06 10:45:39 -08004365 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004366 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004367 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004368
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004369 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004370 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004371 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004372 err = sky2_up(dev);
4373 if (err) {
4374 printk(KERN_ERR PFX "%s: could not up: %d\n",
4375 dev->name, err);
4376 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004377 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004378 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004379
4380 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004381 }
4382 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004383
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004384 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004385out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004386 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004387 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004388 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004389}
4390#endif
4391
Stephen Hemmingere3173832007-02-06 10:45:39 -08004392static void sky2_shutdown(struct pci_dev *pdev)
4393{
4394 struct sky2_hw *hw = pci_get_drvdata(pdev);
4395 int i, wol = 0;
4396
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004397 if (!hw)
4398 return;
4399
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004400 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004401
4402 for (i = 0; i < hw->ports; i++) {
4403 struct net_device *dev = hw->dev[i];
4404 struct sky2_port *sky2 = netdev_priv(dev);
4405
4406 if (sky2->wol) {
4407 wol = 1;
4408 sky2_wol_init(sky2);
4409 }
4410 }
4411
4412 if (wol)
4413 sky2_power_aux(hw);
4414
4415 pci_enable_wake(pdev, PCI_D3hot, wol);
4416 pci_enable_wake(pdev, PCI_D3cold, wol);
4417
4418 pci_disable_device(pdev);
4419 pci_set_power_state(pdev, PCI_D3hot);
4420
4421}
4422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004423static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004424 .name = DRV_NAME,
4425 .id_table = sky2_id_table,
4426 .probe = sky2_probe,
4427 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004428#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004429 .suspend = sky2_suspend,
4430 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004431#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004432 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004433};
4434
4435static int __init sky2_init_module(void)
4436{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004437 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004438 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439}
4440
4441static void __exit sky2_cleanup_module(void)
4442{
4443 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004444 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004445}
4446
4447module_init(sky2_init_module);
4448module_exit(sky2_cleanup_module);
4449
4450MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004451MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004452MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004453MODULE_VERSION(DRV_VERSION);