blob: 3107095d7f0a46c0d6277f01f468b049c117742e [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
David Daney1f3dc6d2013-05-23 09:49:05 -07002 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7 * Copyright (C) 2013 Cavium, Inc.
8 * Authors: Sanjay Lal <sanjayl@kymasys.com>
9 */
Sanjay Lal740765c2012-11-21 18:34:00 -080010
11#ifndef __LINUX_KVM_MIPS_H
12#define __LINUX_KVM_MIPS_H
13
14#include <linux/types.h>
15
David Daney4c73fb22013-05-23 09:49:09 -070016/*
17 * KVM MIPS specific structures and definitions.
18 *
19 * Some parts derived from the x86 version of this file.
20 */
Sanjay Lal740765c2012-11-21 18:34:00 -080021
James Hogan230c5722015-05-08 17:11:49 +010022#define __KVM_HAVE_READONLY_MEM
23
David Daney688cded2013-05-23 09:49:06 -070024/*
25 * for KVM_GET_REGS and KVM_SET_REGS
26 *
27 * If Config[AT] is zero (32-bit CPU), the register contents are
28 * stored in the lower 32-bits of the struct kvm_regs fields and sign
29 * extended to 64-bits.
30 */
Sanjay Lal740765c2012-11-21 18:34:00 -080031struct kvm_regs {
David Daneybf32ebf2013-05-23 09:49:07 -070032 /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
33 __u64 gpr[32];
David Daney688cded2013-05-23 09:49:06 -070034 __u64 hi;
35 __u64 lo;
36 __u64 pc;
Sanjay Lal740765c2012-11-21 18:34:00 -080037};
38
David Daney1f3dc6d2013-05-23 09:49:05 -070039/*
40 * for KVM_GET_FPU and KVM_SET_FPU
David Daney1f3dc6d2013-05-23 09:49:05 -070041 */
Sanjay Lal740765c2012-11-21 18:34:00 -080042struct kvm_fpu {
Sanjay Lal740765c2012-11-21 18:34:00 -080043};
44
David Daney4c73fb22013-05-23 09:49:09 -070045
46/*
James Hogan7bd4ace2014-12-02 15:47:04 +000047 * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various
David Daney4c73fb22013-05-23 09:49:09 -070048 * registers. The id field is broken down as follows:
49 *
David Daney681865d2013-06-10 12:33:48 -070050 * bits[63..52] - As per linux/kvm.h
James Hogan7bd4ace2014-12-02 15:47:04 +000051 * bits[51..32] - Must be zero.
52 * bits[31..16] - Register set.
53 *
54 * Register set = 0: GP registers from kvm_regs (see definitions below).
55 *
56 * Register set = 1: CP0 registers.
James Hogand42a0082017-03-14 10:15:38 +000057 * bits[15..8] - COP0 register set.
58 *
59 * COP0 register set = 0: Main CP0 registers.
60 * bits[7..3] - Register 'rd' index.
61 * bits[2..0] - Register 'sel' index.
62 *
63 * COP0 register set = 1: MAARs.
64 * bits[7..0] - MAAR index.
James Hogan7bd4ace2014-12-02 15:47:04 +000065 *
66 * Register set = 2: KVM specific registers (see definitions below).
David Daney4c73fb22013-05-23 09:49:09 -070067 *
James Hoganab86bd62014-12-02 15:48:24 +000068 * Register set = 3: FPU / MSA registers (see definitions below).
James Hogan379245c2014-12-02 15:48:24 +000069 *
David Daney4c73fb22013-05-23 09:49:09 -070070 * Other sets registers may be added in the future. Each set would
David Daney681865d2013-06-10 12:33:48 -070071 * have its own identifier in bits[31..16].
David Daney4c73fb22013-05-23 09:49:09 -070072 */
73
James Hogan7bd4ace2014-12-02 15:47:04 +000074#define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL)
75#define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL)
76#define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL)
James Hogan379245c2014-12-02 15:48:24 +000077#define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL)
David Daney4c73fb22013-05-23 09:49:09 -070078
David Daney4c73fb22013-05-23 09:49:09 -070079
James Hogan7bd4ace2014-12-02 15:47:04 +000080/*
81 * KVM_REG_MIPS_GP - General purpose registers from kvm_regs.
82 */
83
84#define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0)
85#define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1)
86#define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2)
87#define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3)
88#define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4)
89#define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5)
90#define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6)
91#define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7)
92#define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8)
93#define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9)
94#define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10)
95#define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11)
96#define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12)
97#define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13)
98#define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14)
99#define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15)
100#define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16)
101#define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17)
102#define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18)
103#define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19)
104#define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20)
105#define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21)
106#define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22)
107#define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23)
108#define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24)
109#define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25)
110#define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26)
111#define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27)
112#define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28)
113#define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29)
114#define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30)
115#define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31)
116
117#define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32)
118#define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33)
119#define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34)
120
121
122/*
James Hogand42a0082017-03-14 10:15:38 +0000123 * KVM_REG_MIPS_CP0 - Coprocessor 0 registers.
124 */
125
126#define KVM_REG_MIPS_MAAR (KVM_REG_MIPS_CP0 | (1 << 8))
127#define KVM_REG_MIPS_CP0_MAAR(n) (KVM_REG_MIPS_MAAR | \
128 KVM_REG_SIZE_U64 | (n))
129
130
131/*
James Hogan7bd4ace2014-12-02 15:47:04 +0000132 * KVM_REG_MIPS_KVM - KVM specific control registers.
133 */
James Hoganf8239342014-05-29 10:16:37 +0100134
135/*
136 * CP0_Count control
137 * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now
138 * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer
139 * interrupts since COUNT_RESUME
140 * This can be used to freeze the timer to get a consistent snapshot of
141 * the CP0_Count and timer interrupt pending state, while also resuming
142 * safely without losing time or guest timer interrupts.
143 * Other: Reserved, do not change.
144 */
James Hogan7bd4ace2014-12-02 15:47:04 +0000145#define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0)
James Hoganf8239342014-05-29 10:16:37 +0100146#define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001
147
148/*
149 * CP0_Count resume monotonic nanoseconds
150 * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master
151 * disable). Any reads and writes of Count related registers while
152 * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is
153 * cleared again (master enable) any timer interrupts since this time will be
154 * emulated.
155 * Modifications to times in the future are rejected.
156 */
James Hogan7bd4ace2014-12-02 15:47:04 +0000157#define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1)
James Hoganf74a8e22014-05-29 10:16:38 +0100158/*
159 * CP0_Count rate in Hz
160 * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without
161 * discontinuities in CP0_Count.
162 */
James Hogan7bd4ace2014-12-02 15:47:04 +0000163#define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2)
164
James Hoganf8239342014-05-29 10:16:37 +0100165
David Daney4c73fb22013-05-23 09:49:09 -0700166/*
James Hoganab86bd62014-12-02 15:48:24 +0000167 * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers.
James Hogan379245c2014-12-02 15:48:24 +0000168 *
169 * bits[15..8] - Register subset (see definitions below).
170 * bits[7..5] - Must be zero.
171 * bits[4..0] - Register number within register subset.
172 */
173
174#define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL)
175#define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL)
James Hoganab86bd62014-12-02 15:48:24 +0000176#define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL)
James Hogan379245c2014-12-02 15:48:24 +0000177
178/*
179 * KVM_REG_MIPS_FPR - Floating point / Vector registers.
180 */
181#define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n))
182#define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n))
James Hoganab86bd62014-12-02 15:48:24 +0000183#define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n))
James Hogan379245c2014-12-02 15:48:24 +0000184
185/*
186 * KVM_REG_MIPS_FCR - Floating point control registers.
187 */
188#define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0)
189#define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31)
190
James Hoganab86bd62014-12-02 15:48:24 +0000191/*
192 * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers.
193 */
194#define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0)
195#define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1)
196
James Hogan379245c2014-12-02 15:48:24 +0000197
198/*
David Daney4c73fb22013-05-23 09:49:09 -0700199 * KVM MIPS specific structures and definitions
200 *
201 */
Sanjay Lal740765c2012-11-21 18:34:00 -0800202struct kvm_debug_exit_arch {
David Daney4c73fb22013-05-23 09:49:09 -0700203 __u64 epc;
Sanjay Lal740765c2012-11-21 18:34:00 -0800204};
205
206/* for KVM_SET_GUEST_DEBUG */
207struct kvm_guest_debug_arch {
208};
209
David Daney4c73fb22013-05-23 09:49:09 -0700210/* definition of registers in kvm_run */
211struct kvm_sync_regs {
212};
213
214/* dummy definition */
215struct kvm_sregs {
216};
217
Sanjay Lal740765c2012-11-21 18:34:00 -0800218struct kvm_mips_interrupt {
219 /* in */
220 __u32 cpu;
221 __u32 irq;
222};
223
Sanjay Lal740765c2012-11-21 18:34:00 -0800224#endif /* __LINUX_KVM_MIPS_H */