blob: f1dbab9202862118004abf5f935594de612123a9 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +00004 Copyright(c) 2007-2013 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_HW_H_
29#define _E1000_HW_H_
30
31#include <linux/types.h>
32#include <linux/delay.h>
33#include <linux/io.h>
Alexander Duyckc0410762010-03-25 13:10:08 +000034#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080035
Auke Kok9d5c8242008-01-24 02:22:38 -080036#include "e1000_regs.h"
37#include "e1000_defines.h"
38
39struct e1000_hw;
40
Jeff Kirsherb980ac12013-02-23 07:29:56 +000041#define E1000_DEV_ID_82576 0x10C9
42#define E1000_DEV_ID_82576_FIBER 0x10E6
43#define E1000_DEV_ID_82576_SERDES 0x10E7
44#define E1000_DEV_ID_82576_QUAD_COPPER 0x10E8
45#define E1000_DEV_ID_82576_QUAD_COPPER_ET2 0x1526
46#define E1000_DEV_ID_82576_NS 0x150A
47#define E1000_DEV_ID_82576_NS_SERDES 0x1518
48#define E1000_DEV_ID_82576_SERDES_QUAD 0x150D
49#define E1000_DEV_ID_82575EB_COPPER 0x10A7
50#define E1000_DEV_ID_82575EB_FIBER_SERDES 0x10A9
51#define E1000_DEV_ID_82575GB_QUAD_COPPER 0x10D6
52#define E1000_DEV_ID_82580_COPPER 0x150E
53#define E1000_DEV_ID_82580_FIBER 0x150F
54#define E1000_DEV_ID_82580_SERDES 0x1510
55#define E1000_DEV_ID_82580_SGMII 0x1511
56#define E1000_DEV_ID_82580_COPPER_DUAL 0x1516
57#define E1000_DEV_ID_82580_QUAD_FIBER 0x1527
58#define E1000_DEV_ID_DH89XXCC_SGMII 0x0438
59#define E1000_DEV_ID_DH89XXCC_SERDES 0x043A
60#define E1000_DEV_ID_DH89XXCC_BACKPLANE 0x043C
61#define E1000_DEV_ID_DH89XXCC_SFP 0x0440
62#define E1000_DEV_ID_I350_COPPER 0x1521
63#define E1000_DEV_ID_I350_FIBER 0x1522
64#define E1000_DEV_ID_I350_SERDES 0x1523
65#define E1000_DEV_ID_I350_SGMII 0x1524
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000066#define E1000_DEV_ID_I210_COPPER 0x1533
67#define E1000_DEV_ID_I210_COPPER_OEM1 0x1534
68#define E1000_DEV_ID_I210_COPPER_IT 0x1535
69#define E1000_DEV_ID_I210_FIBER 0x1536
70#define E1000_DEV_ID_I210_SERDES 0x1537
71#define E1000_DEV_ID_I210_SGMII 0x1538
72#define E1000_DEV_ID_I211_COPPER 0x1539
Carolyn Wybornyceb5f132013-04-18 22:21:30 +000073#define E1000_DEV_ID_I354_BACKPLANE_1GBPS 0x1F40
74#define E1000_DEV_ID_I354_SGMII 0x1F41
75#define E1000_DEV_ID_I354_BACKPLANE_2_5GBPS 0x1F45
Auke Kok9d5c8242008-01-24 02:22:38 -080076
77#define E1000_REVISION_2 2
78#define E1000_REVISION_4 4
79
Alexander Duyck70d92f82009-10-05 06:31:47 +000080#define E1000_FUNC_0 0
Auke Kok9d5c8242008-01-24 02:22:38 -080081#define E1000_FUNC_1 1
Alexander Duyckbb2ac472009-11-19 12:42:01 +000082#define E1000_FUNC_2 2
83#define E1000_FUNC_3 3
Auke Kok9d5c8242008-01-24 02:22:38 -080084
Alexander Duyckbb2ac472009-11-19 12:42:01 +000085#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
Alexander Duyck22896632009-10-05 06:34:25 +000086#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
Alexander Duyckbb2ac472009-11-19 12:42:01 +000087#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN2 6
88#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN3 9
Alexander Duyck22896632009-10-05 06:34:25 +000089
Auke Kok9d5c8242008-01-24 02:22:38 -080090enum e1000_mac_type {
91 e1000_undefined = 0,
92 e1000_82575,
Alexander Duyck2d064c02008-07-08 15:10:12 -070093 e1000_82576,
Alexander Duyckbb2ac472009-11-19 12:42:01 +000094 e1000_82580,
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000095 e1000_i350,
Carolyn Wybornyceb5f132013-04-18 22:21:30 +000096 e1000_i354,
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000097 e1000_i210,
98 e1000_i211,
Auke Kok9d5c8242008-01-24 02:22:38 -080099 e1000_num_macs /* List is 1-based, so subtract 1 for true count. */
100};
101
102enum e1000_media_type {
103 e1000_media_type_unknown = 0,
104 e1000_media_type_copper = 1,
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000105 e1000_media_type_fiber = 2,
106 e1000_media_type_internal_serdes = 3,
Auke Kok9d5c8242008-01-24 02:22:38 -0800107 e1000_num_media_types
108};
109
110enum e1000_nvm_type {
111 e1000_nvm_unknown = 0,
112 e1000_nvm_none,
113 e1000_nvm_eeprom_spi,
Auke Kok9d5c8242008-01-24 02:22:38 -0800114 e1000_nvm_flash_hw,
115 e1000_nvm_flash_sw
116};
117
118enum e1000_nvm_override {
119 e1000_nvm_override_none = 0,
120 e1000_nvm_override_spi_small,
121 e1000_nvm_override_spi_large,
Auke Kok9d5c8242008-01-24 02:22:38 -0800122};
123
124enum e1000_phy_type {
125 e1000_phy_unknown = 0,
126 e1000_phy_none,
127 e1000_phy_m88,
128 e1000_phy_igp,
129 e1000_phy_igp_2,
130 e1000_phy_gg82563,
131 e1000_phy_igp_3,
132 e1000_phy_ife,
Alexander Duyck2909c3f2009-11-19 12:41:42 +0000133 e1000_phy_82580,
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000134 e1000_phy_i210,
Auke Kok9d5c8242008-01-24 02:22:38 -0800135};
136
137enum e1000_bus_type {
138 e1000_bus_type_unknown = 0,
139 e1000_bus_type_pci,
140 e1000_bus_type_pcix,
141 e1000_bus_type_pci_express,
142 e1000_bus_type_reserved
143};
144
145enum e1000_bus_speed {
146 e1000_bus_speed_unknown = 0,
147 e1000_bus_speed_33,
148 e1000_bus_speed_66,
149 e1000_bus_speed_100,
150 e1000_bus_speed_120,
151 e1000_bus_speed_133,
152 e1000_bus_speed_2500,
153 e1000_bus_speed_5000,
154 e1000_bus_speed_reserved
155};
156
157enum e1000_bus_width {
158 e1000_bus_width_unknown = 0,
159 e1000_bus_width_pcie_x1,
160 e1000_bus_width_pcie_x2,
161 e1000_bus_width_pcie_x4 = 4,
162 e1000_bus_width_pcie_x8 = 8,
163 e1000_bus_width_32,
164 e1000_bus_width_64,
165 e1000_bus_width_reserved
166};
167
168enum e1000_1000t_rx_status {
169 e1000_1000t_rx_status_not_ok = 0,
170 e1000_1000t_rx_status_ok,
171 e1000_1000t_rx_status_undefined = 0xFF
172};
173
174enum e1000_rev_polarity {
175 e1000_rev_polarity_normal = 0,
176 e1000_rev_polarity_reversed,
177 e1000_rev_polarity_undefined = 0xFF
178};
179
Alexander Duyck0cce1192009-07-23 18:10:24 +0000180enum e1000_fc_mode {
Auke Kok9d5c8242008-01-24 02:22:38 -0800181 e1000_fc_none = 0,
182 e1000_fc_rx_pause,
183 e1000_fc_tx_pause,
184 e1000_fc_full,
185 e1000_fc_default = 0xFF
186};
187
Auke Kok9d5c8242008-01-24 02:22:38 -0800188/* Statistics counters collected by the MAC */
189struct e1000_hw_stats {
190 u64 crcerrs;
191 u64 algnerrc;
192 u64 symerrs;
193 u64 rxerrc;
194 u64 mpc;
195 u64 scc;
196 u64 ecol;
197 u64 mcc;
198 u64 latecol;
199 u64 colc;
200 u64 dc;
201 u64 tncrs;
202 u64 sec;
203 u64 cexterr;
204 u64 rlec;
205 u64 xonrxc;
206 u64 xontxc;
207 u64 xoffrxc;
208 u64 xofftxc;
209 u64 fcruc;
210 u64 prc64;
211 u64 prc127;
212 u64 prc255;
213 u64 prc511;
214 u64 prc1023;
215 u64 prc1522;
216 u64 gprc;
217 u64 bprc;
218 u64 mprc;
219 u64 gptc;
220 u64 gorc;
221 u64 gotc;
222 u64 rnbc;
223 u64 ruc;
224 u64 rfc;
225 u64 roc;
226 u64 rjc;
227 u64 mgprc;
228 u64 mgpdc;
229 u64 mgptc;
230 u64 tor;
231 u64 tot;
232 u64 tpr;
233 u64 tpt;
234 u64 ptc64;
235 u64 ptc127;
236 u64 ptc255;
237 u64 ptc511;
238 u64 ptc1023;
239 u64 ptc1522;
240 u64 mptc;
241 u64 bptc;
242 u64 tsctc;
243 u64 tsctfc;
244 u64 iac;
245 u64 icrxptc;
246 u64 icrxatc;
247 u64 ictxptc;
248 u64 ictxatc;
249 u64 ictxqec;
250 u64 ictxqmtc;
251 u64 icrxdmtc;
252 u64 icrxoc;
253 u64 cbtmpc;
254 u64 htdpmc;
255 u64 cbrdpc;
256 u64 cbrmpc;
257 u64 rpthc;
258 u64 hgptc;
259 u64 htcbdpc;
260 u64 hgorc;
261 u64 hgotc;
262 u64 lenerrs;
263 u64 scvpc;
264 u64 hrmpc;
Alexander Duyckdda0e082009-02-06 23:19:08 +0000265 u64 doosync;
Carolyn Wyborny0a915b92011-02-26 07:42:37 +0000266 u64 o2bgptc;
267 u64 o2bspc;
268 u64 b2ospc;
269 u64 b2ogprc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800270};
271
272struct e1000_phy_stats {
273 u32 idle_errors;
274 u32 receive_errors;
275};
276
277struct e1000_host_mng_dhcp_cookie {
278 u32 signature;
279 u8 status;
280 u8 reserved0;
281 u16 vlan_id;
282 u32 reserved1;
283 u16 reserved2;
284 u8 reserved3;
285 u8 checksum;
286};
287
288/* Host Interface "Rev 1" */
289struct e1000_host_command_header {
290 u8 command_id;
291 u8 command_length;
292 u8 command_options;
293 u8 checksum;
294};
295
296#define E1000_HI_MAX_DATA_LENGTH 252
297struct e1000_host_command_info {
298 struct e1000_host_command_header command_header;
299 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
300};
301
302/* Host Interface "Rev 2" */
303struct e1000_host_mng_command_header {
304 u8 command_id;
305 u8 checksum;
306 u16 reserved1;
307 u16 reserved2;
308 u16 command_length;
309};
310
311#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
312struct e1000_host_mng_command_info {
313 struct e1000_host_mng_command_header command_header;
314 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
315};
316
317#include "e1000_mac.h"
318#include "e1000_phy.h"
319#include "e1000_nvm.h"
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800320#include "e1000_mbx.h"
Auke Kok9d5c8242008-01-24 02:22:38 -0800321
322struct e1000_mac_operations {
323 s32 (*check_for_link)(struct e1000_hw *);
324 s32 (*reset_hw)(struct e1000_hw *);
325 s32 (*init_hw)(struct e1000_hw *);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700326 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800327 s32 (*setup_physical_interface)(struct e1000_hw *);
328 void (*rar_set)(struct e1000_hw *, u8 *, u32);
329 s32 (*read_mac_addr)(struct e1000_hw *);
330 s32 (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000331 s32 (*acquire_swfw_sync)(struct e1000_hw *, u16);
332 void (*release_swfw_sync)(struct e1000_hw *, u16);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000333#ifdef CONFIG_IGB_HWMON
334 s32 (*get_thermal_sensor_data)(struct e1000_hw *);
335 s32 (*init_thermal_sensor_thresh)(struct e1000_hw *);
336#endif
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000337
Auke Kok9d5c8242008-01-24 02:22:38 -0800338};
339
340struct e1000_phy_operations {
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000341 s32 (*acquire)(struct e1000_hw *);
Alexander Duyckbb2ac472009-11-19 12:42:01 +0000342 s32 (*check_polarity)(struct e1000_hw *);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700343 s32 (*check_reset_block)(struct e1000_hw *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800344 s32 (*force_speed_duplex)(struct e1000_hw *);
345 s32 (*get_cfg_done)(struct e1000_hw *hw);
346 s32 (*get_cable_length)(struct e1000_hw *);
347 s32 (*get_phy_info)(struct e1000_hw *);
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000348 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
349 void (*release)(struct e1000_hw *);
350 s32 (*reset)(struct e1000_hw *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800351 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
352 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000353 s32 (*write_reg)(struct e1000_hw *, u32, u16);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000354 s32 (*read_i2c_byte)(struct e1000_hw *, u8, u8, u8 *);
355 s32 (*write_i2c_byte)(struct e1000_hw *, u8, u8, u8);
Auke Kok9d5c8242008-01-24 02:22:38 -0800356};
357
358struct e1000_nvm_operations {
Alexander Duyck312c75a2009-02-06 23:17:47 +0000359 s32 (*acquire)(struct e1000_hw *);
360 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
361 void (*release)(struct e1000_hw *);
362 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Carolyn Wyborny4322e562011-03-11 20:43:18 -0800363 s32 (*update)(struct e1000_hw *);
364 s32 (*validate)(struct e1000_hw *);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000365 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800366};
367
Carolyn Wybornyaca5dae2012-12-07 03:01:16 +0000368#define E1000_MAX_SENSORS 3
369
370struct e1000_thermal_diode_data {
371 u8 location;
372 u8 temp;
373 u8 caution_thresh;
374 u8 max_op_thresh;
375};
376
377struct e1000_thermal_sensor_data {
378 struct e1000_thermal_diode_data sensor[E1000_MAX_SENSORS];
379};
380
Auke Kok9d5c8242008-01-24 02:22:38 -0800381struct e1000_info {
382 s32 (*get_invariants)(struct e1000_hw *);
383 struct e1000_mac_operations *mac_ops;
384 struct e1000_phy_operations *phy_ops;
385 struct e1000_nvm_operations *nvm_ops;
386};
387
388extern const struct e1000_info e1000_82575_info;
389
390struct e1000_mac_info {
391 struct e1000_mac_operations ops;
392
393 u8 addr[6];
394 u8 perm_addr[6];
395
396 enum e1000_mac_type type;
397
Auke Kok9d5c8242008-01-24 02:22:38 -0800398 u32 ledctl_default;
399 u32 ledctl_mode1;
400 u32 ledctl_mode2;
401 u32 mc_filter_type;
Auke Kok9d5c8242008-01-24 02:22:38 -0800402 u32 txcw;
403
Auke Kok9d5c8242008-01-24 02:22:38 -0800404 u16 mta_reg_count;
Alexander Duyck68d480c2009-10-05 06:33:08 +0000405 u16 uta_reg_count;
Alexander Duyck28fc06f2009-07-23 18:08:54 +0000406
407 /* Maximum size of the MTA register table in all supported adapters */
408 #define MAX_MTA_REG 128
409 u32 mta_shadow[MAX_MTA_REG];
Auke Kok9d5c8242008-01-24 02:22:38 -0800410 u16 rar_entry_count;
411
412 u8 forced_speed_duplex;
413
414 bool adaptive_ifs;
415 bool arc_subsystem_valid;
416 bool asf_firmware_present;
417 bool autoneg;
418 bool autoneg_failed;
Auke Kok9d5c8242008-01-24 02:22:38 -0800419 bool disable_hw_init_bits;
420 bool get_link_status;
421 bool ifs_params_forced;
422 bool in_ifs_mode;
423 bool report_tx_early;
424 bool serdes_has_link;
425 bool tx_pkt_filtering;
Carolyn Wybornyaca5dae2012-12-07 03:01:16 +0000426 struct e1000_thermal_sensor_data thermal_sensor_data;
Auke Kok9d5c8242008-01-24 02:22:38 -0800427};
428
429struct e1000_phy_info {
430 struct e1000_phy_operations ops;
431
432 enum e1000_phy_type type;
433
434 enum e1000_1000t_rx_status local_rx;
435 enum e1000_1000t_rx_status remote_rx;
436 enum e1000_ms_type ms_type;
437 enum e1000_ms_type original_ms_type;
438 enum e1000_rev_polarity cable_polarity;
439 enum e1000_smart_speed smart_speed;
440
441 u32 addr;
442 u32 id;
443 u32 reset_delay_us; /* in usec */
444 u32 revision;
445
446 enum e1000_media_type media_type;
447
448 u16 autoneg_advertised;
449 u16 autoneg_mask;
450 u16 cable_length;
451 u16 max_cable_length;
452 u16 min_cable_length;
453
454 u8 mdix;
455
456 bool disable_polarity_correction;
457 bool is_mdix;
458 bool polarity_correction;
459 bool reset_disable;
460 bool speed_downgraded;
461 bool autoneg_wait_to_complete;
462};
463
464struct e1000_nvm_info {
465 struct e1000_nvm_operations ops;
Auke Kok9d5c8242008-01-24 02:22:38 -0800466 enum e1000_nvm_type type;
467 enum e1000_nvm_override override;
468
469 u32 flash_bank_size;
470 u32 flash_base_addr;
471
472 u16 word_size;
473 u16 delay_usec;
474 u16 address_bits;
475 u16 opcode_bits;
476 u16 page_size;
477};
478
479struct e1000_bus_info {
480 enum e1000_bus_type type;
481 enum e1000_bus_speed speed;
482 enum e1000_bus_width width;
483
484 u32 snoop;
485
486 u16 func;
487 u16 pci_cmd_word;
488};
489
490struct e1000_fc_info {
491 u32 high_water; /* Flow control high-water mark */
492 u32 low_water; /* Flow control low-water mark */
493 u16 pause_time; /* Flow control pause timer */
494 bool send_xon; /* Flow control send XON */
495 bool strict_ieee; /* Strict IEEE mode */
Alexander Duyck0cce1192009-07-23 18:10:24 +0000496 enum e1000_fc_mode current_mode; /* Type of flow control */
497 enum e1000_fc_mode requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -0800498};
499
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800500struct e1000_mbx_operations {
501 s32 (*init_params)(struct e1000_hw *hw);
502 s32 (*read)(struct e1000_hw *, u32 *, u16, u16);
503 s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
504 s32 (*read_posted)(struct e1000_hw *, u32 *, u16, u16);
505 s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
506 s32 (*check_for_msg)(struct e1000_hw *, u16);
507 s32 (*check_for_ack)(struct e1000_hw *, u16);
508 s32 (*check_for_rst)(struct e1000_hw *, u16);
509};
510
511struct e1000_mbx_stats {
512 u32 msgs_tx;
513 u32 msgs_rx;
514
515 u32 acks;
516 u32 reqs;
517 u32 rsts;
518};
519
520struct e1000_mbx_info {
521 struct e1000_mbx_operations ops;
522 struct e1000_mbx_stats stats;
523 u32 timeout;
524 u32 usec_delay;
525 u16 size;
526};
527
Alexander Duyckc1889bf2009-02-06 23:16:45 +0000528struct e1000_dev_spec_82575 {
529 bool sgmii_active;
Alexander Duyckbb2ac472009-11-19 12:42:01 +0000530 bool global_device_reset;
Carolyn Wyborny09b068d2011-03-11 20:42:13 -0800531 bool eee_disable;
Matthew Vickd44e7a92013-03-22 07:34:20 +0000532 bool clear_semaphore_once;
Alexander Duyckc1889bf2009-02-06 23:16:45 +0000533};
534
Auke Kok9d5c8242008-01-24 02:22:38 -0800535struct e1000_hw {
536 void *back;
Auke Kok9d5c8242008-01-24 02:22:38 -0800537
538 u8 __iomem *hw_addr;
539 u8 __iomem *flash_address;
540 unsigned long io_base;
541
542 struct e1000_mac_info mac;
543 struct e1000_fc_info fc;
544 struct e1000_phy_info phy;
545 struct e1000_nvm_info nvm;
546 struct e1000_bus_info bus;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800547 struct e1000_mbx_info mbx;
Auke Kok9d5c8242008-01-24 02:22:38 -0800548 struct e1000_host_mng_dhcp_cookie mng_cookie;
549
Alexander Duyckc1889bf2009-02-06 23:16:45 +0000550 union {
551 struct e1000_dev_spec_82575 _82575;
552 } dev_spec;
Auke Kok9d5c8242008-01-24 02:22:38 -0800553
554 u16 device_id;
555 u16 subsystem_vendor_id;
556 u16 subsystem_device_id;
557 u16 vendor_id;
558
559 u8 revision_id;
560};
561
Alexander Duyckc0410762010-03-25 13:10:08 +0000562extern struct net_device *igb_get_hw_dev(struct e1000_hw *hw);
Auke Kok652fff32008-06-27 11:00:18 -0700563#define hw_dbg(format, arg...) \
Alexander Duyckc0410762010-03-25 13:10:08 +0000564 netdev_dbg(igb_get_hw_dev(hw), format, ##arg)
565
Alexander Duyck009bc062009-07-23 18:08:35 +0000566/* These functions must be implemented by drivers */
567s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
568s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
Alexander Duyckc0410762010-03-25 13:10:08 +0000569#endif /* _E1000_HW_H_ */