Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/mmu.c |
| 3 | * |
| 4 | * Copyright (C) 1995-2005 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 10 | #include <linux/module.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 11 | #include <linux/kernel.h> |
| 12 | #include <linux/errno.h> |
| 13 | #include <linux/init.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 14 | #include <linux/mman.h> |
| 15 | #include <linux/nodemask.h> |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 16 | #include <linux/memblock.h> |
Catalin Marinas | d907387 | 2010-09-13 16:01:24 +0100 | [diff] [blame] | 17 | #include <linux/fs.h> |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 18 | #include <linux/vmalloc.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 19 | |
Russell King | 15d07dc | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 20 | #include <asm/cp15.h> |
Russell King | 0ba8b9b | 2008-08-10 18:08:10 +0100 | [diff] [blame] | 21 | #include <asm/cputype.h> |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 22 | #include <asm/sections.h> |
Nicolas Pitre | 3f973e2 | 2008-11-04 00:48:42 -0500 | [diff] [blame] | 23 | #include <asm/cachetype.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 24 | #include <asm/setup.h> |
| 25 | #include <asm/sizes.h> |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 26 | #include <asm/smp_plat.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 27 | #include <asm/tlb.h> |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 28 | #include <asm/highmem.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 29 | #include <asm/system_info.h> |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 30 | #include <asm/traps.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 31 | |
| 32 | #include <asm/mach/arch.h> |
| 33 | #include <asm/mach/map.h> |
| 34 | |
| 35 | #include "mm.h" |
| 36 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 37 | /* |
| 38 | * empty_zero_page is a special page that is used for |
| 39 | * zero-initialized data and COW. |
| 40 | */ |
| 41 | struct page *empty_zero_page; |
Aneesh Kumar K.V | 3653f3a | 2008-04-29 08:11:12 -0400 | [diff] [blame] | 42 | EXPORT_SYMBOL(empty_zero_page); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * The pmd table for the upper-most set of pages. |
| 46 | */ |
| 47 | pmd_t *top_pmd; |
| 48 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 49 | #define CPOLICY_UNCACHED 0 |
| 50 | #define CPOLICY_BUFFERED 1 |
| 51 | #define CPOLICY_WRITETHROUGH 2 |
| 52 | #define CPOLICY_WRITEBACK 3 |
| 53 | #define CPOLICY_WRITEALLOC 4 |
| 54 | |
| 55 | static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK; |
| 56 | static unsigned int ecc_mask __initdata = 0; |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 57 | pgprot_t pgprot_user; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 58 | pgprot_t pgprot_kernel; |
| 59 | |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 60 | EXPORT_SYMBOL(pgprot_user); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 61 | EXPORT_SYMBOL(pgprot_kernel); |
| 62 | |
| 63 | struct cachepolicy { |
| 64 | const char policy[16]; |
| 65 | unsigned int cr_mask; |
Catalin Marinas | 442e70c | 2011-09-05 17:51:56 +0100 | [diff] [blame] | 66 | pmdval_t pmd; |
Russell King | f6e3354 | 2010-11-16 00:22:09 +0000 | [diff] [blame] | 67 | pteval_t pte; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 68 | }; |
| 69 | |
| 70 | static struct cachepolicy cache_policies[] __initdata = { |
| 71 | { |
| 72 | .policy = "uncached", |
| 73 | .cr_mask = CR_W|CR_C, |
| 74 | .pmd = PMD_SECT_UNCACHED, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 75 | .pte = L_PTE_MT_UNCACHED, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 76 | }, { |
| 77 | .policy = "buffered", |
| 78 | .cr_mask = CR_C, |
| 79 | .pmd = PMD_SECT_BUFFERED, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 80 | .pte = L_PTE_MT_BUFFERABLE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 81 | }, { |
| 82 | .policy = "writethrough", |
| 83 | .cr_mask = 0, |
| 84 | .pmd = PMD_SECT_WT, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 85 | .pte = L_PTE_MT_WRITETHROUGH, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 86 | }, { |
| 87 | .policy = "writeback", |
| 88 | .cr_mask = 0, |
| 89 | .pmd = PMD_SECT_WB, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 90 | .pte = L_PTE_MT_WRITEBACK, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 91 | }, { |
| 92 | .policy = "writealloc", |
| 93 | .cr_mask = 0, |
| 94 | .pmd = PMD_SECT_WBWA, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 95 | .pte = L_PTE_MT_WRITEALLOC, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 96 | } |
| 97 | }; |
| 98 | |
| 99 | /* |
Simon Arlott | 6cbdc8c | 2007-05-11 20:40:30 +0100 | [diff] [blame] | 100 | * These are useful for identifying cache coherency |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 101 | * problems by allowing the cache or the cache and |
| 102 | * writebuffer to be turned off. (Note: the write |
| 103 | * buffer should not be on and the cache off). |
| 104 | */ |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 105 | static int __init early_cachepolicy(char *p) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 106 | { |
| 107 | int i; |
| 108 | |
| 109 | for (i = 0; i < ARRAY_SIZE(cache_policies); i++) { |
| 110 | int len = strlen(cache_policies[i].policy); |
| 111 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 112 | if (memcmp(p, cache_policies[i].policy, len) == 0) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 113 | cachepolicy = i; |
| 114 | cr_alignment &= ~cache_policies[i].cr_mask; |
| 115 | cr_no_alignment &= ~cache_policies[i].cr_mask; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 116 | break; |
| 117 | } |
| 118 | } |
| 119 | if (i == ARRAY_SIZE(cache_policies)) |
| 120 | printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n"); |
Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 121 | /* |
| 122 | * This restriction is partly to do with the way we boot; it is |
| 123 | * unpredictable to have memory mapped using two different sets of |
| 124 | * memory attributes (shared, type, and cache attribs). We can not |
| 125 | * change these attributes once the initial assembly has setup the |
| 126 | * page tables. |
| 127 | */ |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 128 | if (cpu_architecture() >= CPU_ARCH_ARMv6) { |
| 129 | printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n"); |
| 130 | cachepolicy = CPOLICY_WRITEBACK; |
| 131 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 132 | flush_cache_all(); |
| 133 | set_cr(cr_alignment); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 134 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 135 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 136 | early_param("cachepolicy", early_cachepolicy); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 137 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 138 | static int __init early_nocache(char *__unused) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 139 | { |
| 140 | char *p = "buffered"; |
| 141 | printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 142 | early_cachepolicy(p); |
| 143 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 144 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 145 | early_param("nocache", early_nocache); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 146 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 147 | static int __init early_nowrite(char *__unused) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 148 | { |
| 149 | char *p = "uncached"; |
| 150 | printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 151 | early_cachepolicy(p); |
| 152 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 153 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 154 | early_param("nowb", early_nowrite); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 155 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 156 | #ifndef CONFIG_ARM_LPAE |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 157 | static int __init early_ecc(char *p) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 158 | { |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 159 | if (memcmp(p, "on", 2) == 0) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 160 | ecc_mask = PMD_PROTECTION; |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 161 | else if (memcmp(p, "off", 3) == 0) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 162 | ecc_mask = 0; |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 163 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 164 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 165 | early_param("ecc", early_ecc); |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 166 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 167 | |
| 168 | static int __init noalign_setup(char *__unused) |
| 169 | { |
| 170 | cr_alignment &= ~CR_A; |
| 171 | cr_no_alignment &= ~CR_A; |
| 172 | set_cr(cr_alignment); |
| 173 | return 1; |
| 174 | } |
| 175 | __setup("noalign", noalign_setup); |
| 176 | |
Russell King | 255d1f8 | 2006-12-18 00:12:47 +0000 | [diff] [blame] | 177 | #ifndef CONFIG_SMP |
| 178 | void adjust_cr(unsigned long mask, unsigned long set) |
| 179 | { |
| 180 | unsigned long flags; |
| 181 | |
| 182 | mask &= ~CR_A; |
| 183 | |
| 184 | set &= mask; |
| 185 | |
| 186 | local_irq_save(flags); |
| 187 | |
| 188 | cr_no_alignment = (cr_no_alignment & ~mask) | set; |
| 189 | cr_alignment = (cr_alignment & ~mask) | set; |
| 190 | |
| 191 | set_cr((get_cr() & ~mask) | set); |
| 192 | |
| 193 | local_irq_restore(flags); |
| 194 | } |
| 195 | #endif |
| 196 | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 197 | #define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 198 | #define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 199 | |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 200 | static struct mem_type mem_types[] = { |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 201 | [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 202 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED | |
| 203 | L_PTE_SHARED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 204 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 205 | .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 206 | .domain = DOMAIN_IO, |
| 207 | }, |
| 208 | [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 209 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 210 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 211 | .prot_sect = PROT_SECT_DEVICE, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 212 | .domain = DOMAIN_IO, |
| 213 | }, |
| 214 | [MT_DEVICE_CACHED] = { /* ioremap_cached */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 215 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 216 | .prot_l1 = PMD_TYPE_TABLE, |
| 217 | .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB, |
| 218 | .domain = DOMAIN_IO, |
| 219 | }, |
Lennert Buytenhek | 1ad77a8 | 2008-09-05 13:17:11 +0100 | [diff] [blame] | 220 | [MT_DEVICE_WC] = { /* ioremap_wc */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 221 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 222 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 223 | .prot_sect = PROT_SECT_DEVICE, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 224 | .domain = DOMAIN_IO, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 225 | }, |
Russell King | ebb4c65 | 2008-11-09 11:18:36 +0000 | [diff] [blame] | 226 | [MT_UNCACHED] = { |
| 227 | .prot_pte = PROT_PTE_DEVICE, |
| 228 | .prot_l1 = PMD_TYPE_TABLE, |
| 229 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
| 230 | .domain = DOMAIN_IO, |
| 231 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 232 | [MT_CACHECLEAN] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 233 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 234 | .domain = DOMAIN_KERNEL, |
| 235 | }, |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 236 | #ifndef CONFIG_ARM_LPAE |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 237 | [MT_MINICLEAN] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 238 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 239 | .domain = DOMAIN_KERNEL, |
| 240 | }, |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 241 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 242 | [MT_LOW_VECTORS] = { |
| 243 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 244 | L_PTE_RDONLY, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 245 | .prot_l1 = PMD_TYPE_TABLE, |
| 246 | .domain = DOMAIN_USER, |
| 247 | }, |
| 248 | [MT_HIGH_VECTORS] = { |
| 249 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 250 | L_PTE_USER | L_PTE_RDONLY, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 251 | .prot_l1 = PMD_TYPE_TABLE, |
| 252 | .domain = DOMAIN_USER, |
| 253 | }, |
| 254 | [MT_MEMORY] = { |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 255 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 256 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 257 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 258 | .domain = DOMAIN_KERNEL, |
| 259 | }, |
| 260 | [MT_ROM] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 261 | .prot_sect = PMD_TYPE_SECT, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 262 | .domain = DOMAIN_KERNEL, |
| 263 | }, |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 264 | [MT_MEMORY_NONCACHED] = { |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 265 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 266 | L_PTE_MT_BUFFERABLE, |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 267 | .prot_l1 = PMD_TYPE_TABLE, |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 268 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
| 269 | .domain = DOMAIN_KERNEL, |
| 270 | }, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 271 | [MT_MEMORY_DTCM] = { |
Linus Walleij | f444fce3 | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 272 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 273 | L_PTE_XN, |
Linus Walleij | f444fce3 | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 274 | .prot_l1 = PMD_TYPE_TABLE, |
| 275 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
| 276 | .domain = DOMAIN_KERNEL, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 277 | }, |
| 278 | [MT_MEMORY_ITCM] = { |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 279 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 280 | .prot_l1 = PMD_TYPE_TABLE, |
Linus Walleij | f444fce3 | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 281 | .domain = DOMAIN_KERNEL, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 282 | }, |
Santosh Shilimkar | 8fb5428 | 2011-06-28 12:42:56 -0700 | [diff] [blame] | 283 | [MT_MEMORY_SO] = { |
| 284 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
| 285 | L_PTE_MT_UNCACHED, |
| 286 | .prot_l1 = PMD_TYPE_TABLE, |
| 287 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S | |
| 288 | PMD_SECT_UNCACHED | PMD_SECT_XN, |
| 289 | .domain = DOMAIN_KERNEL, |
| 290 | }, |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 291 | [MT_MEMORY_DMA_READY] = { |
| 292 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
| 293 | .prot_l1 = PMD_TYPE_TABLE, |
| 294 | .domain = DOMAIN_KERNEL, |
| 295 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 296 | }; |
| 297 | |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 298 | const struct mem_type *get_mem_type(unsigned int type) |
| 299 | { |
| 300 | return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL; |
| 301 | } |
Hiroshi DOYU | 69d3a84 | 2009-01-28 21:32:08 +0200 | [diff] [blame] | 302 | EXPORT_SYMBOL(get_mem_type); |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 303 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 304 | /* |
| 305 | * Adjust the PMD section entries according to the CPU in use. |
| 306 | */ |
| 307 | static void __init build_mem_type_table(void) |
| 308 | { |
| 309 | struct cachepolicy *cp; |
| 310 | unsigned int cr = get_cr(); |
Catalin Marinas | 442e70c | 2011-09-05 17:51:56 +0100 | [diff] [blame] | 311 | pteval_t user_pgprot, kern_pgprot, vecs_pgprot; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 312 | int cpu_arch = cpu_architecture(); |
| 313 | int i; |
| 314 | |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 315 | if (cpu_arch < CPU_ARCH_ARMv6) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 316 | #if defined(CONFIG_CPU_DCACHE_DISABLE) |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 317 | if (cachepolicy > CPOLICY_BUFFERED) |
| 318 | cachepolicy = CPOLICY_BUFFERED; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 319 | #elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH) |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 320 | if (cachepolicy > CPOLICY_WRITETHROUGH) |
| 321 | cachepolicy = CPOLICY_WRITETHROUGH; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 322 | #endif |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 323 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 324 | if (cpu_arch < CPU_ARCH_ARMv5) { |
| 325 | if (cachepolicy >= CPOLICY_WRITEALLOC) |
| 326 | cachepolicy = CPOLICY_WRITEBACK; |
| 327 | ecc_mask = 0; |
| 328 | } |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 329 | if (is_smp()) |
| 330 | cachepolicy = CPOLICY_WRITEALLOC; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 331 | |
| 332 | /* |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 333 | * Strip out features not present on earlier architectures. |
| 334 | * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those |
| 335 | * without extended page tables don't have the 'Shared' bit. |
Lennert Buytenhek | 1ad77a8 | 2008-09-05 13:17:11 +0100 | [diff] [blame] | 336 | */ |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 337 | if (cpu_arch < CPU_ARCH_ARMv5) |
| 338 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) |
| 339 | mem_types[i].prot_sect &= ~PMD_SECT_TEX(7); |
| 340 | if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3()) |
| 341 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) |
| 342 | mem_types[i].prot_sect &= ~PMD_SECT_S; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 343 | |
| 344 | /* |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 345 | * ARMv5 and lower, bit 4 must be set for page tables (was: cache |
| 346 | * "update-able on write" bit on ARM610). However, Xscale and |
| 347 | * Xscale3 require this bit to be cleared. |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 348 | */ |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 349 | if (cpu_is_xscale() || cpu_is_xsc3()) { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 350 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 351 | mem_types[i].prot_sect &= ~PMD_BIT4; |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 352 | mem_types[i].prot_l1 &= ~PMD_BIT4; |
| 353 | } |
| 354 | } else if (cpu_arch < CPU_ARCH_ARMv6) { |
| 355 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 356 | if (mem_types[i].prot_l1) |
| 357 | mem_types[i].prot_l1 |= PMD_BIT4; |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 358 | if (mem_types[i].prot_sect) |
| 359 | mem_types[i].prot_sect |= PMD_BIT4; |
| 360 | } |
| 361 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 362 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 363 | /* |
| 364 | * Mark the device areas according to the CPU/architecture. |
| 365 | */ |
| 366 | if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) { |
| 367 | if (!cpu_is_xsc3()) { |
| 368 | /* |
| 369 | * Mark device regions on ARMv6+ as execute-never |
| 370 | * to prevent speculative instruction fetches. |
| 371 | */ |
| 372 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN; |
| 373 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN; |
| 374 | mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN; |
| 375 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN; |
| 376 | } |
| 377 | if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) { |
| 378 | /* |
| 379 | * For ARMv7 with TEX remapping, |
| 380 | * - shared device is SXCB=1100 |
| 381 | * - nonshared device is SXCB=0100 |
| 382 | * - write combine device mem is SXCB=0001 |
| 383 | * (Uncached Normal memory) |
| 384 | */ |
| 385 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1); |
| 386 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1); |
| 387 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE; |
| 388 | } else if (cpu_is_xsc3()) { |
| 389 | /* |
| 390 | * For Xscale3, |
| 391 | * - shared device is TEXCB=00101 |
| 392 | * - nonshared device is TEXCB=01000 |
| 393 | * - write combine device mem is TEXCB=00100 |
| 394 | * (Inner/Outer Uncacheable in xsc3 parlance) |
| 395 | */ |
| 396 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED; |
| 397 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2); |
| 398 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1); |
| 399 | } else { |
| 400 | /* |
| 401 | * For ARMv6 and ARMv7 without TEX remapping, |
| 402 | * - shared device is TEXCB=00001 |
| 403 | * - nonshared device is TEXCB=01000 |
| 404 | * - write combine device mem is TEXCB=00100 |
| 405 | * (Uncached Normal in ARMv6 parlance). |
| 406 | */ |
| 407 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED; |
| 408 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2); |
| 409 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1); |
| 410 | } |
| 411 | } else { |
| 412 | /* |
| 413 | * On others, write combining is "Uncached/Buffered" |
| 414 | */ |
| 415 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE; |
| 416 | } |
| 417 | |
| 418 | /* |
| 419 | * Now deal with the memory-type mappings |
| 420 | */ |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 421 | cp = &cache_policies[cachepolicy]; |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 422 | vecs_pgprot = kern_pgprot = user_pgprot = cp->pte; |
| 423 | |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 424 | /* |
| 425 | * Only use write-through for non-SMP systems |
| 426 | */ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 427 | if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH) |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 428 | vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 429 | |
| 430 | /* |
| 431 | * Enable CPU-specific coherency if supported. |
| 432 | * (Only available on XSC3 at the moment.) |
| 433 | */ |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 434 | if (arch_is_coherent() && cpu_is_xsc3()) { |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 435 | mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S; |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 436 | mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 437 | mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED; |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 438 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S; |
| 439 | mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED; |
| 440 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 441 | /* |
| 442 | * ARMv6 and above have extended page tables. |
| 443 | */ |
| 444 | if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) { |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 445 | #ifndef CONFIG_ARM_LPAE |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 446 | /* |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 447 | * Mark cache clean areas and XIP ROM read only |
| 448 | * from SVC mode and no access from userspace. |
| 449 | */ |
| 450 | mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 451 | mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 452 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 453 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 454 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 455 | if (is_smp()) { |
| 456 | /* |
| 457 | * Mark memory with the "shared" attribute |
| 458 | * for SMP systems |
| 459 | */ |
| 460 | user_pgprot |= L_PTE_SHARED; |
| 461 | kern_pgprot |= L_PTE_SHARED; |
| 462 | vecs_pgprot |= L_PTE_SHARED; |
| 463 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S; |
| 464 | mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED; |
| 465 | mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S; |
| 466 | mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED; |
| 467 | mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S; |
| 468 | mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 469 | mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED; |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 470 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S; |
| 471 | mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED; |
| 472 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 473 | } |
| 474 | |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 475 | /* |
| 476 | * Non-cacheable Normal - intended for memory areas that must |
| 477 | * not cause dirty cache line writebacks when used |
| 478 | */ |
| 479 | if (cpu_arch >= CPU_ARCH_ARMv6) { |
| 480 | if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) { |
| 481 | /* Non-cacheable Normal is XCB = 001 */ |
| 482 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= |
| 483 | PMD_SECT_BUFFERED; |
| 484 | } else { |
| 485 | /* For both ARMv6 and non-TEX-remapping ARMv7 */ |
| 486 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= |
| 487 | PMD_SECT_TEX(1); |
| 488 | } |
| 489 | } else { |
| 490 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE; |
| 491 | } |
| 492 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 493 | #ifdef CONFIG_ARM_LPAE |
| 494 | /* |
| 495 | * Do not generate access flag faults for the kernel mappings. |
| 496 | */ |
| 497 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
| 498 | mem_types[i].prot_pte |= PTE_EXT_AF; |
Vitaly Andrianov | 1a3abcf | 2012-05-15 15:01:16 +0100 | [diff] [blame] | 499 | if (mem_types[i].prot_sect) |
| 500 | mem_types[i].prot_sect |= PMD_SECT_AF; |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 501 | } |
| 502 | kern_pgprot |= PTE_EXT_AF; |
| 503 | vecs_pgprot |= PTE_EXT_AF; |
| 504 | #endif |
| 505 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 506 | for (i = 0; i < 16; i++) { |
| 507 | unsigned long v = pgprot_val(protection_map[i]); |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 508 | protection_map[i] = __pgprot(v | user_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 509 | } |
| 510 | |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 511 | mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot; |
| 512 | mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 513 | |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 514 | pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 515 | pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 516 | L_PTE_DIRTY | kern_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 517 | |
| 518 | mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask; |
| 519 | mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask; |
| 520 | mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd; |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 521 | mem_types[MT_MEMORY].prot_pte |= kern_pgprot; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 522 | mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot; |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 523 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 524 | mem_types[MT_ROM].prot_sect |= cp->pmd; |
| 525 | |
| 526 | switch (cp->pmd) { |
| 527 | case PMD_SECT_WT: |
| 528 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT; |
| 529 | break; |
| 530 | case PMD_SECT_WB: |
| 531 | case PMD_SECT_WBWA: |
| 532 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB; |
| 533 | break; |
| 534 | } |
| 535 | printk("Memory policy: ECC %sabled, Data cache %s\n", |
| 536 | ecc_mask ? "en" : "dis", cp->policy); |
Russell King | 2497f0a | 2007-04-21 09:59:44 +0100 | [diff] [blame] | 537 | |
| 538 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
| 539 | struct mem_type *t = &mem_types[i]; |
| 540 | if (t->prot_l1) |
| 541 | t->prot_l1 |= PMD_DOMAIN(t->domain); |
| 542 | if (t->prot_sect) |
| 543 | t->prot_sect |= PMD_DOMAIN(t->domain); |
| 544 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 545 | } |
| 546 | |
Catalin Marinas | d907387 | 2010-09-13 16:01:24 +0100 | [diff] [blame] | 547 | #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE |
| 548 | pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, |
| 549 | unsigned long size, pgprot_t vma_prot) |
| 550 | { |
| 551 | if (!pfn_valid(pfn)) |
| 552 | return pgprot_noncached(vma_prot); |
| 553 | else if (file->f_flags & O_SYNC) |
| 554 | return pgprot_writecombine(vma_prot); |
| 555 | return vma_prot; |
| 556 | } |
| 557 | EXPORT_SYMBOL(phys_mem_access_prot); |
| 558 | #endif |
| 559 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 560 | #define vectors_base() (vectors_high() ? 0xffff0000 : 0) |
| 561 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 562 | static void __init *early_alloc_aligned(unsigned long sz, unsigned long align) |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 563 | { |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 564 | void *ptr = __va(memblock_alloc(sz, align)); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 565 | memset(ptr, 0, sz); |
| 566 | return ptr; |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 567 | } |
| 568 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 569 | static void __init *early_alloc(unsigned long sz) |
| 570 | { |
| 571 | return early_alloc_aligned(sz, sz); |
| 572 | } |
| 573 | |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 574 | static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot) |
| 575 | { |
| 576 | if (pmd_none(*pmd)) { |
Catalin Marinas | 410f148 | 2011-02-14 12:58:04 +0100 | [diff] [blame] | 577 | pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE); |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 578 | __pmd_populate(pmd, __pa(pte), prot); |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 579 | } |
| 580 | BUG_ON(pmd_bad(*pmd)); |
| 581 | return pte_offset_kernel(pmd, addr); |
| 582 | } |
| 583 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 584 | static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr, |
| 585 | unsigned long end, unsigned long pfn, |
| 586 | const struct mem_type *type) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 587 | { |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 588 | pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1); |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 589 | do { |
Russell King | 40d192b | 2008-09-06 21:15:56 +0100 | [diff] [blame] | 590 | set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0); |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 591 | pfn++; |
| 592 | } while (pte++, addr += PAGE_SIZE, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 593 | } |
| 594 | |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 595 | static void __init alloc_init_section(pud_t *pud, unsigned long addr, |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 596 | unsigned long end, phys_addr_t phys, |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 597 | const struct mem_type *type) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 598 | { |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 599 | pmd_t *pmd = pmd_offset(pud, addr); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 600 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 601 | /* |
| 602 | * Try a section mapping - end, addr and phys must all be aligned |
| 603 | * to a section boundary. Note that PMDs refer to the individual |
| 604 | * L1 entries, whereas PGDs refer to a group of L1 entries making |
| 605 | * up one logical pointer to an L2 table. |
| 606 | */ |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 607 | if (type->prot_sect && ((addr | end | phys) & ~SECTION_MASK) == 0) { |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 608 | pmd_t *p = pmd; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 609 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 610 | #ifndef CONFIG_ARM_LPAE |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 611 | if (addr & SECTION_SIZE) |
| 612 | pmd++; |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 613 | #endif |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 614 | |
| 615 | do { |
| 616 | *pmd = __pmd(phys | type->prot_sect); |
| 617 | phys += SECTION_SIZE; |
| 618 | } while (pmd++, addr += SECTION_SIZE, addr != end); |
| 619 | |
| 620 | flush_pmd_entry(p); |
| 621 | } else { |
| 622 | /* |
| 623 | * No need to loop; pte's aren't interested in the |
| 624 | * individual L1 entries. |
| 625 | */ |
| 626 | alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 627 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 628 | } |
| 629 | |
Stephen Boyd | 1490492 | 2012-04-27 01:40:10 +0100 | [diff] [blame] | 630 | static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr, |
| 631 | unsigned long end, unsigned long phys, const struct mem_type *type) |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 632 | { |
| 633 | pud_t *pud = pud_offset(pgd, addr); |
| 634 | unsigned long next; |
| 635 | |
| 636 | do { |
| 637 | next = pud_addr_end(addr, end); |
| 638 | alloc_init_section(pud, addr, next, phys, type); |
| 639 | phys += next - addr; |
| 640 | } while (pud++, addr = next, addr != end); |
| 641 | } |
| 642 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 643 | #ifndef CONFIG_ARM_LPAE |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 644 | static void __init create_36bit_mapping(struct map_desc *md, |
| 645 | const struct mem_type *type) |
| 646 | { |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 647 | unsigned long addr, length, end; |
| 648 | phys_addr_t phys; |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 649 | pgd_t *pgd; |
| 650 | |
| 651 | addr = md->virtual; |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 652 | phys = __pfn_to_phys(md->pfn); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 653 | length = PAGE_ALIGN(md->length); |
| 654 | |
| 655 | if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) { |
| 656 | printk(KERN_ERR "MM: CPU does not support supersection " |
| 657 | "mapping for 0x%08llx at 0x%08lx\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 658 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 659 | return; |
| 660 | } |
| 661 | |
| 662 | /* N.B. ARMv6 supersections are only defined to work with domain 0. |
| 663 | * Since domain assignments can in fact be arbitrary, the |
| 664 | * 'domain == 0' check below is required to insure that ARMv6 |
| 665 | * supersections are only allocated for domain 0 regardless |
| 666 | * of the actual domain assignments in use. |
| 667 | */ |
| 668 | if (type->domain) { |
| 669 | printk(KERN_ERR "MM: invalid domain in supersection " |
| 670 | "mapping for 0x%08llx at 0x%08lx\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 671 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 672 | return; |
| 673 | } |
| 674 | |
| 675 | if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 676 | printk(KERN_ERR "MM: cannot create mapping for 0x%08llx" |
| 677 | " at 0x%08lx invalid alignment\n", |
| 678 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 679 | return; |
| 680 | } |
| 681 | |
| 682 | /* |
| 683 | * Shift bits [35:32] of address into bits [23:20] of PMD |
| 684 | * (See ARMv6 spec). |
| 685 | */ |
| 686 | phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20); |
| 687 | |
| 688 | pgd = pgd_offset_k(addr); |
| 689 | end = addr + length; |
| 690 | do { |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 691 | pud_t *pud = pud_offset(pgd, addr); |
| 692 | pmd_t *pmd = pmd_offset(pud, addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 693 | int i; |
| 694 | |
| 695 | for (i = 0; i < 16; i++) |
| 696 | *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER); |
| 697 | |
| 698 | addr += SUPERSECTION_SIZE; |
| 699 | phys += SUPERSECTION_SIZE; |
| 700 | pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT; |
| 701 | } while (addr != end); |
| 702 | } |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 703 | #endif /* !CONFIG_ARM_LPAE */ |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 704 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 705 | /* |
| 706 | * Create the page directory entries and any necessary |
| 707 | * page tables for the mapping specified by `md'. We |
| 708 | * are able to cope here with varying sizes and address |
| 709 | * offsets, and we take full advantage of sections and |
| 710 | * supersections. |
| 711 | */ |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 712 | static void __init create_mapping(struct map_desc *md) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 713 | { |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 714 | unsigned long addr, length, end; |
| 715 | phys_addr_t phys; |
Russell King | d5c9817 | 2007-04-21 10:05:32 +0100 | [diff] [blame] | 716 | const struct mem_type *type; |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 717 | pgd_t *pgd; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 718 | |
| 719 | if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 720 | printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx" |
| 721 | " at 0x%08lx in user region\n", |
| 722 | (long long)__pfn_to_phys((u64)md->pfn), md->virtual); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 723 | return; |
| 724 | } |
| 725 | |
| 726 | if ((md->type == MT_DEVICE || md->type == MT_ROM) && |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 727 | md->virtual >= PAGE_OFFSET && |
| 728 | (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 729 | printk(KERN_WARNING "BUG: mapping for 0x%08llx" |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 730 | " at 0x%08lx out of vmalloc space\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 731 | (long long)__pfn_to_phys((u64)md->pfn), md->virtual); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 732 | } |
| 733 | |
Russell King | d5c9817 | 2007-04-21 10:05:32 +0100 | [diff] [blame] | 734 | type = &mem_types[md->type]; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 735 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 736 | #ifndef CONFIG_ARM_LPAE |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 737 | /* |
| 738 | * Catch 36-bit addresses |
| 739 | */ |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 740 | if (md->pfn >= 0x100000) { |
| 741 | create_36bit_mapping(md, type); |
| 742 | return; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 743 | } |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 744 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 745 | |
Russell King | 7b9c7b4 | 2007-07-04 21:16:33 +0100 | [diff] [blame] | 746 | addr = md->virtual & PAGE_MASK; |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 747 | phys = __pfn_to_phys(md->pfn); |
Russell King | 7b9c7b4 | 2007-07-04 21:16:33 +0100 | [diff] [blame] | 748 | length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK)); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 749 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 750 | if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 751 | printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not " |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 752 | "be mapped using pages, ignoring.\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 753 | (long long)__pfn_to_phys(md->pfn), addr); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 754 | return; |
| 755 | } |
| 756 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 757 | pgd = pgd_offset_k(addr); |
| 758 | end = addr + length; |
| 759 | do { |
| 760 | unsigned long next = pgd_addr_end(addr, end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 761 | |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 762 | alloc_init_pud(pgd, addr, next, phys, type); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 763 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 764 | phys += next - addr; |
| 765 | addr = next; |
| 766 | } while (pgd++, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 767 | } |
| 768 | |
| 769 | /* |
| 770 | * Create the architecture specific mappings |
| 771 | */ |
| 772 | void __init iotable_init(struct map_desc *io_desc, int nr) |
| 773 | { |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 774 | struct map_desc *md; |
| 775 | struct vm_struct *vm; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 776 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 777 | if (!nr) |
| 778 | return; |
| 779 | |
| 780 | vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm)); |
| 781 | |
| 782 | for (md = io_desc; nr; md++, nr--) { |
| 783 | create_mapping(md); |
| 784 | vm->addr = (void *)(md->virtual & PAGE_MASK); |
| 785 | vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK)); |
| 786 | vm->phys_addr = __pfn_to_phys(md->pfn); |
Nicolas Pitre | 576d2f2 | 2011-09-16 01:14:23 -0400 | [diff] [blame] | 787 | vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING; |
| 788 | vm->flags |= VM_ARM_MTYPE(md->type); |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 789 | vm->caller = iotable_init; |
| 790 | vm_area_add_early(vm++); |
| 791 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 792 | } |
| 793 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 794 | static void * __initdata vmalloc_min = |
| 795 | (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 796 | |
| 797 | /* |
| 798 | * vmalloc=size forces the vmalloc area to be exactly 'size' |
| 799 | * bytes. This can be used to increase (or decrease) the vmalloc |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 800 | * area - the default is 240m. |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 801 | */ |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 802 | static int __init early_vmalloc(char *arg) |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 803 | { |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 804 | unsigned long vmalloc_reserve = memparse(arg, NULL); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 805 | |
| 806 | if (vmalloc_reserve < SZ_16M) { |
| 807 | vmalloc_reserve = SZ_16M; |
| 808 | printk(KERN_WARNING |
| 809 | "vmalloc area too small, limiting to %luMB\n", |
| 810 | vmalloc_reserve >> 20); |
| 811 | } |
Nicolas Pitre | 9210807 | 2008-09-19 10:43:06 -0400 | [diff] [blame] | 812 | |
| 813 | if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) { |
| 814 | vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M); |
| 815 | printk(KERN_WARNING |
| 816 | "vmalloc area is too big, limiting to %luMB\n", |
| 817 | vmalloc_reserve >> 20); |
| 818 | } |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 819 | |
| 820 | vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 821 | return 0; |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 822 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 823 | early_param("vmalloc", early_vmalloc); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 824 | |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 825 | phys_addr_t arm_lowmem_limit __initdata = 0; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 826 | |
Russell King | 0371d3f | 2011-07-05 19:58:29 +0100 | [diff] [blame] | 827 | void __init sanity_check_meminfo(void) |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 828 | { |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 829 | int i, j, highmem = 0; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 830 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 831 | for (i = 0, j = 0; i < meminfo.nr_banks; i++) { |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 832 | struct membank *bank = &meminfo.bank[j]; |
| 833 | *bank = meminfo.bank[i]; |
| 834 | |
Will Deacon | 77f73a2 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 835 | if (bank->start > ULONG_MAX) |
| 836 | highmem = 1; |
| 837 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 838 | #ifdef CONFIG_HIGHMEM |
Will Deacon | 40f7bfe | 2011-05-19 13:22:48 +0100 | [diff] [blame] | 839 | if (__va(bank->start) >= vmalloc_min || |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 840 | __va(bank->start) < (void *)PAGE_OFFSET) |
| 841 | highmem = 1; |
| 842 | |
| 843 | bank->highmem = highmem; |
| 844 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 845 | /* |
| 846 | * Split those memory banks which are partially overlapping |
| 847 | * the vmalloc area greatly simplifying things later. |
| 848 | */ |
Will Deacon | 77f73a2 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 849 | if (!highmem && __va(bank->start) < vmalloc_min && |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 850 | bank->size > vmalloc_min - __va(bank->start)) { |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 851 | if (meminfo.nr_banks >= NR_BANKS) { |
| 852 | printk(KERN_CRIT "NR_BANKS too low, " |
| 853 | "ignoring high memory\n"); |
| 854 | } else { |
| 855 | memmove(bank + 1, bank, |
| 856 | (meminfo.nr_banks - i) * sizeof(*bank)); |
| 857 | meminfo.nr_banks++; |
| 858 | i++; |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 859 | bank[1].size -= vmalloc_min - __va(bank->start); |
| 860 | bank[1].start = __pa(vmalloc_min - 1) + 1; |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 861 | bank[1].highmem = highmem = 1; |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 862 | j++; |
| 863 | } |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 864 | bank->size = vmalloc_min - __va(bank->start); |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 865 | } |
| 866 | #else |
Russell King | 041d785 | 2009-09-27 17:40:42 +0100 | [diff] [blame] | 867 | bank->highmem = highmem; |
| 868 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 869 | /* |
Will Deacon | 77f73a2 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 870 | * Highmem banks not allowed with !CONFIG_HIGHMEM. |
| 871 | */ |
| 872 | if (highmem) { |
| 873 | printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx " |
| 874 | "(!CONFIG_HIGHMEM).\n", |
| 875 | (unsigned long long)bank->start, |
| 876 | (unsigned long long)bank->start + bank->size - 1); |
| 877 | continue; |
| 878 | } |
| 879 | |
| 880 | /* |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 881 | * Check whether this memory bank would entirely overlap |
| 882 | * the vmalloc area. |
| 883 | */ |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 884 | if (__va(bank->start) >= vmalloc_min || |
Mikael Pettersson | f0bba9f9 | 2009-03-28 19:18:05 +0100 | [diff] [blame] | 885 | __va(bank->start) < (void *)PAGE_OFFSET) { |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 886 | printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx " |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 887 | "(vmalloc region overlap).\n", |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 888 | (unsigned long long)bank->start, |
| 889 | (unsigned long long)bank->start + bank->size - 1); |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 890 | continue; |
| 891 | } |
| 892 | |
| 893 | /* |
| 894 | * Check whether this memory bank would partially overlap |
| 895 | * the vmalloc area. |
| 896 | */ |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 897 | if (__va(bank->start + bank->size) > vmalloc_min || |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 898 | __va(bank->start + bank->size) < __va(bank->start)) { |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 899 | unsigned long newsize = vmalloc_min - __va(bank->start); |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 900 | printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx " |
| 901 | "to -%.8llx (vmalloc region overlap).\n", |
| 902 | (unsigned long long)bank->start, |
| 903 | (unsigned long long)bank->start + bank->size - 1, |
| 904 | (unsigned long long)bank->start + newsize - 1); |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 905 | bank->size = newsize; |
| 906 | } |
| 907 | #endif |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 908 | if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit) |
| 909 | arm_lowmem_limit = bank->start + bank->size; |
Will Deacon | 40f7bfe | 2011-05-19 13:22:48 +0100 | [diff] [blame] | 910 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 911 | j++; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 912 | } |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 913 | #ifdef CONFIG_HIGHMEM |
| 914 | if (highmem) { |
| 915 | const char *reason = NULL; |
| 916 | |
| 917 | if (cache_is_vipt_aliasing()) { |
| 918 | /* |
| 919 | * Interactions between kmap and other mappings |
| 920 | * make highmem support with aliasing VIPT caches |
| 921 | * rather difficult. |
| 922 | */ |
| 923 | reason = "with VIPT aliasing cache"; |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 924 | } |
| 925 | if (reason) { |
| 926 | printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n", |
| 927 | reason); |
| 928 | while (j > 0 && meminfo.bank[j - 1].highmem) |
| 929 | j--; |
| 930 | } |
| 931 | } |
| 932 | #endif |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 933 | meminfo.nr_banks = j; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 934 | high_memory = __va(arm_lowmem_limit - 1) + 1; |
| 935 | memblock_set_current_limit(arm_lowmem_limit); |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 936 | } |
| 937 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 938 | static inline void prepare_page_table(void) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 939 | { |
| 940 | unsigned long addr; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 941 | phys_addr_t end; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 942 | |
| 943 | /* |
| 944 | * Clear out all the mappings below the kernel image. |
| 945 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 946 | for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 947 | pmd_clear(pmd_off_k(addr)); |
| 948 | |
| 949 | #ifdef CONFIG_XIP_KERNEL |
| 950 | /* The XIP kernel is mapped in the module area -- skip over it */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 951 | addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 952 | #endif |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 953 | for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 954 | pmd_clear(pmd_off_k(addr)); |
| 955 | |
| 956 | /* |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 957 | * Find the end of the first block of lowmem. |
| 958 | */ |
| 959 | end = memblock.memory.regions[0].base + memblock.memory.regions[0].size; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 960 | if (end >= arm_lowmem_limit) |
| 961 | end = arm_lowmem_limit; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 962 | |
| 963 | /* |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 964 | * Clear out all the kernel space mappings, except for the first |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 965 | * memory bank, up to the vmalloc region. |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 966 | */ |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 967 | for (addr = __phys_to_virt(end); |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 968 | addr < VMALLOC_START; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 969 | pmd_clear(pmd_off_k(addr)); |
| 970 | } |
| 971 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 972 | #ifdef CONFIG_ARM_LPAE |
| 973 | /* the first page is reserved for pgd */ |
| 974 | #define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \ |
| 975 | PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t)) |
| 976 | #else |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 977 | #define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t)) |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 978 | #endif |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 979 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 980 | /* |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 981 | * Reserve the special regions of memory |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 982 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 983 | void __init arm_mm_memblock_reserve(void) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 984 | { |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 985 | /* |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 986 | * Reserve the page tables. These are already in use, |
| 987 | * and can only be in node 0. |
| 988 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 989 | memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 990 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 991 | #ifdef CONFIG_SA1111 |
| 992 | /* |
| 993 | * Because of the SA1111 DMA bug, we want to preserve our |
| 994 | * precious DMA-able memory... |
| 995 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 996 | memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 997 | #endif |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 998 | } |
| 999 | |
| 1000 | /* |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1001 | * Set up the device mappings. Since we clear out the page tables for all |
| 1002 | * mappings above VMALLOC_START, we will remove any debug device mappings. |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1003 | * This means you have to be careful how you debug this function, or any |
| 1004 | * called function. This means you can't use any function or debugging |
| 1005 | * method which may touch any device, otherwise the kernel _will_ crash. |
| 1006 | */ |
| 1007 | static void __init devicemaps_init(struct machine_desc *mdesc) |
| 1008 | { |
| 1009 | struct map_desc map; |
| 1010 | unsigned long addr; |
Russell King | 94e5a85 | 2012-01-18 15:32:49 +0000 | [diff] [blame] | 1011 | void *vectors; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1012 | |
| 1013 | /* |
| 1014 | * Allocate the vector page early. |
| 1015 | */ |
Russell King | 94e5a85 | 2012-01-18 15:32:49 +0000 | [diff] [blame] | 1016 | vectors = early_alloc(PAGE_SIZE); |
| 1017 | |
| 1018 | early_trap_init(vectors); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1019 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1020 | for (addr = VMALLOC_START; addr; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1021 | pmd_clear(pmd_off_k(addr)); |
| 1022 | |
| 1023 | /* |
| 1024 | * Map the kernel if it is XIP. |
| 1025 | * It is always first in the modulearea. |
| 1026 | */ |
| 1027 | #ifdef CONFIG_XIP_KERNEL |
| 1028 | map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK); |
Russell King | ab4f2ee | 2008-11-06 17:11:07 +0000 | [diff] [blame] | 1029 | map.virtual = MODULES_VADDR; |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 1030 | map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1031 | map.type = MT_ROM; |
| 1032 | create_mapping(&map); |
| 1033 | #endif |
| 1034 | |
| 1035 | /* |
| 1036 | * Map the cache flushing regions. |
| 1037 | */ |
| 1038 | #ifdef FLUSH_BASE |
| 1039 | map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS); |
| 1040 | map.virtual = FLUSH_BASE; |
| 1041 | map.length = SZ_1M; |
| 1042 | map.type = MT_CACHECLEAN; |
| 1043 | create_mapping(&map); |
| 1044 | #endif |
| 1045 | #ifdef FLUSH_BASE_MINICACHE |
| 1046 | map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M); |
| 1047 | map.virtual = FLUSH_BASE_MINICACHE; |
| 1048 | map.length = SZ_1M; |
| 1049 | map.type = MT_MINICLEAN; |
| 1050 | create_mapping(&map); |
| 1051 | #endif |
| 1052 | |
| 1053 | /* |
| 1054 | * Create a mapping for the machine vectors at the high-vectors |
| 1055 | * location (0xffff0000). If we aren't using high-vectors, also |
| 1056 | * create a mapping at the low-vectors virtual address. |
| 1057 | */ |
Russell King | 94e5a85 | 2012-01-18 15:32:49 +0000 | [diff] [blame] | 1058 | map.pfn = __phys_to_pfn(virt_to_phys(vectors)); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1059 | map.virtual = 0xffff0000; |
| 1060 | map.length = PAGE_SIZE; |
| 1061 | map.type = MT_HIGH_VECTORS; |
| 1062 | create_mapping(&map); |
| 1063 | |
| 1064 | if (!vectors_high()) { |
| 1065 | map.virtual = 0; |
| 1066 | map.type = MT_LOW_VECTORS; |
| 1067 | create_mapping(&map); |
| 1068 | } |
| 1069 | |
| 1070 | /* |
| 1071 | * Ask the machine support to map in the statically mapped devices. |
| 1072 | */ |
| 1073 | if (mdesc->map_io) |
| 1074 | mdesc->map_io(); |
| 1075 | |
| 1076 | /* |
| 1077 | * Finally flush the caches and tlb to ensure that we're in a |
| 1078 | * consistent state wrt the writebuffer. This also ensures that |
| 1079 | * any write-allocated cache lines in the vector page are written |
| 1080 | * back. After this point, we can start to touch devices again. |
| 1081 | */ |
| 1082 | local_flush_tlb_all(); |
| 1083 | flush_cache_all(); |
| 1084 | } |
| 1085 | |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1086 | static void __init kmap_init(void) |
| 1087 | { |
| 1088 | #ifdef CONFIG_HIGHMEM |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 1089 | pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE), |
| 1090 | PKMAP_BASE, _PAGE_KERNEL_TABLE); |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1091 | #endif |
| 1092 | } |
| 1093 | |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1094 | static void __init map_lowmem(void) |
| 1095 | { |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1096 | struct memblock_region *reg; |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1097 | |
| 1098 | /* Map all the lowmem memory banks. */ |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1099 | for_each_memblock(memory, reg) { |
| 1100 | phys_addr_t start = reg->base; |
| 1101 | phys_addr_t end = start + reg->size; |
| 1102 | struct map_desc map; |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1103 | |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1104 | if (end > arm_lowmem_limit) |
| 1105 | end = arm_lowmem_limit; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1106 | if (start >= end) |
| 1107 | break; |
| 1108 | |
| 1109 | map.pfn = __phys_to_pfn(start); |
| 1110 | map.virtual = __phys_to_virt(start); |
| 1111 | map.length = end - start; |
| 1112 | map.type = MT_MEMORY; |
| 1113 | |
| 1114 | create_mapping(&map); |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1115 | } |
| 1116 | } |
| 1117 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1118 | /* |
| 1119 | * paging_init() sets up the page tables, initialises the zone memory |
| 1120 | * maps, and sets up the zero page, bad page and bad page tables. |
| 1121 | */ |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1122 | void __init paging_init(struct machine_desc *mdesc) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1123 | { |
| 1124 | void *zero_page; |
| 1125 | |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1126 | memblock_set_current_limit(arm_lowmem_limit); |
Russell King | 0371d3f | 2011-07-05 19:58:29 +0100 | [diff] [blame] | 1127 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1128 | build_mem_type_table(); |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1129 | prepare_page_table(); |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1130 | map_lowmem(); |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1131 | dma_contiguous_remap(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1132 | devicemaps_init(mdesc); |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1133 | kmap_init(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1134 | |
| 1135 | top_pmd = pmd_off_k(0xffff0000); |
| 1136 | |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 1137 | /* allocate the zero page. */ |
| 1138 | zero_page = early_alloc(PAGE_SIZE); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1139 | |
Russell King | 8d717a5 | 2010-05-22 19:47:18 +0100 | [diff] [blame] | 1140 | bootmem_init(); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1141 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1142 | empty_zero_page = virt_to_page(zero_page); |
Russell King | 421fe93 | 2009-10-25 10:23:04 +0000 | [diff] [blame] | 1143 | __flush_dcache_page(NULL, empty_zero_page); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1144 | } |