blob: 2bbe2f28ad23355edb2716828769061327c2f829 [file] [log] [blame]
Adrian Bunkb00dc832008-05-19 16:52:27 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * arch/sparc64/math-emu/math.c
3 *
4 * Copyright (C) 1997,1999 Jakub Jelinek (jj@ultra.linux.cz)
5 * Copyright (C) 1999 David S. Miller (davem@redhat.com)
6 *
7 * Emulation routines originate from soft-fp package, which is part
8 * of glibc and has appropriate copyrights in it.
9 */
10
11#include <linux/types.h>
12#include <linux/sched.h>
13#include <linux/errno.h>
David S. Miller121dd5f2009-12-11 01:07:53 -080014#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#include <asm/fpumacro.h>
17#include <asm/ptrace.h>
18#include <asm/uaccess.h>
David Howellsd550bbd2012-03-28 18:30:03 +010019#include <asm/cacheflush.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Sam Ravnborg5115f392008-11-16 20:07:11 -080021#include "sfp-util_64.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <math-emu/soft-fp.h>
23#include <math-emu/single.h>
24#include <math-emu/double.h>
25#include <math-emu/quad.h>
26
27/* QUAD - ftt == 3 */
28#define FMOVQ 0x003
29#define FNEGQ 0x007
30#define FABSQ 0x00b
31#define FSQRTQ 0x02b
32#define FADDQ 0x043
33#define FSUBQ 0x047
34#define FMULQ 0x04b
35#define FDIVQ 0x04f
36#define FDMULQ 0x06e
37#define FQTOX 0x083
38#define FXTOQ 0x08c
39#define FQTOS 0x0c7
40#define FQTOD 0x0cb
41#define FITOQ 0x0cc
42#define FSTOQ 0x0cd
43#define FDTOQ 0x0ce
44#define FQTOI 0x0d3
45/* SUBNORMAL - ftt == 2 */
46#define FSQRTS 0x029
47#define FSQRTD 0x02a
48#define FADDS 0x041
49#define FADDD 0x042
50#define FSUBS 0x045
51#define FSUBD 0x046
52#define FMULS 0x049
53#define FMULD 0x04a
54#define FDIVS 0x04d
55#define FDIVD 0x04e
56#define FSMULD 0x069
57#define FSTOX 0x081
58#define FDTOX 0x082
59#define FDTOS 0x0c6
60#define FSTOD 0x0c9
61#define FSTOI 0x0d1
62#define FDTOI 0x0d2
63#define FXTOS 0x084 /* Only Ultra-III generates this. */
64#define FXTOD 0x088 /* Only Ultra-III generates this. */
65#if 0 /* Optimized inline in sparc64/kernel/entry.S */
66#define FITOS 0x0c4 /* Only Ultra-III generates this. */
67#endif
68#define FITOD 0x0c8 /* Only Ultra-III generates this. */
69/* FPOP2 */
70#define FCMPQ 0x053
71#define FCMPEQ 0x057
72#define FMOVQ0 0x003
73#define FMOVQ1 0x043
74#define FMOVQ2 0x083
75#define FMOVQ3 0x0c3
76#define FMOVQI 0x103
77#define FMOVQX 0x183
78#define FMOVQZ 0x027
79#define FMOVQLE 0x047
80#define FMOVQLZ 0x067
81#define FMOVQNZ 0x0a7
82#define FMOVQGZ 0x0c7
83#define FMOVQGE 0x0e7
84
85#define FSR_TEM_SHIFT 23UL
86#define FSR_TEM_MASK (0x1fUL << FSR_TEM_SHIFT)
87#define FSR_AEXC_SHIFT 5UL
88#define FSR_AEXC_MASK (0x1fUL << FSR_AEXC_SHIFT)
89#define FSR_CEXC_SHIFT 0UL
90#define FSR_CEXC_MASK (0x1fUL << FSR_CEXC_SHIFT)
91
92/* All routines returning an exception to raise should detect
93 * such exceptions _before_ rounding to be consistent with
94 * the behavior of the hardware in the implemented cases
95 * (and thus with the recommendations in the V9 architecture
96 * manual).
97 *
98 * We return 0 if a SIGFPE should be sent, 1 otherwise.
99 */
100static inline int record_exception(struct pt_regs *regs, int eflag)
101{
102 u64 fsr = current_thread_info()->xfsr[0];
103 int would_trap;
104
105 /* Determine if this exception would have generated a trap. */
106 would_trap = (fsr & ((long)eflag << FSR_TEM_SHIFT)) != 0UL;
107
108 /* If trapping, we only want to signal one bit. */
109 if(would_trap != 0) {
110 eflag &= ((fsr & FSR_TEM_MASK) >> FSR_TEM_SHIFT);
111 if((eflag & (eflag - 1)) != 0) {
112 if(eflag & FP_EX_INVALID)
113 eflag = FP_EX_INVALID;
114 else if(eflag & FP_EX_OVERFLOW)
115 eflag = FP_EX_OVERFLOW;
116 else if(eflag & FP_EX_UNDERFLOW)
117 eflag = FP_EX_UNDERFLOW;
118 else if(eflag & FP_EX_DIVZERO)
119 eflag = FP_EX_DIVZERO;
120 else if(eflag & FP_EX_INEXACT)
121 eflag = FP_EX_INEXACT;
122 }
123 }
124
125 /* Set CEXC, here is the rule:
126 *
127 * In general all FPU ops will set one and only one
128 * bit in the CEXC field, this is always the case
129 * when the IEEE exception trap is enabled in TEM.
130 */
131 fsr &= ~(FSR_CEXC_MASK);
132 fsr |= ((long)eflag << FSR_CEXC_SHIFT);
133
134 /* Set the AEXC field, rule is:
135 *
136 * If a trap would not be generated, the
137 * CEXC just generated is OR'd into the
138 * existing value of AEXC.
139 */
140 if(would_trap == 0)
141 fsr |= ((long)eflag << FSR_AEXC_SHIFT);
142
143 /* If trapping, indicate fault trap type IEEE. */
144 if(would_trap != 0)
145 fsr |= (1UL << 14);
146
147 current_thread_info()->xfsr[0] = fsr;
148
149 /* If we will not trap, advance the program counter over
150 * the instruction being handled.
151 */
152 if(would_trap == 0) {
153 regs->tpc = regs->tnpc;
154 regs->tnpc += 4;
155 }
156
157 return (would_trap ? 0 : 1);
158}
159
160typedef union {
161 u32 s;
162 u64 d;
163 u64 q[2];
164} *argp;
165
166int do_mathemu(struct pt_regs *regs, struct fpustate *f)
167{
168 unsigned long pc = regs->tpc;
169 unsigned long tstate = regs->tstate;
170 u32 insn = 0;
171 int type = 0;
172 /* ftt tells which ftt it may happen in, r is rd, b is rs2 and a is rs1. The *u arg tells
173 whether the argument should be packed/unpacked (0 - do not unpack/pack, 1 - unpack/pack)
174 non-u args tells the size of the argument (0 - no argument, 1 - single, 2 - double, 3 - quad */
175#define TYPE(ftt, r, ru, b, bu, a, au) type = (au << 2) | (a << 0) | (bu << 5) | (b << 3) | (ru << 8) | (r << 6) | (ftt << 9)
176 int freg;
177 static u64 zero[2] = { 0L, 0L };
178 int flags;
179 FP_DECL_EX;
180 FP_DECL_S(SA); FP_DECL_S(SB); FP_DECL_S(SR);
181 FP_DECL_D(DA); FP_DECL_D(DB); FP_DECL_D(DR);
182 FP_DECL_Q(QA); FP_DECL_Q(QB); FP_DECL_Q(QR);
183 int IR;
184 long XR, xfsr;
185
186 if (tstate & TSTATE_PRIV)
187 die_if_kernel("unfinished/unimplemented FPop from kernel", regs);
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200188 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 if (test_thread_flag(TIF_32BIT))
190 pc = (u32)pc;
191 if (get_user(insn, (u32 __user *) pc) != -EFAULT) {
192 if ((insn & 0xc1f80000) == 0x81a00000) /* FPOP1 */ {
193 switch ((insn >> 5) & 0x1ff) {
194 /* QUAD - ftt == 3 */
195 case FMOVQ:
196 case FNEGQ:
197 case FABSQ: TYPE(3,3,0,3,0,0,0); break;
198 case FSQRTQ: TYPE(3,3,1,3,1,0,0); break;
199 case FADDQ:
200 case FSUBQ:
201 case FMULQ:
202 case FDIVQ: TYPE(3,3,1,3,1,3,1); break;
203 case FDMULQ: TYPE(3,3,1,2,1,2,1); break;
204 case FQTOX: TYPE(3,2,0,3,1,0,0); break;
205 case FXTOQ: TYPE(3,3,1,2,0,0,0); break;
206 case FQTOS: TYPE(3,1,1,3,1,0,0); break;
207 case FQTOD: TYPE(3,2,1,3,1,0,0); break;
208 case FITOQ: TYPE(3,3,1,1,0,0,0); break;
209 case FSTOQ: TYPE(3,3,1,1,1,0,0); break;
210 case FDTOQ: TYPE(3,3,1,2,1,0,0); break;
211 case FQTOI: TYPE(3,1,0,3,1,0,0); break;
David S. Miller4e74ae82006-02-20 16:02:24 -0800212
213 /* We can get either unimplemented or unfinished
214 * for these cases. Pre-Niagara systems generate
215 * unfinished fpop for SUBNORMAL cases, and Niagara
216 * always gives unimplemented fpop for fsqrt{s,d}.
217 */
218 case FSQRTS: {
219 unsigned long x = current_thread_info()->xfsr[0];
220
221 x = (x >> 14) & 0xf;
222 TYPE(x,1,1,1,1,0,0);
David S. Miller4e74ae82006-02-20 16:02:24 -0800223 break;
224 }
225
226 case FSQRTD: {
227 unsigned long x = current_thread_info()->xfsr[0];
228
229 x = (x >> 14) & 0xf;
230 TYPE(x,2,1,2,1,0,0);
231 break;
232 }
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 /* SUBNORMAL - ftt == 2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 case FADDD:
236 case FSUBD:
237 case FMULD:
238 case FDIVD: TYPE(2,2,1,2,1,2,1); break;
239 case FADDS:
240 case FSUBS:
241 case FMULS:
242 case FDIVS: TYPE(2,1,1,1,1,1,1); break;
243 case FSMULD: TYPE(2,2,1,1,1,1,1); break;
244 case FSTOX: TYPE(2,2,0,1,1,0,0); break;
245 case FDTOX: TYPE(2,2,0,2,1,0,0); break;
246 case FDTOS: TYPE(2,1,1,2,1,0,0); break;
247 case FSTOD: TYPE(2,2,1,1,1,0,0); break;
248 case FSTOI: TYPE(2,1,0,1,1,0,0); break;
249 case FDTOI: TYPE(2,1,0,2,1,0,0); break;
250
251 /* Only Ultra-III generates these */
252 case FXTOS: TYPE(2,1,1,2,0,0,0); break;
253 case FXTOD: TYPE(2,2,1,2,0,0,0); break;
254#if 0 /* Optimized inline in sparc64/kernel/entry.S */
255 case FITOS: TYPE(2,1,1,1,0,0,0); break;
256#endif
257 case FITOD: TYPE(2,2,1,1,0,0,0); break;
258 }
259 }
260 else if ((insn & 0xc1f80000) == 0x81a80000) /* FPOP2 */ {
261 IR = 2;
262 switch ((insn >> 5) & 0x1ff) {
263 case FCMPQ: TYPE(3,0,0,3,1,3,1); break;
264 case FCMPEQ: TYPE(3,0,0,3,1,3,1); break;
265 /* Now the conditional fmovq support */
266 case FMOVQ0:
267 case FMOVQ1:
268 case FMOVQ2:
269 case FMOVQ3:
270 /* fmovq %fccX, %fY, %fZ */
271 if (!((insn >> 11) & 3))
272 XR = current_thread_info()->xfsr[0] >> 10;
273 else
274 XR = current_thread_info()->xfsr[0] >> (30 + ((insn >> 10) & 0x6));
275 XR &= 3;
276 IR = 0;
277 switch ((insn >> 14) & 0x7) {
278 /* case 0: IR = 0; break; */ /* Never */
279 case 1: if (XR) IR = 1; break; /* Not Equal */
280 case 2: if (XR == 1 || XR == 2) IR = 1; break; /* Less or Greater */
281 case 3: if (XR & 1) IR = 1; break; /* Unordered or Less */
282 case 4: if (XR == 1) IR = 1; break; /* Less */
283 case 5: if (XR & 2) IR = 1; break; /* Unordered or Greater */
284 case 6: if (XR == 2) IR = 1; break; /* Greater */
285 case 7: if (XR == 3) IR = 1; break; /* Unordered */
286 }
287 if ((insn >> 14) & 8)
288 IR ^= 1;
289 break;
290 case FMOVQI:
291 case FMOVQX:
292 /* fmovq %[ix]cc, %fY, %fZ */
293 XR = regs->tstate >> 32;
294 if ((insn >> 5) & 0x80)
295 XR >>= 4;
296 XR &= 0xf;
297 IR = 0;
298 freg = ((XR >> 2) ^ XR) & 2;
299 switch ((insn >> 14) & 0x7) {
300 /* case 0: IR = 0; break; */ /* Never */
301 case 1: if (XR & 4) IR = 1; break; /* Equal */
302 case 2: if ((XR & 4) || freg) IR = 1; break; /* Less or Equal */
303 case 3: if (freg) IR = 1; break; /* Less */
304 case 4: if (XR & 5) IR = 1; break; /* Less or Equal Unsigned */
305 case 5: if (XR & 1) IR = 1; break; /* Carry Set */
306 case 6: if (XR & 8) IR = 1; break; /* Negative */
307 case 7: if (XR & 2) IR = 1; break; /* Overflow Set */
308 }
309 if ((insn >> 14) & 8)
310 IR ^= 1;
311 break;
312 case FMOVQZ:
313 case FMOVQLE:
314 case FMOVQLZ:
315 case FMOVQNZ:
316 case FMOVQGZ:
317 case FMOVQGE:
318 freg = (insn >> 14) & 0x1f;
319 if (!freg)
320 XR = 0;
321 else if (freg < 16)
322 XR = regs->u_regs[freg];
323 else if (test_thread_flag(TIF_32BIT)) {
324 struct reg_window32 __user *win32;
325 flushw_user ();
326 win32 = (struct reg_window32 __user *)((unsigned long)((u32)regs->u_regs[UREG_FP]));
327 get_user(XR, &win32->locals[freg - 16]);
328 } else {
329 struct reg_window __user *win;
330 flushw_user ();
331 win = (struct reg_window __user *)(regs->u_regs[UREG_FP] + STACK_BIAS);
332 get_user(XR, &win->locals[freg - 16]);
333 }
334 IR = 0;
335 switch ((insn >> 10) & 3) {
336 case 1: if (!XR) IR = 1; break; /* Register Zero */
337 case 2: if (XR <= 0) IR = 1; break; /* Register Less Than or Equal to Zero */
338 case 3: if (XR < 0) IR = 1; break; /* Register Less Than Zero */
339 }
340 if ((insn >> 10) & 4)
341 IR ^= 1;
342 break;
343 }
344 if (IR == 0) {
345 /* The fmov test was false. Do a nop instead */
346 current_thread_info()->xfsr[0] &= ~(FSR_CEXC_MASK);
347 regs->tpc = regs->tnpc;
348 regs->tnpc += 4;
349 return 1;
350 } else if (IR == 1) {
351 /* Change the instruction into plain fmovq */
352 insn = (insn & 0x3e00001f) | 0x81a00060;
353 TYPE(3,3,0,3,0,0,0);
354 }
355 }
356 }
357 if (type) {
358 argp rs1 = NULL, rs2 = NULL, rd = NULL;
359
360 freg = (current_thread_info()->xfsr[0] >> 14) & 0xf;
361 if (freg != (type >> 9))
362 goto err;
363 current_thread_info()->xfsr[0] &= ~0x1c000;
364 freg = ((insn >> 14) & 0x1f);
365 switch (type & 0x3) {
366 case 3: if (freg & 2) {
367 current_thread_info()->xfsr[0] |= (6 << 14) /* invalid_fp_register */;
368 goto err;
369 }
370 case 2: freg = ((freg & 1) << 5) | (freg & 0x1e);
371 case 1: rs1 = (argp)&f->regs[freg];
372 flags = (freg < 32) ? FPRS_DL : FPRS_DU;
373 if (!(current_thread_info()->fpsaved[0] & flags))
374 rs1 = (argp)&zero;
375 break;
376 }
377 switch (type & 0x7) {
378 case 7: FP_UNPACK_QP (QA, rs1); break;
379 case 6: FP_UNPACK_DP (DA, rs1); break;
380 case 5: FP_UNPACK_SP (SA, rs1); break;
381 }
382 freg = (insn & 0x1f);
383 switch ((type >> 3) & 0x3) {
384 case 3: if (freg & 2) {
385 current_thread_info()->xfsr[0] |= (6 << 14) /* invalid_fp_register */;
386 goto err;
387 }
388 case 2: freg = ((freg & 1) << 5) | (freg & 0x1e);
389 case 1: rs2 = (argp)&f->regs[freg];
390 flags = (freg < 32) ? FPRS_DL : FPRS_DU;
391 if (!(current_thread_info()->fpsaved[0] & flags))
392 rs2 = (argp)&zero;
393 break;
394 }
395 switch ((type >> 3) & 0x7) {
396 case 7: FP_UNPACK_QP (QB, rs2); break;
397 case 6: FP_UNPACK_DP (DB, rs2); break;
398 case 5: FP_UNPACK_SP (SB, rs2); break;
399 }
400 freg = ((insn >> 25) & 0x1f);
401 switch ((type >> 6) & 0x3) {
402 case 3: if (freg & 2) {
403 current_thread_info()->xfsr[0] |= (6 << 14) /* invalid_fp_register */;
404 goto err;
405 }
406 case 2: freg = ((freg & 1) << 5) | (freg & 0x1e);
407 case 1: rd = (argp)&f->regs[freg];
408 flags = (freg < 32) ? FPRS_DL : FPRS_DU;
409 if (!(current_thread_info()->fpsaved[0] & FPRS_FEF)) {
410 current_thread_info()->fpsaved[0] = FPRS_FEF;
411 current_thread_info()->gsr[0] = 0;
412 }
413 if (!(current_thread_info()->fpsaved[0] & flags)) {
414 if (freg < 32)
415 memset(f->regs, 0, 32*sizeof(u32));
416 else
417 memset(f->regs+32, 0, 32*sizeof(u32));
418 }
419 current_thread_info()->fpsaved[0] |= flags;
420 break;
421 }
422 switch ((insn >> 5) & 0x1ff) {
423 /* + */
424 case FADDS: FP_ADD_S (SR, SA, SB); break;
425 case FADDD: FP_ADD_D (DR, DA, DB); break;
426 case FADDQ: FP_ADD_Q (QR, QA, QB); break;
427 /* - */
428 case FSUBS: FP_SUB_S (SR, SA, SB); break;
429 case FSUBD: FP_SUB_D (DR, DA, DB); break;
430 case FSUBQ: FP_SUB_Q (QR, QA, QB); break;
431 /* * */
432 case FMULS: FP_MUL_S (SR, SA, SB); break;
433 case FSMULD: FP_CONV (D, S, 1, 1, DA, SA);
434 FP_CONV (D, S, 1, 1, DB, SB);
435 case FMULD: FP_MUL_D (DR, DA, DB); break;
436 case FDMULQ: FP_CONV (Q, D, 2, 1, QA, DA);
437 FP_CONV (Q, D, 2, 1, QB, DB);
438 case FMULQ: FP_MUL_Q (QR, QA, QB); break;
439 /* / */
440 case FDIVS: FP_DIV_S (SR, SA, SB); break;
441 case FDIVD: FP_DIV_D (DR, DA, DB); break;
442 case FDIVQ: FP_DIV_Q (QR, QA, QB); break;
443 /* sqrt */
444 case FSQRTS: FP_SQRT_S (SR, SB); break;
445 case FSQRTD: FP_SQRT_D (DR, DB); break;
446 case FSQRTQ: FP_SQRT_Q (QR, QB); break;
447 /* mov */
448 case FMOVQ: rd->q[0] = rs2->q[0]; rd->q[1] = rs2->q[1]; break;
449 case FABSQ: rd->q[0] = rs2->q[0] & 0x7fffffffffffffffUL; rd->q[1] = rs2->q[1]; break;
450 case FNEGQ: rd->q[0] = rs2->q[0] ^ 0x8000000000000000UL; rd->q[1] = rs2->q[1]; break;
451 /* float to int */
452 case FSTOI: FP_TO_INT_S (IR, SB, 32, 1); break;
453 case FDTOI: FP_TO_INT_D (IR, DB, 32, 1); break;
454 case FQTOI: FP_TO_INT_Q (IR, QB, 32, 1); break;
455 case FSTOX: FP_TO_INT_S (XR, SB, 64, 1); break;
456 case FDTOX: FP_TO_INT_D (XR, DB, 64, 1); break;
457 case FQTOX: FP_TO_INT_Q (XR, QB, 64, 1); break;
458 /* int to float */
459 case FITOQ: IR = rs2->s; FP_FROM_INT_Q (QR, IR, 32, int); break;
460 case FXTOQ: XR = rs2->d; FP_FROM_INT_Q (QR, XR, 64, long); break;
461 /* Only Ultra-III generates these */
462 case FXTOS: XR = rs2->d; FP_FROM_INT_S (SR, XR, 64, long); break;
463 case FXTOD: XR = rs2->d; FP_FROM_INT_D (DR, XR, 64, long); break;
464#if 0 /* Optimized inline in sparc64/kernel/entry.S */
465 case FITOS: IR = rs2->s; FP_FROM_INT_S (SR, IR, 32, int); break;
466#endif
467 case FITOD: IR = rs2->s; FP_FROM_INT_D (DR, IR, 32, int); break;
468 /* float to float */
469 case FSTOD: FP_CONV (D, S, 1, 1, DR, SB); break;
470 case FSTOQ: FP_CONV (Q, S, 2, 1, QR, SB); break;
471 case FDTOQ: FP_CONV (Q, D, 2, 1, QR, DB); break;
472 case FDTOS: FP_CONV (S, D, 1, 1, SR, DB); break;
473 case FQTOS: FP_CONV (S, Q, 1, 2, SR, QB); break;
474 case FQTOD: FP_CONV (D, Q, 1, 2, DR, QB); break;
475 /* comparison */
476 case FCMPQ:
477 case FCMPEQ:
478 FP_CMP_Q(XR, QB, QA, 3);
479 if (XR == 3 &&
480 (((insn >> 5) & 0x1ff) == FCMPEQ ||
481 FP_ISSIGNAN_Q(QA) ||
482 FP_ISSIGNAN_Q(QB)))
483 FP_SET_EXCEPTION (FP_EX_INVALID);
484 }
485 if (!FP_INHIBIT_RESULTS) {
486 switch ((type >> 6) & 0x7) {
487 case 0: xfsr = current_thread_info()->xfsr[0];
488 if (XR == -1) XR = 2;
489 switch (freg & 3) {
490 /* fcc0, 1, 2, 3 */
491 case 0: xfsr &= ~0xc00; xfsr |= (XR << 10); break;
492 case 1: xfsr &= ~0x300000000UL; xfsr |= (XR << 32); break;
493 case 2: xfsr &= ~0xc00000000UL; xfsr |= (XR << 34); break;
494 case 3: xfsr &= ~0x3000000000UL; xfsr |= (XR << 36); break;
495 }
496 current_thread_info()->xfsr[0] = xfsr;
497 break;
498 case 1: rd->s = IR; break;
499 case 2: rd->d = XR; break;
500 case 5: FP_PACK_SP (rd, SR); break;
501 case 6: FP_PACK_DP (rd, DR); break;
502 case 7: FP_PACK_QP (rd, QR); break;
503 }
504 }
505
506 if(_fex != 0)
507 return record_exception(regs, _fex);
508
509 /* Success and no exceptions detected. */
510 current_thread_info()->xfsr[0] &= ~(FSR_CEXC_MASK);
511 regs->tpc = regs->tnpc;
512 regs->tnpc += 4;
513 return 1;
514 }
515err: return 0;
516}