blob: a0c198895a27da13896401f873bcebc0f31334c8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
Dave Airlied5ea7022006-03-19 19:37:55 +110041#define DRIVER_DATE "20060225"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100071 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110076 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100085 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100086 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100090 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110091 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110093 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Dave Airlied5ea7022006-03-19 19:37:55 +110094 * 1.23- Add new radeon memory map work from benh
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 */
96#define DRIVER_MAJOR 1
Dave Airlied5ea7022006-03-19 19:37:55 +110097#define DRIVER_MINOR 23
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#define DRIVER_PATCHLEVEL 0
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * Radeon chip families
102 */
103enum radeon_family {
104 CHIP_R100,
105 CHIP_RS100,
106 CHIP_RV100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 CHIP_RV200,
Dave Airlie732052e2005-11-11 22:07:35 +1100108 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 CHIP_RS200,
110 CHIP_R250,
111 CHIP_RS250,
112 CHIP_RV250,
113 CHIP_RV280,
114 CHIP_R300,
115 CHIP_RS300,
Dave Airlie414ed532005-08-16 20:43:16 +1000116 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 CHIP_RV350,
Dave Airlie414ed532005-08-16 20:43:16 +1000118 CHIP_R420,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 CHIP_LAST,
120};
121
122enum radeon_cp_microcode_version {
123 UCODE_R100,
124 UCODE_R200,
125 UCODE_R300,
126};
127
128/*
129 * Chip flags
130 */
131enum radeon_chip_flags {
132 CHIP_FAMILY_MASK = 0x0000ffffUL,
133 CHIP_FLAGS_MASK = 0xffff0000UL,
134 CHIP_IS_MOBILITY = 0x00010000UL,
135 CHIP_IS_IGP = 0x00020000UL,
136 CHIP_SINGLE_CRTC = 0x00040000UL,
137 CHIP_IS_AGP = 0x00080000UL,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000138 CHIP_HAS_HIERZ = 0x00100000UL,
Dave Airlieea98a922005-09-11 20:28:11 +1000139 CHIP_IS_PCIE = 0x00200000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140};
141
Dave Airlied5ea7022006-03-19 19:37:55 +1100142#define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
143 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
Dave Airlied985c102006-01-02 21:32:48 +1100144#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000147 unsigned int age;
148 drm_buf_t *buf;
149 struct drm_radeon_freelist *next;
150 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151} drm_radeon_freelist_t;
152
153typedef struct drm_radeon_ring_buffer {
154 u32 *start;
155 u32 *end;
156 int size;
157 int size_l2qw;
158
159 u32 tail;
160 u32 tail_mask;
161 int space;
162
163 int high_mark;
164} drm_radeon_ring_buffer_t;
165
166typedef struct drm_radeon_depth_clear_t {
167 u32 rb3d_cntl;
168 u32 rb3d_zstencilcntl;
169 u32 se_cntl;
170} drm_radeon_depth_clear_t;
171
172struct drm_radeon_driver_file_fields {
173 int64_t radeon_fb_delta;
174};
175
176struct mem_block {
177 struct mem_block *next;
178 struct mem_block *prev;
179 int start;
180 int size;
181 DRMFILE filp; /* 0: free, -1: heap, other: real files */
182};
183
184struct radeon_surface {
185 int refcount;
186 u32 lower;
187 u32 upper;
188 u32 flags;
189};
190
191struct radeon_virt_surface {
192 int surface_index;
193 u32 lower;
194 u32 upper;
195 u32 flags;
196 DRMFILE filp;
197};
198
199typedef struct drm_radeon_private {
200 drm_radeon_ring_buffer_t ring;
201 drm_radeon_sarea_t *sarea_priv;
202
203 u32 fb_location;
Dave Airlied5ea7022006-03-19 19:37:55 +1100204 u32 fb_size;
205 int new_memmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 int gart_size;
208 u32 gart_vm_start;
209 unsigned long gart_buffers_offset;
210
211 int cp_mode;
212 int cp_running;
213
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000214 drm_radeon_freelist_t *head;
215 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 int last_buf;
217 volatile u32 *scratch;
218 int writeback_works;
219
220 int usec_timeout;
221
222 int microcode_version;
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 struct {
225 u32 boxes;
226 int freelist_timeouts;
227 int freelist_loops;
228 int requested_bufs;
229 int last_frame_reads;
230 int last_clear_reads;
231 int clears;
232 int texture_uploads;
233 } stats;
234
235 int do_boxes;
236 int page_flipping;
237 int current_page;
238
239 u32 color_fmt;
240 unsigned int front_offset;
241 unsigned int front_pitch;
242 unsigned int back_offset;
243 unsigned int back_pitch;
244
245 u32 depth_fmt;
246 unsigned int depth_offset;
247 unsigned int depth_pitch;
248
249 u32 front_pitch_offset;
250 u32 back_pitch_offset;
251 u32 depth_pitch_offset;
252
253 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 unsigned long ring_offset;
256 unsigned long ring_rptr_offset;
257 unsigned long buffers_offset;
258 unsigned long gart_textures_offset;
259
260 drm_local_map_t *sarea;
261 drm_local_map_t *mmio;
262 drm_local_map_t *cp_ring;
263 drm_local_map_t *ring_rptr;
264 drm_local_map_t *gart_textures;
265
266 struct mem_block *gart_heap;
267 struct mem_block *fb_heap;
268
269 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000270 wait_queue_head_t swi_queue;
271 atomic_t swi_emitted;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000274 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000276 unsigned long pcigart_offset;
277 drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 /* starting from here on, data is preserved accross an open */
280 uint32_t flags; /* see radeon_chip_flags */
281} drm_radeon_private_t;
282
283typedef struct drm_radeon_buf_priv {
284 u32 age;
285} drm_radeon_buf_priv_t;
286
Dave Airlieb3a83632005-09-30 18:37:36 +1000287typedef struct drm_radeon_kcmd_buffer {
288 int bufsz;
289 char *buf;
290 int nbox;
291 drm_clip_rect_t __user *boxes;
292} drm_radeon_kcmd_buffer_t;
293
Dave Airlie689b9d72005-09-30 17:09:07 +1000294extern int radeon_no_wb;
Dave Airlieb3a83632005-09-30 18:37:36 +1000295extern drm_ioctl_desc_t radeon_ioctls[];
296extern int radeon_max_ioctl;
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 /* radeon_cp.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000299extern int radeon_cp_init(DRM_IOCTL_ARGS);
300extern int radeon_cp_start(DRM_IOCTL_ARGS);
301extern int radeon_cp_stop(DRM_IOCTL_ARGS);
302extern int radeon_cp_reset(DRM_IOCTL_ARGS);
303extern int radeon_cp_idle(DRM_IOCTL_ARGS);
304extern int radeon_cp_resume(DRM_IOCTL_ARGS);
305extern int radeon_engine_reset(DRM_IOCTL_ARGS);
306extern int radeon_fullscreen(DRM_IOCTL_ARGS);
307extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000309extern void radeon_freelist_reset(drm_device_t * dev);
310extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000312extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000314extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000317extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318extern int radeon_driver_postcleanup(struct drm_device *dev);
319
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000320extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
321extern int radeon_mem_free(DRM_IOCTL_ARGS);
322extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
323extern void radeon_mem_takedown(struct mem_block **heap);
324extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 /* radeon_irq.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000327extern int radeon_irq_emit(DRM_IOCTL_ARGS);
328extern int radeon_irq_wait(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000330extern void radeon_do_release(drm_device_t * dev);
331extern int radeon_driver_vblank_wait(drm_device_t * dev,
332 unsigned int *sequence);
333extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
334extern void radeon_driver_irq_preinstall(drm_device_t * dev);
335extern void radeon_driver_irq_postinstall(drm_device_t * dev);
336extern void radeon_driver_irq_uninstall(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Dave Airlie22eae942005-11-10 22:16:34 +1100338extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
339extern int radeon_driver_unload(struct drm_device *dev);
340extern int radeon_driver_firstopen(struct drm_device *dev);
341extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
342extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
343extern void radeon_driver_lastclose(drm_device_t * dev);
344extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000345extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
346 unsigned long arg);
347
Dave Airlie414ed532005-08-16 20:43:16 +1000348/* r300_cmdbuf.c */
349extern void r300_init_reg_flags(void);
350
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000351extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
352 drm_file_t * filp_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +1000353 drm_radeon_kcmd_buffer_t * cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* Flags for stats.boxes
356 */
357#define RADEON_BOX_DMA_IDLE 0x1
358#define RADEON_BOX_RING_FULL 0x2
359#define RADEON_BOX_FLIP 0x4
360#define RADEON_BOX_WAIT_IDLE 0x8
361#define RADEON_BOX_TEXTURE_LOAD 0x10
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363/* Register definitions, register access macros and drmAddMap constants
364 * for Radeon kernel driver.
365 */
366
367#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100368#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
369# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#define RADEON_AUX_SCISSOR_CNTL 0x26f0
371# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
372# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
373# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
374# define RADEON_SCISSOR_0_ENABLE (1 << 28)
375# define RADEON_SCISSOR_1_ENABLE (1 << 29)
376# define RADEON_SCISSOR_2_ENABLE (1 << 30)
377
378#define RADEON_BUS_CNTL 0x0030
379# define RADEON_BUS_MASTER_DIS (1 << 6)
380
381#define RADEON_CLOCK_CNTL_DATA 0x000c
382# define RADEON_PLL_WR_EN (1 << 7)
383#define RADEON_CLOCK_CNTL_INDEX 0x0008
384#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100385#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386#define RADEON_CRTC_OFFSET 0x0224
387#define RADEON_CRTC_OFFSET_CNTL 0x0228
388# define RADEON_CRTC_TILE_EN (1 << 15)
389# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
390#define RADEON_CRTC2_OFFSET 0x0324
391#define RADEON_CRTC2_OFFSET_CNTL 0x0328
392
Dave Airlieea98a922005-09-11 20:28:11 +1000393#define RADEON_PCIE_INDEX 0x0030
394#define RADEON_PCIE_DATA 0x0034
395#define RADEON_PCIE_TX_GART_CNTL 0x10
396# define RADEON_PCIE_TX_GART_EN (1 << 0)
397# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
398# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
399# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
400# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
401# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
402# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
403# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
404#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
405#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
406#define RADEON_PCIE_TX_GART_BASE 0x13
407#define RADEON_PCIE_TX_GART_START_LO 0x14
408#define RADEON_PCIE_TX_GART_START_HI 0x15
409#define RADEON_PCIE_TX_GART_END_LO 0x16
410#define RADEON_PCIE_TX_GART_END_HI 0x17
411
Dave Airlie414ed532005-08-16 20:43:16 +1000412#define RADEON_MPP_TB_CONFIG 0x01c0
413#define RADEON_MEM_CNTL 0x0140
414#define RADEON_MEM_SDRAM_MODE_REG 0x0158
415#define RADEON_AGP_BASE 0x0170
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417#define RADEON_RB3D_COLOROFFSET 0x1c40
418#define RADEON_RB3D_COLORPITCH 0x1c48
419
420#define RADEON_DP_GUI_MASTER_CNTL 0x146c
421# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
422# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
423# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
424# define RADEON_GMC_BRUSH_NONE (15 << 4)
425# define RADEON_GMC_DST_16BPP (4 << 8)
426# define RADEON_GMC_DST_24BPP (5 << 8)
427# define RADEON_GMC_DST_32BPP (6 << 8)
428# define RADEON_GMC_DST_DATATYPE_SHIFT 8
429# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
430# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
431# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
432# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
433# define RADEON_GMC_WR_MSK_DIS (1 << 30)
434# define RADEON_ROP3_S 0x00cc0000
435# define RADEON_ROP3_P 0x00f00000
436#define RADEON_DP_WRITE_MASK 0x16cc
437#define RADEON_DST_PITCH_OFFSET 0x142c
438#define RADEON_DST_PITCH_OFFSET_C 0x1c80
439# define RADEON_DST_TILE_LINEAR (0 << 30)
440# define RADEON_DST_TILE_MACRO (1 << 30)
441# define RADEON_DST_TILE_MICRO (2 << 30)
442# define RADEON_DST_TILE_BOTH (3 << 30)
443
444#define RADEON_SCRATCH_REG0 0x15e0
445#define RADEON_SCRATCH_REG1 0x15e4
446#define RADEON_SCRATCH_REG2 0x15e8
447#define RADEON_SCRATCH_REG3 0x15ec
448#define RADEON_SCRATCH_REG4 0x15f0
449#define RADEON_SCRATCH_REG5 0x15f4
450#define RADEON_SCRATCH_UMSK 0x0770
451#define RADEON_SCRATCH_ADDR 0x0774
452
453#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
454
455#define GET_SCRATCH( x ) (dev_priv->writeback_works \
456 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
457 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
458
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459#define RADEON_GEN_INT_CNTL 0x0040
460# define RADEON_CRTC_VBLANK_MASK (1 << 0)
461# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
462# define RADEON_SW_INT_ENABLE (1 << 25)
463
464#define RADEON_GEN_INT_STATUS 0x0044
465# define RADEON_CRTC_VBLANK_STAT (1 << 0)
466# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
467# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
468# define RADEON_SW_INT_TEST (1 << 25)
469# define RADEON_SW_INT_TEST_ACK (1 << 25)
470# define RADEON_SW_INT_FIRE (1 << 26)
471
472#define RADEON_HOST_PATH_CNTL 0x0130
473# define RADEON_HDP_SOFT_RESET (1 << 26)
474# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
475# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
476
477#define RADEON_ISYNC_CNTL 0x1724
478# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
479# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
480# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
481# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
482# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
483# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
484
485#define RADEON_RBBM_GUICNTL 0x172c
486# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
487# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
488# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
489# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
490
491#define RADEON_MC_AGP_LOCATION 0x014c
492#define RADEON_MC_FB_LOCATION 0x0148
493#define RADEON_MCLK_CNTL 0x0012
494# define RADEON_FORCEON_MCLKA (1 << 16)
495# define RADEON_FORCEON_MCLKB (1 << 17)
496# define RADEON_FORCEON_YCLKA (1 << 18)
497# define RADEON_FORCEON_YCLKB (1 << 19)
498# define RADEON_FORCEON_MC (1 << 20)
499# define RADEON_FORCEON_AIC (1 << 21)
500
501#define RADEON_PP_BORDER_COLOR_0 0x1d40
502#define RADEON_PP_BORDER_COLOR_1 0x1d44
503#define RADEON_PP_BORDER_COLOR_2 0x1d48
504#define RADEON_PP_CNTL 0x1c38
505# define RADEON_SCISSOR_ENABLE (1 << 1)
506#define RADEON_PP_LUM_MATRIX 0x1d00
507#define RADEON_PP_MISC 0x1c14
508#define RADEON_PP_ROT_MATRIX_0 0x1d58
509#define RADEON_PP_TXFILTER_0 0x1c54
510#define RADEON_PP_TXOFFSET_0 0x1c5c
511#define RADEON_PP_TXFILTER_1 0x1c6c
512#define RADEON_PP_TXFILTER_2 0x1c84
513
514#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
515# define RADEON_RB2D_DC_FLUSH (3 << 0)
516# define RADEON_RB2D_DC_FREE (3 << 2)
517# define RADEON_RB2D_DC_FLUSH_ALL 0xf
518# define RADEON_RB2D_DC_BUSY (1 << 31)
519#define RADEON_RB3D_CNTL 0x1c3c
520# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
521# define RADEON_PLANE_MASK_ENABLE (1 << 1)
522# define RADEON_DITHER_ENABLE (1 << 2)
523# define RADEON_ROUND_ENABLE (1 << 3)
524# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
525# define RADEON_DITHER_INIT (1 << 5)
526# define RADEON_ROP_ENABLE (1 << 6)
527# define RADEON_STENCIL_ENABLE (1 << 7)
528# define RADEON_Z_ENABLE (1 << 8)
529# define RADEON_ZBLOCK16 (1 << 15)
530#define RADEON_RB3D_DEPTHOFFSET 0x1c24
531#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
532#define RADEON_RB3D_DEPTHPITCH 0x1c28
533#define RADEON_RB3D_PLANEMASK 0x1d84
534#define RADEON_RB3D_STENCILREFMASK 0x1d7c
535#define RADEON_RB3D_ZCACHE_MODE 0x3250
536#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
537# define RADEON_RB3D_ZC_FLUSH (1 << 0)
538# define RADEON_RB3D_ZC_FREE (1 << 2)
539# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
540# define RADEON_RB3D_ZC_BUSY (1 << 31)
541#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
542# define RADEON_Z_TEST_MASK (7 << 4)
543# define RADEON_Z_TEST_ALWAYS (7 << 4)
544# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
545# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
546# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
547# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
548# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
549# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
550# define RADEON_FORCE_Z_DIRTY (1 << 29)
551# define RADEON_Z_WRITE_ENABLE (1 << 30)
552# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
553#define RADEON_RBBM_SOFT_RESET 0x00f0
554# define RADEON_SOFT_RESET_CP (1 << 0)
555# define RADEON_SOFT_RESET_HI (1 << 1)
556# define RADEON_SOFT_RESET_SE (1 << 2)
557# define RADEON_SOFT_RESET_RE (1 << 3)
558# define RADEON_SOFT_RESET_PP (1 << 4)
559# define RADEON_SOFT_RESET_E2 (1 << 5)
560# define RADEON_SOFT_RESET_RB (1 << 6)
561# define RADEON_SOFT_RESET_HDP (1 << 7)
562#define RADEON_RBBM_STATUS 0x0e40
563# define RADEON_RBBM_FIFOCNT_MASK 0x007f
564# define RADEON_RBBM_ACTIVE (1 << 31)
565#define RADEON_RE_LINE_PATTERN 0x1cd0
566#define RADEON_RE_MISC 0x26c4
567#define RADEON_RE_TOP_LEFT 0x26c0
568#define RADEON_RE_WIDTH_HEIGHT 0x1c44
569#define RADEON_RE_STIPPLE_ADDR 0x1cc8
570#define RADEON_RE_STIPPLE_DATA 0x1ccc
571
572#define RADEON_SCISSOR_TL_0 0x1cd8
573#define RADEON_SCISSOR_BR_0 0x1cdc
574#define RADEON_SCISSOR_TL_1 0x1ce0
575#define RADEON_SCISSOR_BR_1 0x1ce4
576#define RADEON_SCISSOR_TL_2 0x1ce8
577#define RADEON_SCISSOR_BR_2 0x1cec
578#define RADEON_SE_COORD_FMT 0x1c50
579#define RADEON_SE_CNTL 0x1c4c
580# define RADEON_FFACE_CULL_CW (0 << 0)
581# define RADEON_BFACE_SOLID (3 << 1)
582# define RADEON_FFACE_SOLID (3 << 3)
583# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
584# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
585# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
586# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
587# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
588# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
589# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
590# define RADEON_FOG_SHADE_FLAT (1 << 14)
591# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
592# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
593# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
594# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
595# define RADEON_ROUND_MODE_TRUNC (0 << 28)
596# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
597#define RADEON_SE_CNTL_STATUS 0x2140
598#define RADEON_SE_LINE_WIDTH 0x1db8
599#define RADEON_SE_VPORT_XSCALE 0x1d98
600#define RADEON_SE_ZBIAS_FACTOR 0x1db0
601#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
602#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
603#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
604# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
605# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
606#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
607#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
608# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
609#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
610#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
611#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
612#define RADEON_SURFACE_CNTL 0x0b00
613# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
614# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
615# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
616# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
617# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
618# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
619# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
620# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
621# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
622#define RADEON_SURFACE0_INFO 0x0b0c
623# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
624# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
625# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
626# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
627# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
628# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
629#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
630#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
631# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
632#define RADEON_SURFACE1_INFO 0x0b1c
633#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
634#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
635#define RADEON_SURFACE2_INFO 0x0b2c
636#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
637#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
638#define RADEON_SURFACE3_INFO 0x0b3c
639#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
640#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
641#define RADEON_SURFACE4_INFO 0x0b4c
642#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
643#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
644#define RADEON_SURFACE5_INFO 0x0b5c
645#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
646#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
647#define RADEON_SURFACE6_INFO 0x0b6c
648#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
649#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
650#define RADEON_SURFACE7_INFO 0x0b7c
651#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
652#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
653#define RADEON_SW_SEMAPHORE 0x013c
654
655#define RADEON_WAIT_UNTIL 0x1720
656# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +1100657# define RADEON_WAIT_2D_IDLE (1 << 14)
658# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
660# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
661# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
662
663#define RADEON_RB3D_ZMASKOFFSET 0x3234
664#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
665# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
666# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
667
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668/* CP registers */
669#define RADEON_CP_ME_RAM_ADDR 0x07d4
670#define RADEON_CP_ME_RAM_RADDR 0x07d8
671#define RADEON_CP_ME_RAM_DATAH 0x07dc
672#define RADEON_CP_ME_RAM_DATAL 0x07e0
673
674#define RADEON_CP_RB_BASE 0x0700
675#define RADEON_CP_RB_CNTL 0x0704
676# define RADEON_BUF_SWAP_32BIT (2 << 16)
677#define RADEON_CP_RB_RPTR_ADDR 0x070c
678#define RADEON_CP_RB_RPTR 0x0710
679#define RADEON_CP_RB_WPTR 0x0714
680
681#define RADEON_CP_RB_WPTR_DELAY 0x0718
682# define RADEON_PRE_WRITE_TIMER_SHIFT 0
683# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
684
685#define RADEON_CP_IB_BASE 0x0738
686
687#define RADEON_CP_CSQ_CNTL 0x0740
688# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
689# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
690# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
691# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
692# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
693# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
694# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
695
696#define RADEON_AIC_CNTL 0x01d0
697# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
698#define RADEON_AIC_STAT 0x01d4
699#define RADEON_AIC_PT_BASE 0x01d8
700#define RADEON_AIC_LO_ADDR 0x01dc
701#define RADEON_AIC_HI_ADDR 0x01e0
702#define RADEON_AIC_TLB_ADDR 0x01e4
703#define RADEON_AIC_TLB_DATA 0x01e8
704
705/* CP command packets */
706#define RADEON_CP_PACKET0 0x00000000
707# define RADEON_ONE_REG_WR (1 << 15)
708#define RADEON_CP_PACKET1 0x40000000
709#define RADEON_CP_PACKET2 0x80000000
710#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +1000711# define RADEON_CP_NOP 0x00001000
712# define RADEON_CP_NEXT_CHAR 0x00001900
713# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
714# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000715 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
717# define RADEON_WAIT_FOR_IDLE 0x00002600
718# define RADEON_3D_DRAW_VBUF 0x00002800
719# define RADEON_3D_DRAW_IMMD 0x00002900
720# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +1000721# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722# define RADEON_3D_LOAD_VBPNTR 0x00002F00
723# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
724# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
725# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +1000726# define RADEON_CP_INDX_BUFFER 0x00003300
727# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
728# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
729# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +1000731# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
733# define RADEON_CNTL_PAINT_MULTI 0x00009A00
734# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
735# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
736
737#define RADEON_CP_PACKET_MASK 0xC0000000
738#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
739#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
740#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
741#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
742
743#define RADEON_VTX_Z_PRESENT (1 << 31)
744#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
745
746#define RADEON_PRIM_TYPE_NONE (0 << 0)
747#define RADEON_PRIM_TYPE_POINT (1 << 0)
748#define RADEON_PRIM_TYPE_LINE (2 << 0)
749#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
750#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
751#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
752#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
753#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
754#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
755#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
756#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
757#define RADEON_PRIM_TYPE_MASK 0xf
758#define RADEON_PRIM_WALK_IND (1 << 4)
759#define RADEON_PRIM_WALK_LIST (2 << 4)
760#define RADEON_PRIM_WALK_RING (3 << 4)
761#define RADEON_COLOR_ORDER_BGRA (0 << 6)
762#define RADEON_COLOR_ORDER_RGBA (1 << 6)
763#define RADEON_MAOS_ENABLE (1 << 7)
764#define RADEON_VTX_FMT_R128_MODE (0 << 8)
765#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
766#define RADEON_NUM_VERTICES_SHIFT 16
767
768#define RADEON_COLOR_FORMAT_CI8 2
769#define RADEON_COLOR_FORMAT_ARGB1555 3
770#define RADEON_COLOR_FORMAT_RGB565 4
771#define RADEON_COLOR_FORMAT_ARGB8888 6
772#define RADEON_COLOR_FORMAT_RGB332 7
773#define RADEON_COLOR_FORMAT_RGB8 9
774#define RADEON_COLOR_FORMAT_ARGB4444 15
775
776#define RADEON_TXFORMAT_I8 0
777#define RADEON_TXFORMAT_AI88 1
778#define RADEON_TXFORMAT_RGB332 2
779#define RADEON_TXFORMAT_ARGB1555 3
780#define RADEON_TXFORMAT_RGB565 4
781#define RADEON_TXFORMAT_ARGB4444 5
782#define RADEON_TXFORMAT_ARGB8888 6
783#define RADEON_TXFORMAT_RGBA8888 7
784#define RADEON_TXFORMAT_Y8 8
785#define RADEON_TXFORMAT_VYUY422 10
786#define RADEON_TXFORMAT_YVYU422 11
787#define RADEON_TXFORMAT_DXT1 12
788#define RADEON_TXFORMAT_DXT23 14
789#define RADEON_TXFORMAT_DXT45 15
790
791#define R200_PP_TXCBLEND_0 0x2f00
792#define R200_PP_TXCBLEND_1 0x2f10
793#define R200_PP_TXCBLEND_2 0x2f20
794#define R200_PP_TXCBLEND_3 0x2f30
795#define R200_PP_TXCBLEND_4 0x2f40
796#define R200_PP_TXCBLEND_5 0x2f50
797#define R200_PP_TXCBLEND_6 0x2f60
798#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000799#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800#define R200_PP_TFACTOR_0 0x2ee0
801#define R200_SE_VTX_FMT_0 0x2088
802#define R200_SE_VAP_CNTL 0x2080
803#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000804#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
805#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
806#define R200_PP_TXFILTER_5 0x2ca0
807#define R200_PP_TXFILTER_4 0x2c80
808#define R200_PP_TXFILTER_3 0x2c60
809#define R200_PP_TXFILTER_2 0x2c40
810#define R200_PP_TXFILTER_1 0x2c20
811#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812#define R200_PP_TXOFFSET_5 0x2d78
813#define R200_PP_TXOFFSET_4 0x2d60
814#define R200_PP_TXOFFSET_3 0x2d48
815#define R200_PP_TXOFFSET_2 0x2d30
816#define R200_PP_TXOFFSET_1 0x2d18
817#define R200_PP_TXOFFSET_0 0x2d00
818
819#define R200_PP_CUBIC_FACES_0 0x2c18
820#define R200_PP_CUBIC_FACES_1 0x2c38
821#define R200_PP_CUBIC_FACES_2 0x2c58
822#define R200_PP_CUBIC_FACES_3 0x2c78
823#define R200_PP_CUBIC_FACES_4 0x2c98
824#define R200_PP_CUBIC_FACES_5 0x2cb8
825#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
826#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
827#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
828#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
829#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
830#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
831#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
832#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
833#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
834#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
835#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
836#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
837#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
838#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
839#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
840#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
841#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
842#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
843#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
844#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
845#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
846#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
847#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
848#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
849#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
850#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
851#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
852#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
853#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
854#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
855
856#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
857#define R200_SE_VTE_CNTL 0x20b0
858#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
859#define R200_PP_TAM_DEBUG3 0x2d9c
860#define R200_PP_CNTL_X 0x2cc4
861#define R200_SE_VAP_CNTL_STATUS 0x2140
862#define R200_RE_SCISSOR_TL_0 0x1cd8
863#define R200_RE_SCISSOR_TL_1 0x1ce0
864#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000865#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
867#define R200_SE_VTX_STATE_CNTL 0x2180
868#define R200_RE_POINTSIZE 0x2648
869#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
870
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000871#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872#define RADEON_PP_TEX_SIZE_1 0x1d0c
873#define RADEON_PP_TEX_SIZE_2 0x1d14
874
875#define RADEON_PP_CUBIC_FACES_0 0x1d24
876#define RADEON_PP_CUBIC_FACES_1 0x1d28
877#define RADEON_PP_CUBIC_FACES_2 0x1d2c
878#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
879#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
880#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
881
882#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
883#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
884#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
885#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
886#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
887#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
888#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
889#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
890#define R200_3D_DRAW_IMMD_2 0xC0003500
891#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000892#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
894#define R200_RB3D_BLENDCOLOR 0x3218
895
896#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
897
898#define R200_PP_TRI_PERF 0x2cf8
899
Dave Airlie9d176012005-09-11 19:55:53 +1000900#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000901#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +1000902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903/* Constants */
904#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
905
906#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
907#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
908#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
909#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
910#define RADEON_LAST_DISPATCH 1
911
912#define RADEON_MAX_VB_AGE 0x7fffffff
913#define RADEON_MAX_VB_VERTS (0xffff)
914
915#define RADEON_RING_HIGH_MARK 128
916
Dave Airlieea98a922005-09-11 20:28:11 +1000917#define RADEON_PCIGART_TABLE_SIZE (32*1024)
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
920#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
921#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
922#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
923
924#define RADEON_WRITE_PLL( addr, val ) \
925do { \
926 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
927 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
928 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
929} while (0)
930
Dave Airlieea98a922005-09-11 20:28:11 +1000931#define RADEON_WRITE_PCIE( addr, val ) \
932do { \
933 RADEON_WRITE8( RADEON_PCIE_INDEX, \
934 ((addr) & 0xff)); \
935 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
936} while (0)
937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938#define CP_PACKET0( reg, n ) \
939 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
940#define CP_PACKET0_TABLE( reg, n ) \
941 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
942#define CP_PACKET1( reg0, reg1 ) \
943 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
944#define CP_PACKET2() \
945 (RADEON_CP_PACKET2)
946#define CP_PACKET3( pkt, n ) \
947 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949/* ================================================================
950 * Engine control helper macros
951 */
952
953#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
954 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
955 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
956 RADEON_WAIT_HOST_IDLECLEAN) ); \
957} while (0)
958
959#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
960 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
961 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
962 RADEON_WAIT_HOST_IDLECLEAN) ); \
963} while (0)
964
965#define RADEON_WAIT_UNTIL_IDLE() do { \
966 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
967 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
968 RADEON_WAIT_3D_IDLECLEAN | \
969 RADEON_WAIT_HOST_IDLECLEAN) ); \
970} while (0)
971
972#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
973 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
974 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
975} while (0)
976
977#define RADEON_FLUSH_CACHE() do { \
978 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
979 OUT_RING( RADEON_RB2D_DC_FLUSH ); \
980} while (0)
981
982#define RADEON_PURGE_CACHE() do { \
983 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
984 OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
985} while (0)
986
987#define RADEON_FLUSH_ZCACHE() do { \
988 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
989 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
990} while (0)
991
992#define RADEON_PURGE_ZCACHE() do { \
993 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
994 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
995} while (0)
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997/* ================================================================
998 * Misc helper macros
999 */
1000
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001001/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 */
1003#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1004do { \
1005 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1006 u32 head = GET_RING_HEAD( dev_priv ); \
1007 if (head == dev_priv->ring.tail) \
1008 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1009 } \
1010} while (0)
1011
1012#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1013do { \
1014 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1015 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1016 int __ret = radeon_do_cp_idle( dev_priv ); \
1017 if ( __ret ) return __ret; \
1018 sarea_priv->last_dispatch = 0; \
1019 radeon_freelist_reset( dev ); \
1020 } \
1021} while (0)
1022
1023#define RADEON_DISPATCH_AGE( age ) do { \
1024 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1025 OUT_RING( age ); \
1026} while (0)
1027
1028#define RADEON_FRAME_AGE( age ) do { \
1029 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1030 OUT_RING( age ); \
1031} while (0)
1032
1033#define RADEON_CLEAR_AGE( age ) do { \
1034 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1035 OUT_RING( age ); \
1036} while (0)
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038/* ================================================================
1039 * Ring control
1040 */
1041
1042#define RADEON_VERBOSE 0
1043
1044#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1045
1046#define BEGIN_RING( n ) do { \
1047 if ( RADEON_VERBOSE ) { \
1048 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1049 n, __FUNCTION__ ); \
1050 } \
1051 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1052 COMMIT_RING(); \
1053 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1054 } \
1055 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1056 ring = dev_priv->ring.start; \
1057 write = dev_priv->ring.tail; \
1058 mask = dev_priv->ring.tail_mask; \
1059} while (0)
1060
1061#define ADVANCE_RING() do { \
1062 if ( RADEON_VERBOSE ) { \
1063 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1064 write, dev_priv->ring.tail ); \
1065 } \
1066 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1067 DRM_ERROR( \
1068 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1069 ((dev_priv->ring.tail + _nr) & mask), \
1070 write, __LINE__); \
1071 } else \
1072 dev_priv->ring.tail = write; \
1073} while (0)
1074
1075#define COMMIT_RING() do { \
1076 /* Flush writes to ring */ \
1077 DRM_MEMORYBARRIER(); \
1078 GET_RING_HEAD( dev_priv ); \
1079 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1080 /* read from PCI bus to ensure correct posting */ \
1081 RADEON_READ( RADEON_CP_RB_RPTR ); \
1082} while (0)
1083
1084#define OUT_RING( x ) do { \
1085 if ( RADEON_VERBOSE ) { \
1086 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1087 (unsigned int)(x), write ); \
1088 } \
1089 ring[write++] = (x); \
1090 write &= mask; \
1091} while (0)
1092
1093#define OUT_RING_REG( reg, val ) do { \
1094 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1095 OUT_RING( val ); \
1096} while (0)
1097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098#define OUT_RING_TABLE( tab, sz ) do { \
1099 int _size = (sz); \
1100 int *_tab = (int *)(tab); \
1101 \
1102 if (write + _size > mask) { \
1103 int _i = (mask+1) - write; \
1104 _size -= _i; \
1105 while (_i > 0 ) { \
1106 *(int *)(ring + write) = *_tab++; \
1107 write++; \
1108 _i--; \
1109 } \
1110 write = 0; \
1111 _tab += _i; \
1112 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 while (_size > 0) { \
1114 *(ring + write) = *_tab++; \
1115 write++; \
1116 _size--; \
1117 } \
1118 write &= mask; \
1119} while (0)
1120
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001121#endif /* __RADEON_DRV_H__ */