David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 1 | /* |
Grant Likely | ca632f5 | 2011-06-06 01:16:30 -0600 | [diff] [blame] | 2 | * polling/bitbanging SPI master controller driver utilities |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License as published by |
| 6 | * the Free Software Foundation; either version 2 of the License, or |
| 7 | * (at your option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program; if not, write to the Free Software |
| 16 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 17 | */ |
| 18 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 19 | #include <linux/init.h> |
| 20 | #include <linux/spinlock.h> |
| 21 | #include <linux/workqueue.h> |
| 22 | #include <linux/interrupt.h> |
Paul Gortmaker | d7614de | 2011-07-03 15:44:29 -0400 | [diff] [blame] | 23 | #include <linux/module.h> |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 24 | #include <linux/delay.h> |
| 25 | #include <linux/errno.h> |
| 26 | #include <linux/platform_device.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 27 | #include <linux/slab.h> |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 28 | |
| 29 | #include <linux/spi/spi.h> |
| 30 | #include <linux/spi/spi_bitbang.h> |
| 31 | |
| 32 | |
| 33 | /*----------------------------------------------------------------------*/ |
| 34 | |
| 35 | /* |
| 36 | * FIRST PART (OPTIONAL): word-at-a-time spi_transfer support. |
| 37 | * Use this for GPIO or shift-register level hardware APIs. |
| 38 | * |
| 39 | * spi_bitbang_cs is in spi_device->controller_state, which is unavailable |
| 40 | * to glue code. These bitbang setup() and cleanup() routines are always |
| 41 | * used, though maybe they're called from controller-aware code. |
| 42 | * |
| 43 | * chipselect() and friends may use use spi_device->controller_data and |
| 44 | * controller registers as appropriate. |
| 45 | * |
| 46 | * |
| 47 | * NOTE: SPI controller pins can often be used as GPIO pins instead, |
| 48 | * which means you could use a bitbang driver either to get hardware |
| 49 | * working quickly, or testing for differences that aren't speed related. |
| 50 | */ |
| 51 | |
| 52 | struct spi_bitbang_cs { |
| 53 | unsigned nsecs; /* (clock cycle time)/2 */ |
| 54 | u32 (*txrx_word)(struct spi_device *spi, unsigned nsecs, |
| 55 | u32 word, u8 bits); |
| 56 | unsigned (*txrx_bufs)(struct spi_device *, |
| 57 | u32 (*txrx_word)( |
| 58 | struct spi_device *spi, |
| 59 | unsigned nsecs, |
| 60 | u32 word, u8 bits), |
| 61 | unsigned, struct spi_transfer *); |
| 62 | }; |
| 63 | |
| 64 | static unsigned bitbang_txrx_8( |
| 65 | struct spi_device *spi, |
| 66 | u32 (*txrx_word)(struct spi_device *spi, |
| 67 | unsigned nsecs, |
| 68 | u32 word, u8 bits), |
| 69 | unsigned ns, |
| 70 | struct spi_transfer *t |
| 71 | ) { |
Laxman Dewangan | 766ed70 | 2012-12-18 14:25:43 +0530 | [diff] [blame] | 72 | unsigned bits = t->bits_per_word; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 73 | unsigned count = t->len; |
| 74 | const u8 *tx = t->tx_buf; |
| 75 | u8 *rx = t->rx_buf; |
| 76 | |
| 77 | while (likely(count > 0)) { |
| 78 | u8 word = 0; |
| 79 | |
| 80 | if (tx) |
| 81 | word = *tx++; |
| 82 | word = txrx_word(spi, ns, word, bits); |
| 83 | if (rx) |
| 84 | *rx++ = word; |
| 85 | count -= 1; |
| 86 | } |
| 87 | return t->len - count; |
| 88 | } |
| 89 | |
| 90 | static unsigned bitbang_txrx_16( |
| 91 | struct spi_device *spi, |
| 92 | u32 (*txrx_word)(struct spi_device *spi, |
| 93 | unsigned nsecs, |
| 94 | u32 word, u8 bits), |
| 95 | unsigned ns, |
| 96 | struct spi_transfer *t |
| 97 | ) { |
Laxman Dewangan | 766ed70 | 2012-12-18 14:25:43 +0530 | [diff] [blame] | 98 | unsigned bits = t->bits_per_word; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 99 | unsigned count = t->len; |
| 100 | const u16 *tx = t->tx_buf; |
| 101 | u16 *rx = t->rx_buf; |
| 102 | |
| 103 | while (likely(count > 1)) { |
| 104 | u16 word = 0; |
| 105 | |
| 106 | if (tx) |
| 107 | word = *tx++; |
| 108 | word = txrx_word(spi, ns, word, bits); |
| 109 | if (rx) |
| 110 | *rx++ = word; |
| 111 | count -= 2; |
| 112 | } |
| 113 | return t->len - count; |
| 114 | } |
| 115 | |
| 116 | static unsigned bitbang_txrx_32( |
| 117 | struct spi_device *spi, |
| 118 | u32 (*txrx_word)(struct spi_device *spi, |
| 119 | unsigned nsecs, |
| 120 | u32 word, u8 bits), |
| 121 | unsigned ns, |
| 122 | struct spi_transfer *t |
| 123 | ) { |
Laxman Dewangan | 766ed70 | 2012-12-18 14:25:43 +0530 | [diff] [blame] | 124 | unsigned bits = t->bits_per_word; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 125 | unsigned count = t->len; |
| 126 | const u32 *tx = t->tx_buf; |
| 127 | u32 *rx = t->rx_buf; |
| 128 | |
| 129 | while (likely(count > 3)) { |
| 130 | u32 word = 0; |
| 131 | |
| 132 | if (tx) |
| 133 | word = *tx++; |
| 134 | word = txrx_word(spi, ns, word, bits); |
| 135 | if (rx) |
| 136 | *rx++ = word; |
| 137 | count -= 4; |
| 138 | } |
| 139 | return t->len - count; |
| 140 | } |
| 141 | |
Kumar Gala | ff9f477 | 2006-04-02 16:06:35 -0500 | [diff] [blame] | 142 | int spi_bitbang_setup_transfer(struct spi_device *spi, struct spi_transfer *t) |
Imre Deak | 4cff33f | 2006-02-17 10:02:18 -0800 | [diff] [blame] | 143 | { |
| 144 | struct spi_bitbang_cs *cs = spi->controller_state; |
| 145 | u8 bits_per_word; |
| 146 | u32 hz; |
| 147 | |
| 148 | if (t) { |
| 149 | bits_per_word = t->bits_per_word; |
| 150 | hz = t->speed_hz; |
| 151 | } else { |
| 152 | bits_per_word = 0; |
| 153 | hz = 0; |
| 154 | } |
| 155 | |
| 156 | /* spi_transfer level calls that work per-word */ |
| 157 | if (!bits_per_word) |
| 158 | bits_per_word = spi->bits_per_word; |
| 159 | if (bits_per_word <= 8) |
| 160 | cs->txrx_bufs = bitbang_txrx_8; |
| 161 | else if (bits_per_word <= 16) |
| 162 | cs->txrx_bufs = bitbang_txrx_16; |
| 163 | else if (bits_per_word <= 32) |
| 164 | cs->txrx_bufs = bitbang_txrx_32; |
| 165 | else |
| 166 | return -EINVAL; |
| 167 | |
| 168 | /* nsecs = (clock period)/2 */ |
| 169 | if (!hz) |
| 170 | hz = spi->max_speed_hz; |
David Brownell | 1e316d7 | 2006-04-06 22:25:56 -0700 | [diff] [blame] | 171 | if (hz) { |
| 172 | cs->nsecs = (1000000000/2) / hz; |
| 173 | if (cs->nsecs > (MAX_UDELAY_MS * 1000 * 1000)) |
| 174 | return -EINVAL; |
| 175 | } |
Imre Deak | 4cff33f | 2006-02-17 10:02:18 -0800 | [diff] [blame] | 176 | |
| 177 | return 0; |
| 178 | } |
Kumar Gala | ff9f477 | 2006-04-02 16:06:35 -0500 | [diff] [blame] | 179 | EXPORT_SYMBOL_GPL(spi_bitbang_setup_transfer); |
Imre Deak | 4cff33f | 2006-02-17 10:02:18 -0800 | [diff] [blame] | 180 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 181 | /** |
| 182 | * spi_bitbang_setup - default setup for per-word I/O loops |
| 183 | */ |
| 184 | int spi_bitbang_setup(struct spi_device *spi) |
| 185 | { |
| 186 | struct spi_bitbang_cs *cs = spi->controller_state; |
| 187 | struct spi_bitbang *bitbang; |
Imre Deak | 4cff33f | 2006-02-17 10:02:18 -0800 | [diff] [blame] | 188 | int retval; |
David Brownell | d52df2e | 2008-01-08 15:32:40 -0800 | [diff] [blame] | 189 | unsigned long flags; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 190 | |
David Brownell | ccf77cc | 2006-04-03 15:46:22 -0700 | [diff] [blame] | 191 | bitbang = spi_master_get_devdata(spi->master); |
| 192 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 193 | if (!cs) { |
Christoph Lameter | e94b176 | 2006-12-06 20:33:17 -0800 | [diff] [blame] | 194 | cs = kzalloc(sizeof *cs, GFP_KERNEL); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 195 | if (!cs) |
| 196 | return -ENOMEM; |
| 197 | spi->controller_state = cs; |
| 198 | } |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 199 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 200 | /* per-word shift register access, in hardware or bitbanging */ |
| 201 | cs->txrx_word = bitbang->txrx_word[spi->mode & (SPI_CPOL|SPI_CPHA)]; |
| 202 | if (!cs->txrx_word) |
| 203 | return -EINVAL; |
| 204 | |
Hans-Peter Nilsson | 7f8c761 | 2007-02-12 00:52:44 -0800 | [diff] [blame] | 205 | retval = bitbang->setup_transfer(spi, NULL); |
Imre Deak | 4cff33f | 2006-02-17 10:02:18 -0800 | [diff] [blame] | 206 | if (retval < 0) |
| 207 | return retval; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 208 | |
David Brownell | 7d07719 | 2009-06-17 16:26:03 -0700 | [diff] [blame] | 209 | dev_dbg(&spi->dev, "%s, %u nsec/bit\n", __func__, 2 * cs->nsecs); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 210 | |
| 211 | /* NOTE we _need_ to call chipselect() early, ideally with adapter |
| 212 | * setup, unless the hardware defaults cooperate to avoid confusion |
| 213 | * between normal (active low) and inverted chipselects. |
| 214 | */ |
| 215 | |
| 216 | /* deselect chip (low or high) */ |
David Brownell | d52df2e | 2008-01-08 15:32:40 -0800 | [diff] [blame] | 217 | spin_lock_irqsave(&bitbang->lock, flags); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 218 | if (!bitbang->busy) { |
Vitaly Wool | 8275c64 | 2006-01-08 13:34:28 -0800 | [diff] [blame] | 219 | bitbang->chipselect(spi, BITBANG_CS_INACTIVE); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 220 | ndelay(cs->nsecs); |
| 221 | } |
David Brownell | d52df2e | 2008-01-08 15:32:40 -0800 | [diff] [blame] | 222 | spin_unlock_irqrestore(&bitbang->lock, flags); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 223 | |
| 224 | return 0; |
| 225 | } |
| 226 | EXPORT_SYMBOL_GPL(spi_bitbang_setup); |
| 227 | |
| 228 | /** |
| 229 | * spi_bitbang_cleanup - default cleanup for per-word I/O loops |
| 230 | */ |
Hans-Peter Nilsson | 0ffa028 | 2007-02-12 00:52:45 -0800 | [diff] [blame] | 231 | void spi_bitbang_cleanup(struct spi_device *spi) |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 232 | { |
| 233 | kfree(spi->controller_state); |
| 234 | } |
| 235 | EXPORT_SYMBOL_GPL(spi_bitbang_cleanup); |
| 236 | |
| 237 | static int spi_bitbang_bufs(struct spi_device *spi, struct spi_transfer *t) |
| 238 | { |
| 239 | struct spi_bitbang_cs *cs = spi->controller_state; |
| 240 | unsigned nsecs = cs->nsecs; |
| 241 | |
| 242 | return cs->txrx_bufs(spi, cs->txrx_word, nsecs, t); |
| 243 | } |
| 244 | |
| 245 | /*----------------------------------------------------------------------*/ |
| 246 | |
| 247 | /* |
| 248 | * SECOND PART ... simple transfer queue runner. |
| 249 | * |
| 250 | * This costs a task context per controller, running the queue by |
| 251 | * performing each transfer in sequence. Smarter hardware can queue |
| 252 | * several DMA transfers at once, and process several controller queues |
| 253 | * in parallel; this driver doesn't match such hardware very well. |
| 254 | * |
| 255 | * Drivers can provide word-at-a-time i/o primitives, or provide |
| 256 | * transfer-at-a-time ones to leverage dma or fifo hardware. |
| 257 | */ |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 258 | |
| 259 | static int spi_bitbang_prepare_hardware(struct spi_master *spi) |
| 260 | { |
| 261 | struct spi_bitbang *bitbang; |
| 262 | unsigned long flags; |
| 263 | |
| 264 | bitbang = spi_master_get_devdata(spi); |
| 265 | |
| 266 | spin_lock_irqsave(&bitbang->lock, flags); |
| 267 | bitbang->busy = 1; |
| 268 | spin_unlock_irqrestore(&bitbang->lock, flags); |
| 269 | |
| 270 | return 0; |
| 271 | } |
| 272 | |
Fabio Estevam | d60990d5 | 2013-07-17 15:49:54 -0300 | [diff] [blame^] | 273 | static int spi_bitbang_transfer_one(struct spi_master *master, |
Mark Brown | 91b3085 | 2013-07-05 12:06:44 +0100 | [diff] [blame] | 274 | struct spi_message *m) |
| 275 | { |
| 276 | struct spi_bitbang *bitbang; |
| 277 | unsigned nsecs; |
| 278 | struct spi_transfer *t = NULL; |
| 279 | unsigned tmp; |
| 280 | unsigned cs_change; |
| 281 | int status; |
| 282 | int do_setup = -1; |
Fabio Estevam | d60990d5 | 2013-07-17 15:49:54 -0300 | [diff] [blame^] | 283 | struct spi_device *spi = m->spi; |
Mark Brown | 91b3085 | 2013-07-05 12:06:44 +0100 | [diff] [blame] | 284 | |
Fabio Estevam | d60990d5 | 2013-07-17 15:49:54 -0300 | [diff] [blame^] | 285 | bitbang = spi_master_get_devdata(master); |
Mark Brown | 91b3085 | 2013-07-05 12:06:44 +0100 | [diff] [blame] | 286 | |
| 287 | /* FIXME this is made-up ... the correct value is known to |
| 288 | * word-at-a-time bitbang code, and presumably chipselect() |
| 289 | * should enforce these requirements too? |
| 290 | */ |
| 291 | nsecs = 100; |
| 292 | |
| 293 | tmp = 0; |
| 294 | cs_change = 1; |
| 295 | status = 0; |
| 296 | |
| 297 | list_for_each_entry (t, &m->transfers, transfer_list) { |
| 298 | |
| 299 | /* override speed or wordsize? */ |
| 300 | if (t->speed_hz || t->bits_per_word) |
| 301 | do_setup = 1; |
| 302 | |
| 303 | /* init (-1) or override (1) transfer params */ |
| 304 | if (do_setup != 0) { |
| 305 | status = bitbang->setup_transfer(spi, t); |
| 306 | if (status < 0) |
| 307 | break; |
| 308 | if (do_setup == -1) |
| 309 | do_setup = 0; |
| 310 | } |
| 311 | |
| 312 | /* set up default clock polarity, and activate chip; |
| 313 | * this implicitly updates clock and spi modes as |
| 314 | * previously recorded for this device via setup(). |
| 315 | * (and also deselects any other chip that might be |
| 316 | * selected ...) |
| 317 | */ |
| 318 | if (cs_change) { |
| 319 | bitbang->chipselect(spi, BITBANG_CS_ACTIVE); |
| 320 | ndelay(nsecs); |
| 321 | } |
| 322 | cs_change = t->cs_change; |
| 323 | if (!t->tx_buf && !t->rx_buf && t->len) { |
| 324 | status = -EINVAL; |
| 325 | break; |
| 326 | } |
| 327 | |
| 328 | /* transfer data. the lower level code handles any |
| 329 | * new dma mappings it needs. our caller always gave |
| 330 | * us dma-safe buffers. |
| 331 | */ |
| 332 | if (t->len) { |
| 333 | /* REVISIT dma API still needs a designated |
| 334 | * DMA_ADDR_INVALID; ~0 might be better. |
| 335 | */ |
| 336 | if (!m->is_dma_mapped) |
| 337 | t->rx_dma = t->tx_dma = 0; |
| 338 | status = bitbang->txrx_bufs(spi, t); |
| 339 | } |
| 340 | if (status > 0) |
| 341 | m->actual_length += status; |
| 342 | if (status != t->len) { |
| 343 | /* always report some kind of error */ |
| 344 | if (status >= 0) |
| 345 | status = -EREMOTEIO; |
| 346 | break; |
| 347 | } |
| 348 | status = 0; |
| 349 | |
| 350 | /* protocol tweaks before next transfer */ |
| 351 | if (t->delay_usecs) |
| 352 | udelay(t->delay_usecs); |
| 353 | |
| 354 | if (cs_change && !list_is_last(&t->transfer_list, &m->transfers)) { |
| 355 | /* sometimes a short mid-message deselect of the chip |
| 356 | * may be needed to terminate a mode or command |
| 357 | */ |
| 358 | ndelay(nsecs); |
| 359 | bitbang->chipselect(spi, BITBANG_CS_INACTIVE); |
| 360 | ndelay(nsecs); |
| 361 | } |
| 362 | } |
| 363 | |
| 364 | m->status = status; |
Mark Brown | 91b3085 | 2013-07-05 12:06:44 +0100 | [diff] [blame] | 365 | |
| 366 | /* normally deactivate chipselect ... unless no error and |
| 367 | * cs_change has hinted that the next message will probably |
| 368 | * be for this chip too. |
| 369 | */ |
| 370 | if (!(status == 0 && cs_change)) { |
| 371 | ndelay(nsecs); |
| 372 | bitbang->chipselect(spi, BITBANG_CS_INACTIVE); |
| 373 | ndelay(nsecs); |
| 374 | } |
| 375 | |
Fabio Estevam | d60990d5 | 2013-07-17 15:49:54 -0300 | [diff] [blame^] | 376 | spi_finalize_current_message(master); |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 377 | |
Mark Brown | 91b3085 | 2013-07-05 12:06:44 +0100 | [diff] [blame] | 378 | return status; |
| 379 | } |
| 380 | |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 381 | static int spi_bitbang_unprepare_hardware(struct spi_master *spi) |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 382 | { |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 383 | struct spi_bitbang *bitbang; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 384 | unsigned long flags; |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 385 | |
| 386 | bitbang = spi_master_get_devdata(spi); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 387 | |
| 388 | spin_lock_irqsave(&bitbang->lock, flags); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 389 | bitbang->busy = 0; |
| 390 | spin_unlock_irqrestore(&bitbang->lock, flags); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 391 | |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 392 | return 0; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 393 | } |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 394 | |
| 395 | /*----------------------------------------------------------------------*/ |
| 396 | |
| 397 | /** |
| 398 | * spi_bitbang_start - start up a polled/bitbanging SPI master driver |
| 399 | * @bitbang: driver handle |
| 400 | * |
| 401 | * Caller should have zero-initialized all parts of the structure, and then |
| 402 | * provided callbacks for chip selection and I/O loops. If the master has |
| 403 | * a transfer method, its final step should call spi_bitbang_transfer; or, |
| 404 | * that's the default if the transfer routine is not initialized. It should |
| 405 | * also set up the bus number and number of chipselects. |
| 406 | * |
| 407 | * For i/o loops, provide callbacks either per-word (for bitbanging, or for |
| 408 | * hardware that basically exposes a shift register) or per-spi_transfer |
| 409 | * (which takes better advantage of hardware like fifos or DMA engines). |
| 410 | * |
Hans-Peter Nilsson | 7f8c761 | 2007-02-12 00:52:44 -0800 | [diff] [blame] | 411 | * Drivers using per-word I/O loops should use (or call) spi_bitbang_setup, |
| 412 | * spi_bitbang_cleanup and spi_bitbang_setup_transfer to handle those spi |
| 413 | * master methods. Those methods are the defaults if the bitbang->txrx_bufs |
| 414 | * routine isn't initialized. |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 415 | * |
| 416 | * This routine registers the spi_master, which will process requests in a |
| 417 | * dedicated task, keeping IRQs unblocked most of the time. To stop |
| 418 | * processing those requests, call spi_bitbang_stop(). |
| 419 | */ |
| 420 | int spi_bitbang_start(struct spi_bitbang *bitbang) |
| 421 | { |
Guennadi Liakhovetski | 7a5d8ca | 2013-01-10 13:13:56 +0100 | [diff] [blame] | 422 | struct spi_master *master = bitbang->master; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 423 | |
Guennadi Liakhovetski | 7a5d8ca | 2013-01-10 13:13:56 +0100 | [diff] [blame] | 424 | if (!master || !bitbang->chipselect) |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 425 | return -EINVAL; |
| 426 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 427 | spin_lock_init(&bitbang->lock); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 428 | |
Guennadi Liakhovetski | 7a5d8ca | 2013-01-10 13:13:56 +0100 | [diff] [blame] | 429 | if (!master->mode_bits) |
| 430 | master->mode_bits = SPI_CPOL | SPI_CPHA | bitbang->flags; |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 431 | |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 432 | if (master->transfer || master->transfer_one_message) |
| 433 | return -EINVAL; |
| 434 | |
| 435 | master->prepare_transfer_hardware = spi_bitbang_prepare_hardware; |
| 436 | master->unprepare_transfer_hardware = spi_bitbang_unprepare_hardware; |
| 437 | master->transfer_one_message = spi_bitbang_transfer_one; |
| 438 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 439 | if (!bitbang->txrx_bufs) { |
| 440 | bitbang->use_dma = 0; |
| 441 | bitbang->txrx_bufs = spi_bitbang_bufs; |
Guennadi Liakhovetski | 7a5d8ca | 2013-01-10 13:13:56 +0100 | [diff] [blame] | 442 | if (!master->setup) { |
Kumar Gala | ff9f477 | 2006-04-02 16:06:35 -0500 | [diff] [blame] | 443 | if (!bitbang->setup_transfer) |
| 444 | bitbang->setup_transfer = |
| 445 | spi_bitbang_setup_transfer; |
Guennadi Liakhovetski | 7a5d8ca | 2013-01-10 13:13:56 +0100 | [diff] [blame] | 446 | master->setup = spi_bitbang_setup; |
| 447 | master->cleanup = spi_bitbang_cleanup; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 448 | } |
Guennadi Liakhovetski | 7a5d8ca | 2013-01-10 13:13:56 +0100 | [diff] [blame] | 449 | } else if (!master->setup) |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 450 | return -EINVAL; |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 451 | |
| 452 | /* driver may get busy before register() returns, especially |
| 453 | * if someone registered boardinfo for devices |
| 454 | */ |
Mark Brown | 2025172 | 2013-07-05 20:07:27 +0100 | [diff] [blame] | 455 | return spi_register_master(master); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 456 | } |
| 457 | EXPORT_SYMBOL_GPL(spi_bitbang_start); |
| 458 | |
| 459 | /** |
| 460 | * spi_bitbang_stop - stops the task providing spi communication |
| 461 | */ |
| 462 | int spi_bitbang_stop(struct spi_bitbang *bitbang) |
| 463 | { |
Chris Lesiak | a836f58 | 2007-03-16 13:38:13 -0800 | [diff] [blame] | 464 | spi_unregister_master(bitbang->master); |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 465 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 466 | return 0; |
| 467 | } |
| 468 | EXPORT_SYMBOL_GPL(spi_bitbang_stop); |
| 469 | |
| 470 | MODULE_LICENSE("GPL"); |
| 471 | |