blob: f3f9873dfb689648663882041aef7815adca8c7e [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070014#include <linux/irqchip/mips-gic.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080015#include <linux/of_address.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010018
Andrew Brestickera7057272014-11-12 11:43:38 -080019#include <asm/mips-cm.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050020#include <asm/setup.h>
21#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010022
Andrew Brestickera7057272014-11-12 11:43:38 -080023#include <dt-bindings/interrupt-controller/mips-gic.h>
24
25#include "irqchip.h"
26
Steven J. Hillff867142013-04-10 16:27:04 -050027unsigned int gic_present;
Steven J. Hill98b67c32012-08-31 16:18:49 -050028
Jeffrey Deans822350b2014-07-17 09:20:53 +010029struct gic_pcpu_mask {
Andrew Brestickerfbd55242014-09-18 14:47:25 -070030 DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
Jeffrey Deans822350b2014-07-17 09:20:53 +010031};
32
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070033static void __iomem *gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050034static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
Andrew Bresticker95150ae2014-09-18 14:47:21 -070035static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070036static struct irq_domain *gic_irq_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070037static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070038static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070039static unsigned int gic_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070040static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Ralf Baechle39b8d522008-04-28 17:14:26 +010041
Andrew Bresticker18743d22014-09-18 14:47:24 -070042static void __gic_irq_dispatch(void);
43
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070044static inline unsigned int gic_read(unsigned int reg)
45{
46 return __raw_readl(gic_base + reg);
47}
48
49static inline void gic_write(unsigned int reg, unsigned int val)
50{
51 __raw_writel(val, gic_base + reg);
52}
53
54static inline void gic_update_bits(unsigned int reg, unsigned int mask,
55 unsigned int val)
56{
57 unsigned int regval;
58
59 regval = gic_read(reg);
60 regval &= ~mask;
61 regval |= val;
62 gic_write(reg, regval);
63}
64
65static inline void gic_reset_mask(unsigned int intr)
66{
67 gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
68 1 << GIC_INTR_BIT(intr));
69}
70
71static inline void gic_set_mask(unsigned int intr)
72{
73 gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
74 1 << GIC_INTR_BIT(intr));
75}
76
77static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
78{
79 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
80 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
81 pol << GIC_INTR_BIT(intr));
82}
83
84static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
85{
86 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
87 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
88 trig << GIC_INTR_BIT(intr));
89}
90
91static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
92{
93 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
94 1 << GIC_INTR_BIT(intr),
95 dual << GIC_INTR_BIT(intr));
96}
97
98static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
99{
100 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
101 GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
102}
103
104static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
105{
106 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
107 GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
108 GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
109}
110
Andrew Brestickera331ce62014-10-20 12:03:59 -0700111#ifdef CONFIG_CLKSRC_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500112cycle_t gic_read_count(void)
113{
114 unsigned int hi, hi2, lo;
115
116 do {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700117 hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
118 lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
119 hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500120 } while (hi2 != hi);
121
122 return (((cycle_t) hi) << 32) + lo;
123}
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500124
Andrew Bresticker387904f2014-10-20 12:03:49 -0700125unsigned int gic_get_count_width(void)
126{
127 unsigned int bits, config;
128
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700129 config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Bresticker387904f2014-10-20 12:03:49 -0700130 bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
131 GIC_SH_CONFIG_COUNTBITS_SHF);
132
133 return bits;
134}
135
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500136void gic_write_compare(cycle_t cnt)
137{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700138 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500139 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700140 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500141 (int)(cnt & 0xffffffff));
142}
143
Paul Burton414408d02014-03-05 11:35:53 +0000144void gic_write_cpu_compare(cycle_t cnt, int cpu)
145{
146 unsigned long flags;
147
148 local_irq_save(flags);
149
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700150 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
151 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
Paul Burton414408d02014-03-05 11:35:53 +0000152 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700153 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
Paul Burton414408d02014-03-05 11:35:53 +0000154 (int)(cnt & 0xffffffff));
155
156 local_irq_restore(flags);
157}
158
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500159cycle_t gic_read_compare(void)
160{
161 unsigned int hi, lo;
162
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700163 hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
164 lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500165
166 return (((cycle_t) hi) << 32) + lo;
167}
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500168#endif
169
Andrew Brestickere9de6882014-09-18 14:47:27 -0700170static bool gic_local_irq_is_routable(int intr)
171{
172 u32 vpe_ctl;
173
174 /* All local interrupts are routable in EIC mode. */
175 if (cpu_has_veic)
176 return true;
177
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700178 vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700179 switch (intr) {
180 case GIC_LOCAL_INT_TIMER:
181 return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
182 case GIC_LOCAL_INT_PERFCTR:
183 return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
184 case GIC_LOCAL_INT_FDC:
185 return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
186 case GIC_LOCAL_INT_SWINT0:
187 case GIC_LOCAL_INT_SWINT1:
188 return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
189 default:
190 return true;
191 }
192}
193
Steven J. Hill98b67c32012-08-31 16:18:49 -0500194unsigned int gic_get_timer_pending(void)
195{
196 unsigned int vpe_pending;
197
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700198 vpe_pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
Ralf Baechle635c99072014-10-21 14:12:49 +0200199 return vpe_pending & GIC_VPE_PEND_TIMER_MSK;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500200}
201
Andrew Bresticker3263d082014-09-18 14:47:28 -0700202static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -0500203{
204 /* Convert irq vector # to hw int # */
205 irq -= GIC_PIN_TO_VEC_OFFSET;
206
207 /* Set irq to use shadow set */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700208 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
209 GIC_VPE_EIC_SS(irq), set);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500210}
211
Ralf Baechle39b8d522008-04-28 17:14:26 +0100212void gic_send_ipi(unsigned int intr)
213{
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700214 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100215}
216
Andrew Brestickere9de6882014-09-18 14:47:27 -0700217int gic_get_c0_compare_int(void)
218{
219 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
220 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
221 return irq_create_mapping(gic_irq_domain,
222 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
223}
224
225int gic_get_c0_perfcount_int(void)
226{
227 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
228 /* Is the erformance counter shared with the timer? */
229 if (cp0_perfcount_irq < 0)
230 return -1;
231 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
232 }
233 return irq_create_mapping(gic_irq_domain,
234 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
235}
236
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000237static void gic_handle_shared_int(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100238{
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000239 unsigned int i, intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700240 unsigned long *pcpu_mask;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700241 unsigned long pending_reg, intrmask_reg;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700242 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
243 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100244
245 /* Get per-cpu bitmaps */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100246 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
247
Andrew Bresticker824f3f72014-10-20 12:03:54 -0700248 pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
249 intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100250
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700251 for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700252 pending[i] = gic_read(pending_reg);
253 intrmask[i] = gic_read(intrmask_reg);
254 pending_reg += 0x4;
255 intrmask_reg += 0x4;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100256 }
257
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700258 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
259 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100260
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000261 intr = find_first_bit(pending, gic_shared_intrs);
262 while (intr != gic_shared_intrs) {
263 virq = irq_linear_revmap(gic_irq_domain,
264 GIC_SHARED_TO_HWIRQ(intr));
265 do_IRQ(virq);
266
267 /* go to next pending bit */
268 bitmap_clear(pending, intr, 1);
269 intr = find_first_bit(pending, gic_shared_intrs);
270 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100271}
272
Thomas Gleixner161d0492011-03-23 21:08:58 +0000273static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100274{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700275 gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100276}
277
Thomas Gleixner161d0492011-03-23 21:08:58 +0000278static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100279{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700280 gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100281}
282
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700283static void gic_ack_irq(struct irq_data *d)
284{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700285 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700286
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700287 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700288}
289
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700290static int gic_set_type(struct irq_data *d, unsigned int type)
291{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700292 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700293 unsigned long flags;
294 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100295
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700296 spin_lock_irqsave(&gic_lock, flags);
297 switch (type & IRQ_TYPE_SENSE_MASK) {
298 case IRQ_TYPE_EDGE_FALLING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700299 gic_set_polarity(irq, GIC_POL_NEG);
300 gic_set_trigger(irq, GIC_TRIG_EDGE);
301 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700302 is_edge = true;
303 break;
304 case IRQ_TYPE_EDGE_RISING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700305 gic_set_polarity(irq, GIC_POL_POS);
306 gic_set_trigger(irq, GIC_TRIG_EDGE);
307 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700308 is_edge = true;
309 break;
310 case IRQ_TYPE_EDGE_BOTH:
311 /* polarity is irrelevant in this case */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700312 gic_set_trigger(irq, GIC_TRIG_EDGE);
313 gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700314 is_edge = true;
315 break;
316 case IRQ_TYPE_LEVEL_LOW:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700317 gic_set_polarity(irq, GIC_POL_NEG);
318 gic_set_trigger(irq, GIC_TRIG_LEVEL);
319 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700320 is_edge = false;
321 break;
322 case IRQ_TYPE_LEVEL_HIGH:
323 default:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700324 gic_set_polarity(irq, GIC_POL_POS);
325 gic_set_trigger(irq, GIC_TRIG_LEVEL);
326 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700327 is_edge = false;
328 break;
329 }
330
331 if (is_edge) {
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700332 __irq_set_chip_handler_name_locked(d->irq,
333 &gic_edge_irq_controller,
334 handle_edge_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700335 } else {
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700336 __irq_set_chip_handler_name_locked(d->irq,
337 &gic_level_irq_controller,
338 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700339 }
340 spin_unlock_irqrestore(&gic_lock, flags);
341
342 return 0;
343}
344
345#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000346static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
347 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100348{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700349 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100350 cpumask_t tmp = CPU_MASK_NONE;
351 unsigned long flags;
352 int i;
353
Rusty Russell0de26522008-12-13 21:20:26 +1030354 cpumask_and(&tmp, cpumask, cpu_online_mask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100355 if (cpus_empty(tmp))
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700356 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100357
358 /* Assumption : cpumask refers to a single CPU */
359 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100360
Tony Wuc214c032013-06-21 10:13:08 +0000361 /* Re-route this IRQ */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700362 gic_map_to_vpe(irq, first_cpu(tmp));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100363
Tony Wuc214c032013-06-21 10:13:08 +0000364 /* Update the pcpu_masks */
365 for (i = 0; i < NR_CPUS; i++)
366 clear_bit(irq, pcpu_masks[i].pcpu_mask);
367 set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
368
Thomas Gleixner161d0492011-03-23 21:08:58 +0000369 cpumask_copy(d->affinity, cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100370 spin_unlock_irqrestore(&gic_lock, flags);
371
Thomas Gleixner161d0492011-03-23 21:08:58 +0000372 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100373}
374#endif
375
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700376static struct irq_chip gic_level_irq_controller = {
377 .name = "MIPS GIC",
378 .irq_mask = gic_mask_irq,
379 .irq_unmask = gic_unmask_irq,
380 .irq_set_type = gic_set_type,
381#ifdef CONFIG_SMP
382 .irq_set_affinity = gic_set_affinity,
383#endif
384};
385
386static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000387 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700388 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000389 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000390 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700391 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100392#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000393 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100394#endif
395};
396
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000397static void gic_handle_local_int(void)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700398{
399 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000400 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700401
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700402 pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
403 masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700404
405 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
406
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000407 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
408 while (intr != GIC_NUM_LOCAL_INTRS) {
409 virq = irq_linear_revmap(gic_irq_domain,
410 GIC_LOCAL_TO_HWIRQ(intr));
411 do_IRQ(virq);
412
413 /* go to next pending bit */
414 bitmap_clear(&pending, intr, 1);
415 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
416 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700417}
418
419static void gic_mask_local_irq(struct irq_data *d)
420{
421 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
422
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700423 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700424}
425
426static void gic_unmask_local_irq(struct irq_data *d)
427{
428 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
429
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700430 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700431}
432
433static struct irq_chip gic_local_irq_controller = {
434 .name = "MIPS GIC Local",
435 .irq_mask = gic_mask_local_irq,
436 .irq_unmask = gic_unmask_local_irq,
437};
438
439static void gic_mask_local_irq_all_vpes(struct irq_data *d)
440{
441 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
442 int i;
443 unsigned long flags;
444
445 spin_lock_irqsave(&gic_lock, flags);
446 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700447 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
448 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700449 }
450 spin_unlock_irqrestore(&gic_lock, flags);
451}
452
453static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
454{
455 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
456 int i;
457 unsigned long flags;
458
459 spin_lock_irqsave(&gic_lock, flags);
460 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700461 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
462 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700463 }
464 spin_unlock_irqrestore(&gic_lock, flags);
465}
466
467static struct irq_chip gic_all_vpes_local_irq_controller = {
468 .name = "MIPS GIC Local",
469 .irq_mask = gic_mask_local_irq_all_vpes,
470 .irq_unmask = gic_unmask_local_irq_all_vpes,
471};
472
Andrew Bresticker18743d22014-09-18 14:47:24 -0700473static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100474{
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000475 gic_handle_local_int();
476 gic_handle_shared_int();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700477}
478
479static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
480{
481 __gic_irq_dispatch();
482}
483
484#ifdef CONFIG_MIPS_GIC_IPI
485static int gic_resched_int_base;
486static int gic_call_int_base;
487
488unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
489{
490 return gic_resched_int_base + cpu;
491}
492
493unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
494{
495 return gic_call_int_base + cpu;
496}
497
498static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
499{
500 scheduler_ipi();
501
502 return IRQ_HANDLED;
503}
504
505static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
506{
507 smp_call_function_interrupt();
508
509 return IRQ_HANDLED;
510}
511
512static struct irqaction irq_resched = {
513 .handler = ipi_resched_interrupt,
514 .flags = IRQF_PERCPU,
515 .name = "IPI resched"
516};
517
518static struct irqaction irq_call = {
519 .handler = ipi_call_interrupt,
520 .flags = IRQF_PERCPU,
521 .name = "IPI call"
522};
523
524static __init void gic_ipi_init_one(unsigned int intr, int cpu,
525 struct irqaction *action)
526{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700527 int virq = irq_create_mapping(gic_irq_domain,
528 GIC_SHARED_TO_HWIRQ(intr));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700529 int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500530
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700531 gic_map_to_vpe(intr, cpu);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700532 for (i = 0; i < NR_CPUS; i++)
533 clear_bit(intr, pcpu_masks[i].pcpu_mask);
Jeffrey Deansb0a88ae2014-07-17 09:20:55 +0100534 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
535
Andrew Bresticker18743d22014-09-18 14:47:24 -0700536 irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
537
538 irq_set_handler(virq, handle_percpu_irq);
539 setup_irq(virq, action);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100540}
541
Andrew Bresticker18743d22014-09-18 14:47:24 -0700542static __init void gic_ipi_init(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100543{
Andrew Bresticker18743d22014-09-18 14:47:24 -0700544 int i;
545
546 /* Use last 2 * NR_CPUS interrupts as IPIs */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700547 gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700548 gic_call_int_base = gic_resched_int_base - nr_cpu_ids;
549
550 for (i = 0; i < nr_cpu_ids; i++) {
551 gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
552 gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
553 }
554}
555#else
556static inline void gic_ipi_init(void)
557{
558}
559#endif
560
Andrew Brestickere9de6882014-09-18 14:47:27 -0700561static void __init gic_basic_init(void)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700562{
563 unsigned int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500564
565 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100566
567 /* Setup defaults */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700568 for (i = 0; i < gic_shared_intrs; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700569 gic_set_polarity(i, GIC_POL_POS);
570 gic_set_trigger(i, GIC_TRIG_LEVEL);
571 gic_reset_mask(i);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100572 }
573
Andrew Brestickere9de6882014-09-18 14:47:27 -0700574 for (i = 0; i < gic_vpes; i++) {
575 unsigned int j;
576
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700577 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700578 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
579 if (!gic_local_irq_is_routable(j))
580 continue;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700581 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700582 }
583 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100584}
585
Andrew Brestickere9de6882014-09-18 14:47:27 -0700586static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
587 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700588{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700589 int intr = GIC_HWIRQ_TO_LOCAL(hw);
590 int ret = 0;
591 int i;
592 unsigned long flags;
593
594 if (!gic_local_irq_is_routable(intr))
595 return -EPERM;
596
597 /*
598 * HACK: These are all really percpu interrupts, but the rest
599 * of the MIPS kernel code does not use the percpu IRQ API for
600 * the CP0 timer and performance counter interrupts.
601 */
602 if (intr != GIC_LOCAL_INT_TIMER && intr != GIC_LOCAL_INT_PERFCTR) {
603 irq_set_chip_and_handler(virq,
604 &gic_local_irq_controller,
605 handle_percpu_devid_irq);
606 irq_set_percpu_devid(virq);
607 } else {
608 irq_set_chip_and_handler(virq,
609 &gic_all_vpes_local_irq_controller,
610 handle_percpu_irq);
611 }
612
613 spin_lock_irqsave(&gic_lock, flags);
614 for (i = 0; i < gic_vpes; i++) {
615 u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;
616
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700617 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700618
619 switch (intr) {
620 case GIC_LOCAL_INT_WD:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700621 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700622 break;
623 case GIC_LOCAL_INT_COMPARE:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700624 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700625 break;
626 case GIC_LOCAL_INT_TIMER:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700627 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700628 break;
629 case GIC_LOCAL_INT_PERFCTR:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700630 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700631 break;
632 case GIC_LOCAL_INT_SWINT0:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700633 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700634 break;
635 case GIC_LOCAL_INT_SWINT1:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700636 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700637 break;
638 case GIC_LOCAL_INT_FDC:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700639 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700640 break;
641 default:
642 pr_err("Invalid local IRQ %d\n", intr);
643 ret = -EINVAL;
644 break;
645 }
646 }
647 spin_unlock_irqrestore(&gic_lock, flags);
648
649 return ret;
650}
651
652static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
653 irq_hw_number_t hw)
654{
655 int intr = GIC_HWIRQ_TO_SHARED(hw);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700656 unsigned long flags;
657
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700658 irq_set_chip_and_handler(virq, &gic_level_irq_controller,
659 handle_level_irq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700660
661 spin_lock_irqsave(&gic_lock, flags);
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700662 gic_map_to_pin(intr, gic_cpu_pin);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700663 /* Map to VPE 0 by default */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700664 gic_map_to_vpe(intr, 0);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700665 set_bit(intr, pcpu_masks[0].pcpu_mask);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700666 spin_unlock_irqrestore(&gic_lock, flags);
667
668 return 0;
669}
670
Andrew Brestickere9de6882014-09-18 14:47:27 -0700671static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
672 irq_hw_number_t hw)
673{
674 if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
675 return gic_local_irq_domain_map(d, virq, hw);
676 return gic_shared_irq_domain_map(d, virq, hw);
677}
678
Andrew Brestickera7057272014-11-12 11:43:38 -0800679static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
680 const u32 *intspec, unsigned int intsize,
681 irq_hw_number_t *out_hwirq,
682 unsigned int *out_type)
683{
684 if (intsize != 3)
685 return -EINVAL;
686
687 if (intspec[0] == GIC_SHARED)
688 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
689 else if (intspec[0] == GIC_LOCAL)
690 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
691 else
692 return -EINVAL;
693 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
694
695 return 0;
696}
697
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700698static struct irq_domain_ops gic_irq_domain_ops = {
699 .map = gic_irq_domain_map,
Andrew Brestickera7057272014-11-12 11:43:38 -0800700 .xlate = gic_irq_domain_xlate,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700701};
702
Andrew Brestickera7057272014-11-12 11:43:38 -0800703static void __init __gic_init(unsigned long gic_base_addr,
704 unsigned long gic_addrspace_size,
705 unsigned int cpu_vec, unsigned int irqbase,
706 struct device_node *node)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100707{
708 unsigned int gicconfig;
709
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700710 gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100711
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700712 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700713 gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100714 GIC_SH_CONFIG_NUMINTRS_SHF;
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700715 gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100716
Andrew Brestickere9de6882014-09-18 14:47:27 -0700717 gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100718 GIC_SH_CONFIG_NUMVPES_SHF;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700719 gic_vpes = gic_vpes + 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100720
Andrew Bresticker18743d22014-09-18 14:47:24 -0700721 if (cpu_has_veic) {
722 /* Always use vector 1 in EIC mode */
723 gic_cpu_pin = 0;
724 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
725 __gic_irq_dispatch);
726 } else {
727 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
728 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
729 gic_irq_dispatch);
730 }
731
Andrew Brestickera7057272014-11-12 11:43:38 -0800732 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Andrew Brestickere9de6882014-09-18 14:47:27 -0700733 gic_shared_intrs, irqbase,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700734 &gic_irq_domain_ops, NULL);
735 if (!gic_irq_domain)
736 panic("Failed to add GIC IRQ domain");
Steven J. Hill0b271f52012-08-31 16:05:37 -0500737
Andrew Brestickere9de6882014-09-18 14:47:27 -0700738 gic_basic_init();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700739
740 gic_ipi_init();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100741}
Andrew Brestickera7057272014-11-12 11:43:38 -0800742
743void __init gic_init(unsigned long gic_base_addr,
744 unsigned long gic_addrspace_size,
745 unsigned int cpu_vec, unsigned int irqbase)
746{
747 __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
748}
749
750static int __init gic_of_init(struct device_node *node,
751 struct device_node *parent)
752{
753 struct resource res;
754 unsigned int cpu_vec, i = 0, reserved = 0;
755 phys_addr_t gic_base;
756 size_t gic_len;
757
758 /* Find the first available CPU vector. */
759 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
760 i++, &cpu_vec))
761 reserved |= BIT(cpu_vec);
762 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
763 if (!(reserved & BIT(cpu_vec)))
764 break;
765 }
766 if (cpu_vec == 8) {
767 pr_err("No CPU vectors available for GIC\n");
768 return -ENODEV;
769 }
770
771 if (of_address_to_resource(node, 0, &res)) {
772 /*
773 * Probe the CM for the GIC base address if not specified
774 * in the device-tree.
775 */
776 if (mips_cm_present()) {
777 gic_base = read_gcr_gic_base() &
778 ~CM_GCR_GIC_BASE_GICEN_MSK;
779 gic_len = 0x20000;
780 } else {
781 pr_err("Failed to get GIC memory range\n");
782 return -ENODEV;
783 }
784 } else {
785 gic_base = res.start;
786 gic_len = resource_size(&res);
787 }
788
789 if (mips_cm_present())
790 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
791 gic_present = true;
792
793 __gic_init(gic_base, gic_len, cpu_vec, 0, node);
794
795 return 0;
796}
797IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);