Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1 | #ifndef _INTEL_RINGBUFFER_H_ |
| 2 | #define _INTEL_RINGBUFFER_H_ |
| 3 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 4 | #include <linux/hashtable.h> |
Chris Wilson | 06fbca7 | 2015-04-07 16:20:36 +0100 | [diff] [blame] | 5 | #include "i915_gem_batch_pool.h" |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 6 | #include "i915_gem_request.h" |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 7 | #include "i915_gem_timeline.h" |
Chris Wilson | f97fbf9 | 2017-02-13 17:15:14 +0000 | [diff] [blame] | 8 | #include "i915_selftest.h" |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 9 | |
| 10 | #define I915_CMD_HASH_ORDER 9 |
| 11 | |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 12 | /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill, |
| 13 | * but keeps the logic simple. Indeed, the whole purpose of this macro is just |
| 14 | * to give some inclination as to some of the magic values used in the various |
| 15 | * workarounds! |
| 16 | */ |
| 17 | #define CACHELINE_BYTES 64 |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 18 | #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t)) |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 19 | |
Ville Syrjälä | 633cf8f | 2012-12-03 18:43:32 +0200 | [diff] [blame] | 20 | /* |
| 21 | * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use" |
| 22 | * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use" |
| 23 | * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use" |
| 24 | * |
| 25 | * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same |
| 26 | * cacheline, the Head Pointer must not be greater than the Tail |
| 27 | * Pointer." |
| 28 | */ |
| 29 | #define I915_RING_FREE_SPACE 64 |
| 30 | |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 31 | struct intel_hw_status_page { |
| 32 | struct i915_vma *vma; |
| 33 | u32 *page_addr; |
| 34 | u32 ggtt_offset; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 35 | }; |
| 36 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 37 | #define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base)) |
| 38 | #define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 39 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 40 | #define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base)) |
| 41 | #define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 42 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 43 | #define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base)) |
| 44 | #define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 45 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 46 | #define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base)) |
| 47 | #define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 48 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 49 | #define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base)) |
| 50 | #define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val) |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 51 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 52 | #define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base)) |
| 53 | #define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val) |
Naresh Kumar Kachhi | e9fea57 | 2014-03-12 16:39:41 +0530 | [diff] [blame] | 54 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 55 | /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to |
| 56 | * do the writes, and that must have qw aligned offsets, simply pretend it's 8b. |
| 57 | */ |
Chris Wilson | 8c12672 | 2016-04-07 07:29:14 +0100 | [diff] [blame] | 58 | #define gen8_semaphore_seqno_size sizeof(uint64_t) |
| 59 | #define GEN8_SEMAPHORE_OFFSET(__from, __to) \ |
| 60 | (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 61 | #define GEN8_SIGNAL_OFFSET(__ring, to) \ |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 62 | (dev_priv->semaphore->node.start + \ |
Chris Wilson | 8c12672 | 2016-04-07 07:29:14 +0100 | [diff] [blame] | 63 | GEN8_SEMAPHORE_OFFSET((__ring)->id, (to))) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 64 | #define GEN8_WAIT_OFFSET(__ring, from) \ |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 65 | (dev_priv->semaphore->node.start + \ |
Chris Wilson | 8c12672 | 2016-04-07 07:29:14 +0100 | [diff] [blame] | 66 | GEN8_SEMAPHORE_OFFSET(from, (__ring)->id)) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 67 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 68 | enum intel_engine_hangcheck_action { |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 69 | ENGINE_IDLE = 0, |
| 70 | ENGINE_WAIT, |
| 71 | ENGINE_ACTIVE_SEQNO, |
| 72 | ENGINE_ACTIVE_HEAD, |
| 73 | ENGINE_ACTIVE_SUBUNITS, |
| 74 | ENGINE_WAIT_KICK, |
| 75 | ENGINE_DEAD, |
Jani Nikula | f2f4d82 | 2013-08-11 12:44:01 +0300 | [diff] [blame] | 76 | }; |
Mika Kuoppala | ad8beae | 2013-06-12 12:35:32 +0300 | [diff] [blame] | 77 | |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 78 | static inline const char * |
| 79 | hangcheck_action_to_str(const enum intel_engine_hangcheck_action a) |
| 80 | { |
| 81 | switch (a) { |
| 82 | case ENGINE_IDLE: |
| 83 | return "idle"; |
| 84 | case ENGINE_WAIT: |
| 85 | return "wait"; |
| 86 | case ENGINE_ACTIVE_SEQNO: |
| 87 | return "active seqno"; |
| 88 | case ENGINE_ACTIVE_HEAD: |
| 89 | return "active head"; |
| 90 | case ENGINE_ACTIVE_SUBUNITS: |
| 91 | return "active subunits"; |
| 92 | case ENGINE_WAIT_KICK: |
| 93 | return "wait kick"; |
| 94 | case ENGINE_DEAD: |
| 95 | return "dead"; |
| 96 | } |
| 97 | |
| 98 | return "unknown"; |
| 99 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 100 | |
Ben Widawsky | f9e6137 | 2016-09-20 16:54:33 +0300 | [diff] [blame] | 101 | #define I915_MAX_SLICES 3 |
| 102 | #define I915_MAX_SUBSLICES 3 |
| 103 | |
| 104 | #define instdone_slice_mask(dev_priv__) \ |
| 105 | (INTEL_GEN(dev_priv__) == 7 ? \ |
| 106 | 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask) |
| 107 | |
| 108 | #define instdone_subslice_mask(dev_priv__) \ |
| 109 | (INTEL_GEN(dev_priv__) == 7 ? \ |
| 110 | 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask) |
| 111 | |
| 112 | #define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \ |
| 113 | for ((slice__) = 0, (subslice__) = 0; \ |
| 114 | (slice__) < I915_MAX_SLICES; \ |
| 115 | (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \ |
| 116 | (slice__) += ((subslice__) == 0)) \ |
| 117 | for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \ |
| 118 | (BIT(subslice__) & instdone_subslice_mask(dev_priv__))) |
| 119 | |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 120 | struct intel_instdone { |
| 121 | u32 instdone; |
| 122 | /* The following exist only in the RCS engine */ |
| 123 | u32 slice_common; |
Ben Widawsky | f9e6137 | 2016-09-20 16:54:33 +0300 | [diff] [blame] | 124 | u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES]; |
| 125 | u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES]; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 126 | }; |
| 127 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 128 | struct intel_engine_hangcheck { |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 129 | u64 acthd; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 130 | u32 seqno; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 131 | enum intel_engine_hangcheck_action action; |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 132 | unsigned long action_timestamp; |
Chris Wilson | 4be1738 | 2014-06-06 10:22:29 +0100 | [diff] [blame] | 133 | int deadlock; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 134 | struct intel_instdone instdone; |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 135 | bool stalled; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 136 | }; |
| 137 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 138 | struct intel_ring { |
Tvrtko Ursulin | 0eb973d | 2016-01-15 15:10:28 +0000 | [diff] [blame] | 139 | struct i915_vma *vma; |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 140 | void *vaddr; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 141 | |
Chris Wilson | 675d9ad | 2016-08-04 07:52:36 +0100 | [diff] [blame] | 142 | struct list_head request_list; |
| 143 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 144 | u32 head; |
| 145 | u32 tail; |
Chris Wilson | eca56a3 | 2017-02-06 17:05:01 +0000 | [diff] [blame] | 146 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 147 | int space; |
| 148 | int size; |
| 149 | int effective_size; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 150 | }; |
| 151 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 152 | struct i915_gem_context; |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 153 | struct drm_i915_reg_table; |
Nick Hoath | 2107637 | 2015-01-15 13:10:38 +0000 | [diff] [blame] | 154 | |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 155 | /* |
| 156 | * we use a single page to load ctx workarounds so all of these |
| 157 | * values are referred in terms of dwords |
| 158 | * |
| 159 | * struct i915_wa_ctx_bb: |
| 160 | * offset: specifies batch starting position, also helpful in case |
| 161 | * if we want to have multiple batches at different offsets based on |
| 162 | * some criteria. It is not a requirement at the moment but provides |
| 163 | * an option for future use. |
| 164 | * size: size of the batch in DWORDS |
| 165 | */ |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 166 | struct i915_ctx_workarounds { |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 167 | struct i915_wa_ctx_bb { |
| 168 | u32 offset; |
| 169 | u32 size; |
| 170 | } indirect_ctx, per_ctx; |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 171 | struct i915_vma *vma; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 172 | }; |
| 173 | |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 174 | struct drm_i915_gem_request; |
Chris Wilson | 4e50f08 | 2016-10-28 13:58:31 +0100 | [diff] [blame] | 175 | struct intel_render_state; |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 176 | |
Michal Wajdeczko | 237ae7c | 2017-03-01 20:26:15 +0000 | [diff] [blame] | 177 | /* |
| 178 | * Engine IDs definitions. |
| 179 | * Keep instances of the same type engine together. |
| 180 | */ |
| 181 | enum intel_engine_id { |
| 182 | RCS = 0, |
| 183 | BCS, |
| 184 | VCS, |
| 185 | VCS2, |
| 186 | #define _VCS(n) (VCS + (n)) |
| 187 | VECS |
| 188 | }; |
| 189 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 190 | struct intel_engine_cs { |
| 191 | struct drm_i915_private *i915; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 192 | const char *name; |
Michal Wajdeczko | 237ae7c | 2017-03-01 20:26:15 +0000 | [diff] [blame] | 193 | enum intel_engine_id id; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 194 | unsigned int exec_id; |
Michal Wajdeczko | 237ae7c | 2017-03-01 20:26:15 +0000 | [diff] [blame] | 195 | unsigned int hw_id; |
| 196 | unsigned int guc_id; |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 197 | u32 mmio_base; |
Dave Gordon | c2c7f24 | 2016-07-13 16:03:35 +0100 | [diff] [blame] | 198 | unsigned int irq_shift; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 199 | struct intel_ring *buffer; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 200 | struct intel_timeline *timeline; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 201 | |
Chris Wilson | 4e50f08 | 2016-10-28 13:58:31 +0100 | [diff] [blame] | 202 | struct intel_render_state *render_state; |
| 203 | |
Chris Wilson | 2246bea | 2017-02-17 15:13:00 +0000 | [diff] [blame] | 204 | atomic_t irq_count; |
Chris Wilson | 538b257 | 2017-01-24 15:18:05 +0000 | [diff] [blame] | 205 | unsigned long irq_posted; |
| 206 | #define ENGINE_IRQ_BREADCRUMB 0 |
Chris Wilson | f747026 | 2017-01-24 15:20:21 +0000 | [diff] [blame] | 207 | #define ENGINE_IRQ_EXECLIST 1 |
Chris Wilson | 538b257 | 2017-01-24 15:18:05 +0000 | [diff] [blame] | 208 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 209 | /* Rather than have every client wait upon all user interrupts, |
| 210 | * with the herd waking after every interrupt and each doing the |
| 211 | * heavyweight seqno dance, we delegate the task (of being the |
| 212 | * bottom-half of the user interrupt) to the first client. After |
| 213 | * every interrupt, we wake up one client, who does the heavyweight |
| 214 | * coherent seqno read and either goes back to sleep (if incomplete), |
| 215 | * or wakes up all the completed clients in parallel, before then |
| 216 | * transferring the bottom-half status to the next client in the queue. |
| 217 | * |
| 218 | * Compared to walking the entire list of waiters in a single dedicated |
| 219 | * bottom-half, we reduce the latency of the first waiter by avoiding |
| 220 | * a context switch, but incur additional coherent seqno reads when |
| 221 | * following the chain of request breadcrumbs. Since it is most likely |
| 222 | * that we have a single client waiting on each seqno, then reducing |
| 223 | * the overhead of waking that client is much preferred. |
| 224 | */ |
| 225 | struct intel_breadcrumbs { |
Chris Wilson | 61d3dc7 | 2017-03-03 19:08:24 +0000 | [diff] [blame] | 226 | spinlock_t irq_lock; /* protects irq_*; irqsafe */ |
| 227 | struct intel_wait *irq_wait; /* oldest waiter by retirement */ |
| 228 | |
| 229 | spinlock_t rb_lock; /* protects the rb and wraps irq_lock */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 230 | struct rb_root waiters; /* sorted by retirement, priority */ |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 231 | struct rb_root signals; /* sorted by retirement */ |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 232 | struct task_struct *signaler; /* used for fence signalling */ |
Chris Wilson | cced5e2 | 2017-02-23 07:44:15 +0000 | [diff] [blame] | 233 | struct drm_i915_gem_request __rcu *first_signal; |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 234 | struct timer_list fake_irq; /* used after a missed interrupt */ |
Chris Wilson | 83348ba | 2016-08-09 17:47:51 +0100 | [diff] [blame] | 235 | struct timer_list hangcheck; /* detect missed interrupts */ |
| 236 | |
Chris Wilson | 2246bea | 2017-02-17 15:13:00 +0000 | [diff] [blame] | 237 | unsigned int hangcheck_interrupts; |
Chris Wilson | aca34b6 | 2016-07-06 12:39:02 +0100 | [diff] [blame] | 238 | |
Chris Wilson | 67b807a8 | 2017-02-27 20:58:50 +0000 | [diff] [blame] | 239 | bool irq_armed : 1; |
Chris Wilson | aca34b6 | 2016-07-06 12:39:02 +0100 | [diff] [blame] | 240 | bool irq_enabled : 1; |
Chris Wilson | f97fbf9 | 2017-02-13 17:15:14 +0000 | [diff] [blame] | 241 | I915_SELFTEST_DECLARE(bool mock : 1); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 242 | } breadcrumbs; |
| 243 | |
Chris Wilson | 06fbca7 | 2015-04-07 16:20:36 +0100 | [diff] [blame] | 244 | /* |
| 245 | * A pool of objects to use as shadow copies of client batch buffers |
| 246 | * when the command parser is enabled. Prevents the client from |
| 247 | * modifying the batch contents after software parsing. |
| 248 | */ |
| 249 | struct i915_gem_batch_pool batch_pool; |
| 250 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 251 | struct intel_hw_status_page status_page; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 252 | struct i915_ctx_workarounds wa_ctx; |
Chris Wilson | 56c0f1a | 2016-08-15 10:48:58 +0100 | [diff] [blame] | 253 | struct i915_vma *scratch; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 254 | |
Chris Wilson | 61ff75a | 2016-07-01 17:23:28 +0100 | [diff] [blame] | 255 | u32 irq_keep_mask; /* always keep these interrupts */ |
| 256 | u32 irq_enable_mask; /* bitmask to enable ring interrupt */ |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 257 | void (*irq_enable)(struct intel_engine_cs *engine); |
| 258 | void (*irq_disable)(struct intel_engine_cs *engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 259 | |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 260 | int (*init_hw)(struct intel_engine_cs *engine); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 261 | void (*reset_hw)(struct intel_engine_cs *engine, |
| 262 | struct drm_i915_gem_request *req); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 263 | |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 264 | void (*set_default_submission)(struct intel_engine_cs *engine); |
| 265 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 266 | int (*context_pin)(struct intel_engine_cs *engine, |
| 267 | struct i915_gem_context *ctx); |
| 268 | void (*context_unpin)(struct intel_engine_cs *engine, |
| 269 | struct i915_gem_context *ctx); |
Chris Wilson | f73e739 | 2016-12-18 15:37:24 +0000 | [diff] [blame] | 270 | int (*request_alloc)(struct drm_i915_gem_request *req); |
John Harrison | 8753181 | 2015-05-29 17:43:44 +0100 | [diff] [blame] | 271 | int (*init_context)(struct drm_i915_gem_request *req); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 272 | |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 273 | int (*emit_flush)(struct drm_i915_gem_request *request, |
| 274 | u32 mode); |
| 275 | #define EMIT_INVALIDATE BIT(0) |
| 276 | #define EMIT_FLUSH BIT(1) |
| 277 | #define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH) |
| 278 | int (*emit_bb_start)(struct drm_i915_gem_request *req, |
| 279 | u64 offset, u32 length, |
| 280 | unsigned int dispatch_flags); |
| 281 | #define I915_DISPATCH_SECURE BIT(0) |
| 282 | #define I915_DISPATCH_PINNED BIT(1) |
| 283 | #define I915_DISPATCH_RS BIT(2) |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 284 | void (*emit_breadcrumb)(struct drm_i915_gem_request *req, |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 285 | u32 *cs); |
Chris Wilson | 98f29e8 | 2016-10-28 13:58:51 +0100 | [diff] [blame] | 286 | int emit_breadcrumb_sz; |
Chris Wilson | 5590af3 | 2016-09-09 14:11:54 +0100 | [diff] [blame] | 287 | |
| 288 | /* Pass the request to the hardware queue (e.g. directly into |
| 289 | * the legacy ringbuffer or to the end of an execlist). |
| 290 | * |
| 291 | * This is called from an atomic context with irqs disabled; must |
| 292 | * be irq safe. |
| 293 | */ |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 294 | void (*submit_request)(struct drm_i915_gem_request *req); |
Chris Wilson | 5590af3 | 2016-09-09 14:11:54 +0100 | [diff] [blame] | 295 | |
Chris Wilson | 0de9136 | 2016-11-14 20:41:01 +0000 | [diff] [blame] | 296 | /* Call when the priority on a request has changed and it and its |
| 297 | * dependencies may need rescheduling. Note the request itself may |
| 298 | * not be ready to run! |
| 299 | * |
| 300 | * Called under the struct_mutex. |
| 301 | */ |
| 302 | void (*schedule)(struct drm_i915_gem_request *request, |
| 303 | int priority); |
| 304 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 305 | /* Some chipsets are not quite as coherent as advertised and need |
| 306 | * an expensive kick to force a true read of the up-to-date seqno. |
| 307 | * However, the up-to-date seqno is not always required and the last |
| 308 | * seen value is good enough. Note that the seqno will always be |
| 309 | * monotonic, even if not coherent. |
| 310 | */ |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 311 | void (*irq_seqno_barrier)(struct intel_engine_cs *engine); |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 312 | void (*cleanup)(struct intel_engine_cs *engine); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 313 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 314 | /* GEN8 signal/wait table - never trust comments! |
| 315 | * signal to signal to signal to signal to signal to |
| 316 | * RCS VCS BCS VECS VCS2 |
| 317 | * -------------------------------------------------------------------- |
| 318 | * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) | |
| 319 | * |------------------------------------------------------------------- |
| 320 | * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) | |
| 321 | * |------------------------------------------------------------------- |
| 322 | * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) | |
| 323 | * |------------------------------------------------------------------- |
| 324 | * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) | |
| 325 | * |------------------------------------------------------------------- |
| 326 | * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) | |
| 327 | * |------------------------------------------------------------------- |
| 328 | * |
| 329 | * Generalization: |
| 330 | * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id) |
| 331 | * ie. transpose of g(x, y) |
| 332 | * |
| 333 | * sync from sync from sync from sync from sync from |
| 334 | * RCS VCS BCS VECS VCS2 |
| 335 | * -------------------------------------------------------------------- |
| 336 | * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) | |
| 337 | * |------------------------------------------------------------------- |
| 338 | * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) | |
| 339 | * |------------------------------------------------------------------- |
| 340 | * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) | |
| 341 | * |------------------------------------------------------------------- |
| 342 | * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) | |
| 343 | * |------------------------------------------------------------------- |
| 344 | * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) | |
| 345 | * |------------------------------------------------------------------- |
| 346 | * |
| 347 | * Generalization: |
| 348 | * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id) |
| 349 | * ie. transpose of f(x, y) |
| 350 | */ |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 351 | struct { |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 352 | union { |
Tvrtko Ursulin | 318f89c | 2016-08-16 17:04:21 +0100 | [diff] [blame] | 353 | #define GEN6_SEMAPHORE_LAST VECS_HW |
| 354 | #define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1) |
| 355 | #define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 356 | struct { |
| 357 | /* our mbox written by others */ |
Tvrtko Ursulin | 318f89c | 2016-08-16 17:04:21 +0100 | [diff] [blame] | 358 | u32 wait[GEN6_NUM_SEMAPHORES]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 359 | /* mboxes this ring signals to */ |
Tvrtko Ursulin | 318f89c | 2016-08-16 17:04:21 +0100 | [diff] [blame] | 360 | i915_reg_t signal[GEN6_NUM_SEMAPHORES]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 361 | } mbox; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 362 | u64 signal_ggtt[I915_NUM_ENGINES]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 363 | }; |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 364 | |
| 365 | /* AKA wait() */ |
Chris Wilson | ad7bdb2 | 2016-08-02 22:50:40 +0100 | [diff] [blame] | 366 | int (*sync_to)(struct drm_i915_gem_request *req, |
| 367 | struct drm_i915_gem_request *signal); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 368 | u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 369 | } semaphore; |
Ben Widawsky | ad776f8 | 2013-05-28 19:22:18 -0700 | [diff] [blame] | 370 | |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 371 | /* Execlists */ |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 372 | struct tasklet_struct irq_tasklet; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 373 | struct execlist_port { |
| 374 | struct drm_i915_gem_request *request; |
| 375 | unsigned int count; |
Chris Wilson | ae9a043 | 2017-02-07 10:23:19 +0000 | [diff] [blame] | 376 | GEM_DEBUG_DECL(u32 context_id); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 377 | } execlist_port[2]; |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 378 | struct rb_root execlist_queue; |
| 379 | struct rb_node *execlist_first; |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 380 | unsigned int fw_domains; |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 381 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 382 | /* Contexts are pinned whilst they are active on the GPU. The last |
| 383 | * context executed remains active whilst the GPU is idle - the |
| 384 | * switch away and write to the context object only occurs on the |
| 385 | * next execution. Contexts are only unpinned on retirement of the |
| 386 | * following request ensuring that we can always write to the object |
| 387 | * on the context switch even after idling. Across suspend, we switch |
| 388 | * to the kernel context and trash it as the save may not happen |
| 389 | * before the hardware is powered down. |
| 390 | */ |
| 391 | struct i915_gem_context *last_retired_context; |
| 392 | |
| 393 | /* We track the current MI_SET_CONTEXT in order to eliminate |
| 394 | * redudant context switches. This presumes that requests are not |
| 395 | * reordered! Or when they are the tracking is updated along with |
| 396 | * the emission of individual requests into the legacy command |
| 397 | * stream (ring). |
| 398 | */ |
| 399 | struct i915_gem_context *legacy_active_context; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 400 | |
Changbin Du | 3fc0306 | 2017-03-13 10:47:11 +0800 | [diff] [blame] | 401 | /* status_notifier: list of callbacks for context-switch changes */ |
| 402 | struct atomic_notifier_head context_status_notifier; |
| 403 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 404 | struct intel_engine_hangcheck hangcheck; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 405 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 406 | bool needs_cmd_parser; |
| 407 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 408 | /* |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 409 | * Table of commands the command parser needs to know about |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 410 | * for this engine. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 411 | */ |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 412 | DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 413 | |
| 414 | /* |
| 415 | * Table of registers allowed in commands that read/write registers. |
| 416 | */ |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 417 | const struct drm_i915_reg_table *reg_tables; |
| 418 | int reg_table_count; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * Returns the bitmask for the length field of the specified command. |
| 422 | * Return 0 for an unrecognized/invalid command. |
| 423 | * |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 424 | * If the command parser finds an entry for a command in the engine's |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 425 | * cmd_tables, it gets the command's length based on the table entry. |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 426 | * If not, it calls this function to determine the per-engine length |
| 427 | * field encoding for the command (i.e. different opcode ranges use |
| 428 | * certain bits to encode the command length in the header). |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 429 | */ |
| 430 | u32 (*get_cmd_length_mask)(u32 cmd_header); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 431 | }; |
| 432 | |
Chris Wilson | 59ce131 | 2017-03-24 16:35:40 +0000 | [diff] [blame] | 433 | static inline unsigned int |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 434 | intel_engine_flag(const struct intel_engine_cs *engine) |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 435 | { |
Chris Wilson | 59ce131 | 2017-03-24 16:35:40 +0000 | [diff] [blame] | 436 | return BIT(engine->id); |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 437 | } |
| 438 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 439 | static inline u32 |
Chris Wilson | 5dd8e50 | 2016-04-09 10:57:57 +0100 | [diff] [blame] | 440 | intel_read_status_page(struct intel_engine_cs *engine, int reg) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 441 | { |
Daniel Vetter | 4225d0f | 2012-04-26 23:28:16 +0200 | [diff] [blame] | 442 | /* Ensure that the compiler doesn't optimize away the load. */ |
Chris Wilson | 5dd8e50 | 2016-04-09 10:57:57 +0100 | [diff] [blame] | 443 | return READ_ONCE(engine->status_page.page_addr[reg]); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 444 | } |
| 445 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 446 | static inline void |
Chris Wilson | 9a29dd8 | 2017-03-24 16:35:38 +0000 | [diff] [blame] | 447 | intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value) |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 448 | { |
Chris Wilson | 9a29dd8 | 2017-03-24 16:35:38 +0000 | [diff] [blame] | 449 | /* Writing into the status page should be done sparingly. Since |
| 450 | * we do when we are uncertain of the device state, we take a bit |
| 451 | * of extra paranoia to try and ensure that the HWS takes the value |
| 452 | * we give and that it doesn't end up trapped inside the CPU! |
| 453 | */ |
| 454 | if (static_cpu_has(X86_FEATURE_CLFLUSH)) { |
| 455 | mb(); |
| 456 | clflush(&engine->status_page.page_addr[reg]); |
| 457 | engine->status_page.page_addr[reg] = value; |
| 458 | clflush(&engine->status_page.page_addr[reg]); |
| 459 | mb(); |
| 460 | } else { |
| 461 | WRITE_ONCE(engine->status_page.page_addr[reg], value); |
| 462 | } |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 463 | } |
| 464 | |
Jani Nikula | e282891 | 2016-01-18 09:19:47 +0200 | [diff] [blame] | 465 | /* |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 466 | * Reads a dword out of the status page, which is written to from the command |
| 467 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 468 | * MI_STORE_DATA_IMM. |
| 469 | * |
| 470 | * The following dwords have a reserved meaning: |
| 471 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 472 | * 0x04: ring 0 head pointer |
| 473 | * 0x05: ring 1 head pointer (915-class) |
| 474 | * 0x06: ring 2 head pointer (915-class) |
| 475 | * 0x10-0x1b: Context status DWords (GM45) |
| 476 | * 0x1f: Last written status offset. (GM45) |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 477 | * 0x20-0x2f: Reserved (Gen6+) |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 478 | * |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 479 | * The area from dword 0x30 to 0x3ff is available for driver usage. |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 480 | */ |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 481 | #define I915_GEM_HWS_INDEX 0x30 |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 482 | #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 483 | #define I915_GEM_HWS_SCRATCH_INDEX 0x40 |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 484 | #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 485 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 486 | struct intel_ring * |
| 487 | intel_engine_create_ring(struct intel_engine_cs *engine, int size); |
Chris Wilson | d822bb1 | 2017-04-03 12:34:25 +0100 | [diff] [blame^] | 488 | int intel_ring_pin(struct intel_ring *ring, |
| 489 | struct drm_i915_private *i915, |
| 490 | unsigned int offset_bias); |
Chris Wilson | aad29fb | 2016-08-02 22:50:23 +0100 | [diff] [blame] | 491 | void intel_ring_unpin(struct intel_ring *ring); |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 492 | void intel_ring_free(struct intel_ring *ring); |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 493 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 494 | void intel_engine_stop(struct intel_engine_cs *engine); |
| 495 | void intel_engine_cleanup(struct intel_engine_cs *engine); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 496 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 497 | void intel_legacy_submission_resume(struct drm_i915_private *dev_priv); |
| 498 | |
John Harrison | bba09b1 | 2015-05-29 17:44:06 +0100 | [diff] [blame] | 499 | int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req); |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 500 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 501 | u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req, int n); |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 502 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 503 | static inline void |
| 504 | intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 505 | { |
Chris Wilson | 8f94201 | 2016-08-02 22:50:30 +0100 | [diff] [blame] | 506 | /* Dummy function. |
| 507 | * |
| 508 | * This serves as a placeholder in the code so that the reader |
| 509 | * can compare against the preceding intel_ring_begin() and |
| 510 | * check that the number of dwords emitted matches the space |
| 511 | * reserved for the command packet (i.e. the value passed to |
| 512 | * intel_ring_begin()). |
Chris Wilson | c5efa1a | 2016-08-02 22:50:29 +0100 | [diff] [blame] | 513 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 514 | GEM_BUG_ON((req->ring->vaddr + req->ring->tail) != cs); |
Chris Wilson | 8f94201 | 2016-08-02 22:50:30 +0100 | [diff] [blame] | 515 | } |
| 516 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 517 | static inline u32 |
Chris Wilson | 450362d | 2017-03-27 14:00:07 +0100 | [diff] [blame] | 518 | intel_ring_wrap(const struct intel_ring *ring, u32 pos) |
| 519 | { |
| 520 | return pos & (ring->size - 1); |
| 521 | } |
| 522 | |
| 523 | static inline u32 |
| 524 | intel_ring_offset(const struct drm_i915_gem_request *req, void *addr) |
Chris Wilson | 8f94201 | 2016-08-02 22:50:30 +0100 | [diff] [blame] | 525 | { |
| 526 | /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 527 | u32 offset = addr - req->ring->vaddr; |
| 528 | GEM_BUG_ON(offset > req->ring->size); |
Chris Wilson | 450362d | 2017-03-27 14:00:07 +0100 | [diff] [blame] | 529 | return intel_ring_wrap(req->ring, offset); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 530 | } |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 531 | |
Chris Wilson | ed1501d | 2017-03-27 14:14:12 +0100 | [diff] [blame] | 532 | static inline void |
| 533 | assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail) |
| 534 | { |
| 535 | /* We could combine these into a single tail operation, but keeping |
| 536 | * them as seperate tests will help identify the cause should one |
| 537 | * ever fire. |
| 538 | */ |
| 539 | GEM_BUG_ON(!IS_ALIGNED(tail, 8)); |
| 540 | GEM_BUG_ON(tail >= ring->size); |
| 541 | } |
| 542 | |
Chris Wilson | 32c04f1 | 2016-08-02 22:50:22 +0100 | [diff] [blame] | 543 | void intel_ring_update_space(struct intel_ring *ring); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 544 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 545 | void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 546 | |
Tvrtko Ursulin | 019bf27 | 2016-07-13 16:03:41 +0100 | [diff] [blame] | 547 | void intel_engine_setup_common(struct intel_engine_cs *engine); |
| 548 | int intel_engine_init_common(struct intel_engine_cs *engine); |
Chris Wilson | adc320c | 2016-08-15 10:48:59 +0100 | [diff] [blame] | 549 | int intel_engine_create_scratch(struct intel_engine_cs *engine, int size); |
Chris Wilson | 96a945a | 2016-08-03 13:19:16 +0100 | [diff] [blame] | 550 | void intel_engine_cleanup_common(struct intel_engine_cs *engine); |
Tvrtko Ursulin | 019bf27 | 2016-07-13 16:03:41 +0100 | [diff] [blame] | 551 | |
Tvrtko Ursulin | 8b3e2d3 | 2016-07-13 16:03:37 +0100 | [diff] [blame] | 552 | int intel_init_render_ring_buffer(struct intel_engine_cs *engine); |
| 553 | int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine); |
| 554 | int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine); |
| 555 | int intel_init_blt_ring_buffer(struct intel_engine_cs *engine); |
| 556 | int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 557 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 558 | u64 intel_engine_get_active_head(struct intel_engine_cs *engine); |
Chris Wilson | 1b36595 | 2016-10-04 21:11:31 +0100 | [diff] [blame] | 559 | u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine); |
| 560 | |
Chris Wilson | 1b7744e | 2016-07-01 17:23:17 +0100 | [diff] [blame] | 561 | static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine) |
| 562 | { |
| 563 | return intel_read_status_page(engine, I915_GEM_HWS_INDEX); |
| 564 | } |
Daniel Vetter | 79f321b | 2010-09-24 21:20:10 +0200 | [diff] [blame] | 565 | |
Chris Wilson | cb399ea | 2016-11-01 10:03:16 +0000 | [diff] [blame] | 566 | static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine) |
| 567 | { |
| 568 | /* We are only peeking at the tail of the submit queue (and not the |
| 569 | * queue itself) in order to gain a hint as to the current active |
| 570 | * state of the engine. Callers are not expected to be taking |
| 571 | * engine->timeline->lock, nor are they expected to be concerned |
| 572 | * wtih serialising this hint with anything, so document it as |
| 573 | * a hint and nothing more. |
| 574 | */ |
Chris Wilson | 9b6586a | 2017-02-23 07:44:08 +0000 | [diff] [blame] | 575 | return READ_ONCE(engine->timeline->seqno); |
Chris Wilson | cb399ea | 2016-11-01 10:03:16 +0000 | [diff] [blame] | 576 | } |
| 577 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 578 | int init_workarounds_ring(struct intel_engine_cs *engine); |
Tvrtko Ursulin | 4ac9659 | 2017-02-14 15:00:17 +0000 | [diff] [blame] | 579 | int intel_ring_workarounds_emit(struct drm_i915_gem_request *req); |
Michel Thierry | 771b9a5 | 2014-11-11 16:47:33 +0000 | [diff] [blame] | 580 | |
Chris Wilson | 0e70447 | 2016-10-12 10:05:17 +0100 | [diff] [blame] | 581 | void intel_engine_get_instdone(struct intel_engine_cs *engine, |
| 582 | struct intel_instdone *instdone); |
| 583 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 584 | /* |
| 585 | * Arbitrary size for largest possible 'add request' sequence. The code paths |
| 586 | * are complex and variable. Empirical measurement shows that the worst case |
Chris Wilson | 596e5ef | 2016-04-29 09:07:04 +0100 | [diff] [blame] | 587 | * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However, |
| 588 | * we need to allocate double the largest single packet within that emission |
| 589 | * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW). |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 590 | */ |
Chris Wilson | 596e5ef | 2016-04-29 09:07:04 +0100 | [diff] [blame] | 591 | #define MIN_SPACE_FOR_ADD_REQUEST 336 |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 592 | |
Chris Wilson | a58c01a | 2016-04-29 13:18:21 +0100 | [diff] [blame] | 593 | static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine) |
| 594 | { |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 595 | return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR; |
Chris Wilson | a58c01a | 2016-04-29 13:18:21 +0100 | [diff] [blame] | 596 | } |
| 597 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 598 | /* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 599 | int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine); |
| 600 | |
Chris Wilson | 56299fb | 2017-02-27 20:58:48 +0000 | [diff] [blame] | 601 | static inline void intel_wait_init(struct intel_wait *wait, |
| 602 | struct drm_i915_gem_request *rq) |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 603 | { |
| 604 | wait->tsk = current; |
Chris Wilson | 56299fb | 2017-02-27 20:58:48 +0000 | [diff] [blame] | 605 | wait->request = rq; |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 606 | } |
| 607 | |
| 608 | static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 609 | { |
| 610 | wait->tsk = current; |
| 611 | wait->seqno = seqno; |
| 612 | } |
| 613 | |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 614 | static inline bool intel_wait_has_seqno(const struct intel_wait *wait) |
| 615 | { |
| 616 | return wait->seqno; |
| 617 | } |
| 618 | |
| 619 | static inline bool |
| 620 | intel_wait_update_seqno(struct intel_wait *wait, u32 seqno) |
| 621 | { |
| 622 | wait->seqno = seqno; |
| 623 | return intel_wait_has_seqno(wait); |
| 624 | } |
| 625 | |
| 626 | static inline bool |
| 627 | intel_wait_update_request(struct intel_wait *wait, |
| 628 | const struct drm_i915_gem_request *rq) |
| 629 | { |
| 630 | return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq)); |
| 631 | } |
| 632 | |
| 633 | static inline bool |
| 634 | intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno) |
| 635 | { |
| 636 | return wait->seqno == seqno; |
| 637 | } |
| 638 | |
| 639 | static inline bool |
| 640 | intel_wait_check_request(const struct intel_wait *wait, |
| 641 | const struct drm_i915_gem_request *rq) |
| 642 | { |
| 643 | return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq)); |
| 644 | } |
| 645 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 646 | static inline bool intel_wait_complete(const struct intel_wait *wait) |
| 647 | { |
| 648 | return RB_EMPTY_NODE(&wait->node); |
| 649 | } |
| 650 | |
| 651 | bool intel_engine_add_wait(struct intel_engine_cs *engine, |
| 652 | struct intel_wait *wait); |
| 653 | void intel_engine_remove_wait(struct intel_engine_cs *engine, |
| 654 | struct intel_wait *wait); |
Chris Wilson | b385085 | 2016-07-01 17:23:26 +0100 | [diff] [blame] | 655 | void intel_engine_enable_signaling(struct drm_i915_gem_request *request); |
Chris Wilson | 9eb143b | 2017-02-23 07:44:16 +0000 | [diff] [blame] | 656 | void intel_engine_cancel_signaling(struct drm_i915_gem_request *request); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 657 | |
Chris Wilson | dbd6ef2 | 2016-08-09 17:47:52 +0100 | [diff] [blame] | 658 | static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 659 | { |
Chris Wilson | 61d3dc7 | 2017-03-03 19:08:24 +0000 | [diff] [blame] | 660 | return READ_ONCE(engine->breadcrumbs.irq_wait); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 661 | } |
| 662 | |
Chris Wilson | 8d769ea | 2017-02-27 20:58:47 +0000 | [diff] [blame] | 663 | unsigned int intel_engine_wakeup(struct intel_engine_cs *engine); |
| 664 | #define ENGINE_WAKEUP_WAITER BIT(0) |
Chris Wilson | 67b807a8 | 2017-02-27 20:58:50 +0000 | [diff] [blame] | 665 | #define ENGINE_WAKEUP_ASLEEP BIT(1) |
| 666 | |
| 667 | void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine); |
| 668 | void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 669 | |
Chris Wilson | ad07dfc | 2016-10-07 07:53:26 +0100 | [diff] [blame] | 670 | void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 671 | void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine); |
Chris Wilson | 9b6586a | 2017-02-23 07:44:08 +0000 | [diff] [blame] | 672 | bool intel_breadcrumbs_busy(struct intel_engine_cs *engine); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 673 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 674 | static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset) |
| 675 | { |
| 676 | memset(batch, 0, 6 * sizeof(u32)); |
| 677 | |
| 678 | batch[0] = GFX_OP_PIPE_CONTROL(6); |
| 679 | batch[1] = flags; |
| 680 | batch[2] = offset; |
| 681 | |
| 682 | return batch + 6; |
| 683 | } |
| 684 | |
Chris Wilson | 5400367 | 2017-03-03 12:19:46 +0000 | [diff] [blame] | 685 | bool intel_engine_is_idle(struct intel_engine_cs *engine); |
Chris Wilson | 0542524 | 2017-03-03 12:19:47 +0000 | [diff] [blame] | 686 | bool intel_engines_are_idle(struct drm_i915_private *dev_priv); |
Chris Wilson | 5400367 | 2017-03-03 12:19:46 +0000 | [diff] [blame] | 687 | |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 688 | void intel_engines_reset_default_submission(struct drm_i915_private *i915); |
| 689 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 690 | #endif /* _INTEL_RINGBUFFER_H_ */ |