blob: 42daf98ba73636fc9a2b39f7e51397ab519be5b6 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Joe Perchesf15063c2010-02-17 15:01:57 +000026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020028#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040029#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/if_vlan.h>
37#include <linux/ip.h>
38#include <linux/delay.h>
39#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010040#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070043#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080044#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -070046#include <linux/dmi.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040047#include <asm/irq.h>
48
49#include "skge.h"
50
51#define DRV_NAME "skge"
Stephen Hemmingerbf9f56d2007-11-26 11:54:53 -080052#define DRV_VERSION "1.13"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040053
54#define DEFAULT_TX_RING_SIZE 128
55#define DEFAULT_RX_RING_SIZE 512
56#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070057#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040058#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070059#define RX_COPY_THRESHOLD 128
60#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061#define PHY_RETRIES 1000
62#define ETH_JUMBO_MTU 9000
63#define TX_WATCHDOG (5 * HZ)
64#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070065#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070066#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040067
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070068#define SKGE_EEPROM_MAGIC 0x9933aabb
69
70
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040071MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -080072MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_VERSION);
75
Joe Perches67777f92010-02-17 15:01:58 +000076static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
77 NETIF_MSG_LINK | NETIF_MSG_IFUP |
78 NETIF_MSG_IFDOWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040079
80static int debug = -1; /* defaults above */
81module_param(debug, int, 0);
82MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
83
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000084static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
86 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
87 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
88 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080089 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070090 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070091 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
92 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
93 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070094 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080095 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040096 { 0 }
97};
98MODULE_DEVICE_TABLE(pci, skge_id_table);
99
100static int skge_up(struct net_device *dev);
101static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800102static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700103static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800104static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
105static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400106static void genesis_get_stats(struct skge_port *skge, u64 *data);
107static void yukon_get_stats(struct skge_port *skge, u64 *data);
108static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700110static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800111static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400112
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700113/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114static const int txqaddr[] = { Q_XA1, Q_XA2 };
115static const int rxqaddr[] = { Q_R1, Q_R2 };
116static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
117static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700118static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
119static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400120
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400121static int skge_get_regs_len(struct net_device *dev)
122{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700123 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400124}
125
126/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700127 * Returns copy of whole control register region
128 * Note: skip RAM address register because accessing it will
129 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130 */
131static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
132 void *p)
133{
134 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400136
137 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700138 memset(p, 0, regs->len);
139 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400140
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700141 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
142 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400143}
144
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800145/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800146static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400147{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700148 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800149 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700150
151 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
152 return 0;
153
154 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800155}
156
Stephen Hemmingera504e642007-02-02 08:22:53 -0800157static void skge_wol_init(struct skge_port *skge)
158{
159 struct skge_hw *hw = skge->hw;
160 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700161 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800162
Stephen Hemmingera504e642007-02-02 08:22:53 -0800163 skge_write16(hw, B0_CTST, CS_RST_CLR);
164 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
165
Stephen Hemminger692412b2007-04-09 15:32:45 -0700166 /* Turn on Vaux */
167 skge_write8(hw, B0_POWER_CTRL,
168 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
169
170 /* WA code for COMA mode -- clear PHY reset */
171 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
172 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
173 u32 reg = skge_read32(hw, B2_GP_IO);
174 reg |= GP_DIR_9;
175 reg &= ~GP_IO_9;
176 skge_write32(hw, B2_GP_IO, reg);
177 }
178
179 skge_write32(hw, SK_REG(port, GPHY_CTRL),
180 GPC_DIS_SLEEP |
181 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
182 GPC_ANEG_1 | GPC_RST_SET);
183
184 skge_write32(hw, SK_REG(port, GPHY_CTRL),
185 GPC_DIS_SLEEP |
186 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
187 GPC_ANEG_1 | GPC_RST_CLR);
188
189 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800190
191 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700192 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Joe Perches67777f92010-02-17 15:01:58 +0000193 (PHY_AN_100FULL | PHY_AN_100HALF |
194 PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
Stephen Hemminger692412b2007-04-09 15:32:45 -0700195 /* no 1000 HD/FD */
196 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
197 gm_phy_write(hw, port, PHY_MARV_CTRL,
198 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
199 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800200
Stephen Hemmingera504e642007-02-02 08:22:53 -0800201
202 /* Set GMAC to no flow control and auto update for speed/duplex */
203 gma_write16(hw, port, GM_GP_CTRL,
204 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
205 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
206
207 /* Set WOL address */
208 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
209 skge->netdev->dev_addr, ETH_ALEN);
210
211 /* Turn on appropriate WOL control bits */
212 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
213 ctrl = 0;
214 if (skge->wol & WAKE_PHY)
215 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
216 else
217 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
218
219 if (skge->wol & WAKE_MAGIC)
220 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
221 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700222 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800223
224 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
225 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
226
227 /* block receiver */
228 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400229}
230
231static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
232{
233 struct skge_port *skge = netdev_priv(dev);
234
Stephen Hemmingera504e642007-02-02 08:22:53 -0800235 wol->supported = wol_supported(skge->hw);
236 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400237}
238
239static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
240{
241 struct skge_port *skge = netdev_priv(dev);
242 struct skge_hw *hw = skge->hw;
243
Joe Perches8e95a202009-12-03 07:58:21 +0000244 if ((wol->wolopts & ~wol_supported(hw)) ||
245 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400246 return -EOPNOTSUPP;
247
Stephen Hemmingera504e642007-02-02 08:22:53 -0800248 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700249
250 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
251
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400252 return 0;
253}
254
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800255/* Determine supported/advertised modes based on hardware.
256 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700257 */
258static u32 skge_supported_modes(const struct skge_hw *hw)
259{
260 u32 supported;
261
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700262 if (hw->copper) {
Joe Perches67777f92010-02-17 15:01:58 +0000263 supported = (SUPPORTED_10baseT_Half |
264 SUPPORTED_10baseT_Full |
265 SUPPORTED_100baseT_Half |
266 SUPPORTED_100baseT_Full |
267 SUPPORTED_1000baseT_Half |
268 SUPPORTED_1000baseT_Full |
269 SUPPORTED_Autoneg |
270 SUPPORTED_TP);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700271
272 if (hw->chip_id == CHIP_ID_GENESIS)
Joe Perches67777f92010-02-17 15:01:58 +0000273 supported &= ~(SUPPORTED_10baseT_Half |
274 SUPPORTED_10baseT_Full |
275 SUPPORTED_100baseT_Half |
276 SUPPORTED_100baseT_Full);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700277
278 else if (hw->chip_id == CHIP_ID_YUKON)
279 supported &= ~SUPPORTED_1000baseT_Half;
280 } else
Joe Perches67777f92010-02-17 15:01:58 +0000281 supported = (SUPPORTED_1000baseT_Full |
282 SUPPORTED_1000baseT_Half |
283 SUPPORTED_FIBRE |
284 SUPPORTED_Autoneg);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700285
286 return supported;
287}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400288
289static int skge_get_settings(struct net_device *dev,
290 struct ethtool_cmd *ecmd)
291{
292 struct skge_port *skge = netdev_priv(dev);
293 struct skge_hw *hw = skge->hw;
294
295 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700296 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400297
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700298 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400299 ecmd->port = PORT_TP;
300 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700301 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400303
304 ecmd->advertising = skge->advertising;
305 ecmd->autoneg = skge->autoneg;
306 ecmd->speed = skge->speed;
307 ecmd->duplex = skge->duplex;
308 return 0;
309}
310
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
312{
313 struct skge_port *skge = netdev_priv(dev);
314 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000316 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700319 ecmd->advertising = supported;
320 skge->duplex = -1;
321 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400322 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700323 u32 setting;
324
Stephen Hemminger2c668512005-07-22 16:26:07 -0700325 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400326 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700327 if (ecmd->duplex == DUPLEX_FULL)
328 setting = SUPPORTED_1000baseT_Full;
329 else if (ecmd->duplex == DUPLEX_HALF)
330 setting = SUPPORTED_1000baseT_Half;
331 else
332 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400333 break;
334 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700335 if (ecmd->duplex == DUPLEX_FULL)
336 setting = SUPPORTED_100baseT_Full;
337 else if (ecmd->duplex == DUPLEX_HALF)
338 setting = SUPPORTED_100baseT_Half;
339 else
340 return -EINVAL;
341 break;
342
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700344 if (ecmd->duplex == DUPLEX_FULL)
345 setting = SUPPORTED_10baseT_Full;
346 else if (ecmd->duplex == DUPLEX_HALF)
347 setting = SUPPORTED_10baseT_Half;
348 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400349 return -EINVAL;
350 break;
351 default:
352 return -EINVAL;
353 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700354
355 if ((setting & supported) == 0)
356 return -EINVAL;
357
358 skge->speed = ecmd->speed;
359 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400360 }
361
362 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400363 skge->advertising = ecmd->advertising;
364
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000365 if (netif_running(dev)) {
366 skge_down(dev);
367 err = skge_up(dev);
368 if (err) {
369 dev_close(dev);
370 return err;
371 }
372 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800373
Joe Perches67777f92010-02-17 15:01:58 +0000374 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375}
376
377static void skge_get_drvinfo(struct net_device *dev,
378 struct ethtool_drvinfo *info)
379{
380 struct skge_port *skge = netdev_priv(dev);
381
382 strcpy(info->driver, DRV_NAME);
383 strcpy(info->version, DRV_VERSION);
384 strcpy(info->fw_version, "N/A");
385 strcpy(info->bus_info, pci_name(skge->hw->pdev));
386}
387
388static const struct skge_stat {
389 char name[ETH_GSTRING_LEN];
390 u16 xmac_offset;
391 u16 gma_offset;
392} skge_stats[] = {
393 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
394 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
395
396 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
397 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
398 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
399 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
400 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
401 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
402 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
403 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
404
405 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
406 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
407 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
408 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
409 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
410 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
411
412 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
413 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
414 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
415 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
416 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
417};
418
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700419static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400420{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700421 switch (sset) {
422 case ETH_SS_STATS:
423 return ARRAY_SIZE(skge_stats);
424 default:
425 return -EOPNOTSUPP;
426 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400427}
428
429static void skge_get_ethtool_stats(struct net_device *dev,
430 struct ethtool_stats *stats, u64 *data)
431{
432 struct skge_port *skge = netdev_priv(dev);
433
434 if (skge->hw->chip_id == CHIP_ID_GENESIS)
435 genesis_get_stats(skge, data);
436 else
437 yukon_get_stats(skge, data);
438}
439
440/* Use hardware MIB variables for critical path statistics and
441 * transmit feedback not reported at interrupt.
442 * Other errors are accounted for in interrupt handler.
443 */
444static struct net_device_stats *skge_get_stats(struct net_device *dev)
445{
446 struct skge_port *skge = netdev_priv(dev);
447 u64 data[ARRAY_SIZE(skge_stats)];
448
449 if (skge->hw->chip_id == CHIP_ID_GENESIS)
450 genesis_get_stats(skge, data);
451 else
452 yukon_get_stats(skge, data);
453
Stephen Hemmingerda007722007-10-16 12:15:52 -0700454 dev->stats.tx_bytes = data[0];
455 dev->stats.rx_bytes = data[1];
456 dev->stats.tx_packets = data[2] + data[4] + data[6];
457 dev->stats.rx_packets = data[3] + data[5] + data[7];
458 dev->stats.multicast = data[3] + data[5];
459 dev->stats.collisions = data[10];
460 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400461
Stephen Hemmingerda007722007-10-16 12:15:52 -0700462 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400463}
464
465static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
466{
467 int i;
468
Stephen Hemminger95566062005-06-27 11:33:02 -0700469 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400470 case ETH_SS_STATS:
471 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
472 memcpy(data + i * ETH_GSTRING_LEN,
473 skge_stats[i].name, ETH_GSTRING_LEN);
474 break;
475 }
476}
477
478static void skge_get_ring_param(struct net_device *dev,
479 struct ethtool_ringparam *p)
480{
481 struct skge_port *skge = netdev_priv(dev);
482
483 p->rx_max_pending = MAX_RX_RING_SIZE;
484 p->tx_max_pending = MAX_TX_RING_SIZE;
485 p->rx_mini_max_pending = 0;
486 p->rx_jumbo_max_pending = 0;
487
488 p->rx_pending = skge->rx_ring.count;
489 p->tx_pending = skge->tx_ring.count;
490 p->rx_mini_pending = 0;
491 p->rx_jumbo_pending = 0;
492}
493
494static int skge_set_ring_param(struct net_device *dev,
495 struct ethtool_ringparam *p)
496{
497 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800498 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400499
500 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700501 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400502 return -EINVAL;
503
504 skge->rx_ring.count = p->rx_pending;
505 skge->tx_ring.count = p->tx_pending;
506
507 if (netif_running(dev)) {
508 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800509 err = skge_up(dev);
510 if (err)
511 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400512 }
513
Wang Chene824b3e2008-09-26 16:20:32 +0800514 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400515}
516
517static u32 skge_get_msglevel(struct net_device *netdev)
518{
519 struct skge_port *skge = netdev_priv(netdev);
520 return skge->msg_enable;
521}
522
523static void skge_set_msglevel(struct net_device *netdev, u32 value)
524{
525 struct skge_port *skge = netdev_priv(netdev);
526 skge->msg_enable = value;
527}
528
529static int skge_nway_reset(struct net_device *dev)
530{
531 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400532
533 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
534 return -EINVAL;
535
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800536 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400537 return 0;
538}
539
540static int skge_set_sg(struct net_device *dev, u32 data)
541{
542 struct skge_port *skge = netdev_priv(dev);
543 struct skge_hw *hw = skge->hw;
544
545 if (hw->chip_id == CHIP_ID_GENESIS && data)
546 return -EOPNOTSUPP;
547 return ethtool_op_set_sg(dev, data);
548}
549
550static int skge_set_tx_csum(struct net_device *dev, u32 data)
551{
552 struct skge_port *skge = netdev_priv(dev);
553 struct skge_hw *hw = skge->hw;
554
555 if (hw->chip_id == CHIP_ID_GENESIS && data)
556 return -EOPNOTSUPP;
557
558 return ethtool_op_set_tx_csum(dev, data);
559}
560
561static u32 skge_get_rx_csum(struct net_device *dev)
562{
563 struct skge_port *skge = netdev_priv(dev);
564
565 return skge->rx_csum;
566}
567
568/* Only Yukon supports checksum offload. */
569static int skge_set_rx_csum(struct net_device *dev, u32 data)
570{
571 struct skge_port *skge = netdev_priv(dev);
572
573 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
574 return -EOPNOTSUPP;
575
576 skge->rx_csum = data;
577 return 0;
578}
579
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400580static void skge_get_pauseparam(struct net_device *dev,
581 struct ethtool_pauseparam *ecmd)
582{
583 struct skge_port *skge = netdev_priv(dev);
584
Joe Perches8e95a202009-12-03 07:58:21 +0000585 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
586 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
587 ecmd->tx_pause = (ecmd->rx_pause ||
588 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400589
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700590 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400591}
592
593static int skge_set_pauseparam(struct net_device *dev,
594 struct ethtool_pauseparam *ecmd)
595{
596 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700597 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000598 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400599
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700600 skge_get_pauseparam(dev, &old);
601
602 if (ecmd->autoneg != old.autoneg)
603 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
604 else {
605 if (ecmd->rx_pause && ecmd->tx_pause)
606 skge->flow_control = FLOW_MODE_SYMMETRIC;
607 else if (ecmd->rx_pause && !ecmd->tx_pause)
608 skge->flow_control = FLOW_MODE_SYM_OR_REM;
609 else if (!ecmd->rx_pause && ecmd->tx_pause)
610 skge->flow_control = FLOW_MODE_LOC_SEND;
611 else
612 skge->flow_control = FLOW_MODE_NONE;
613 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400614
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000615 if (netif_running(dev)) {
616 skge_down(dev);
617 err = skge_up(dev);
618 if (err) {
619 dev_close(dev);
620 return err;
621 }
622 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700623
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400624 return 0;
625}
626
627/* Chip internal frequency for clock calculations */
628static inline u32 hwkhz(const struct skge_hw *hw)
629{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700630 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400631}
632
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800633/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400634static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
635{
636 return (ticks * 1000) / hwkhz(hw);
637}
638
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800639/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400640static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
641{
642 return hwkhz(hw) * usec / 1000;
643}
644
645static int skge_get_coalesce(struct net_device *dev,
646 struct ethtool_coalesce *ecmd)
647{
648 struct skge_port *skge = netdev_priv(dev);
649 struct skge_hw *hw = skge->hw;
650 int port = skge->port;
651
652 ecmd->rx_coalesce_usecs = 0;
653 ecmd->tx_coalesce_usecs = 0;
654
655 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
656 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
657 u32 msk = skge_read32(hw, B2_IRQM_MSK);
658
659 if (msk & rxirqmask[port])
660 ecmd->rx_coalesce_usecs = delay;
661 if (msk & txirqmask[port])
662 ecmd->tx_coalesce_usecs = delay;
663 }
664
665 return 0;
666}
667
668/* Note: interrupt timer is per board, but can turn on/off per port */
669static int skge_set_coalesce(struct net_device *dev,
670 struct ethtool_coalesce *ecmd)
671{
672 struct skge_port *skge = netdev_priv(dev);
673 struct skge_hw *hw = skge->hw;
674 int port = skge->port;
675 u32 msk = skge_read32(hw, B2_IRQM_MSK);
676 u32 delay = 25;
677
678 if (ecmd->rx_coalesce_usecs == 0)
679 msk &= ~rxirqmask[port];
680 else if (ecmd->rx_coalesce_usecs < 25 ||
681 ecmd->rx_coalesce_usecs > 33333)
682 return -EINVAL;
683 else {
684 msk |= rxirqmask[port];
685 delay = ecmd->rx_coalesce_usecs;
686 }
687
688 if (ecmd->tx_coalesce_usecs == 0)
689 msk &= ~txirqmask[port];
690 else if (ecmd->tx_coalesce_usecs < 25 ||
691 ecmd->tx_coalesce_usecs > 33333)
692 return -EINVAL;
693 else {
694 msk |= txirqmask[port];
695 delay = min(delay, ecmd->rx_coalesce_usecs);
696 }
697
698 skge_write32(hw, B2_IRQM_MSK, msk);
699 if (msk == 0)
700 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
701 else {
702 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
703 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
704 }
705 return 0;
706}
707
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700708enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
709static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400710{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400711 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700712 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400713
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700714 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700715 if (hw->chip_id == CHIP_ID_GENESIS) {
716 switch (mode) {
717 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700718 if (hw->phy_type == SK_PHY_BCOM)
719 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
720 else {
721 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
722 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
723 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700724 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
725 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
726 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
727 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400728
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700729 case LED_MODE_ON:
730 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
731 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
732
733 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
734 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
735
736 break;
737
738 case LED_MODE_TST:
739 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
740 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
741 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
742
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700743 if (hw->phy_type == SK_PHY_BCOM)
744 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
745 else {
746 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
747 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
748 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
749 }
750
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700751 }
752 } else {
753 switch (mode) {
754 case LED_MODE_OFF:
755 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
756 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
757 PHY_M_LED_MO_DUP(MO_LED_OFF) |
758 PHY_M_LED_MO_10(MO_LED_OFF) |
759 PHY_M_LED_MO_100(MO_LED_OFF) |
760 PHY_M_LED_MO_1000(MO_LED_OFF) |
761 PHY_M_LED_MO_RX(MO_LED_OFF));
762 break;
763 case LED_MODE_ON:
764 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
765 PHY_M_LED_PULS_DUR(PULS_170MS) |
766 PHY_M_LED_BLINK_RT(BLINK_84MS) |
767 PHY_M_LEDC_TX_CTRL |
768 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700769
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700770 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
771 PHY_M_LED_MO_RX(MO_LED_OFF) |
772 (skge->speed == SPEED_100 ?
773 PHY_M_LED_MO_100(MO_LED_ON) : 0));
774 break;
775 case LED_MODE_TST:
776 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
777 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
778 PHY_M_LED_MO_DUP(MO_LED_ON) |
779 PHY_M_LED_MO_10(MO_LED_ON) |
780 PHY_M_LED_MO_100(MO_LED_ON) |
781 PHY_M_LED_MO_1000(MO_LED_ON) |
782 PHY_M_LED_MO_RX(MO_LED_ON));
783 }
784 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700785 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400786}
787
788/* blink LED's for finding board */
789static int skge_phys_id(struct net_device *dev, u32 data)
790{
791 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700792 unsigned long ms;
793 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400794
Stephen Hemminger95566062005-06-27 11:33:02 -0700795 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700796 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
797 else
798 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400799
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700800 while (ms > 0) {
801 skge_led(skge, mode);
802 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400803
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700804 if (msleep_interruptible(BLINK_MS))
805 break;
806 ms -= BLINK_MS;
807 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400808
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700809 /* back to regular LED state */
810 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400811
812 return 0;
813}
814
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700815static int skge_get_eeprom_len(struct net_device *dev)
816{
817 struct skge_port *skge = netdev_priv(dev);
818 u32 reg2;
819
820 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
Joe Perches67777f92010-02-17 15:01:58 +0000821 return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700822}
823
824static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
825{
826 u32 val;
827
828 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
829
830 do {
831 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
832 } while (!(offset & PCI_VPD_ADDR_F));
833
834 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
835 return val;
836}
837
838static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
839{
840 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
841 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
842 offset | PCI_VPD_ADDR_F);
843
844 do {
845 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
846 } while (offset & PCI_VPD_ADDR_F);
847}
848
849static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
850 u8 *data)
851{
852 struct skge_port *skge = netdev_priv(dev);
853 struct pci_dev *pdev = skge->hw->pdev;
854 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
855 int length = eeprom->len;
856 u16 offset = eeprom->offset;
857
858 if (!cap)
859 return -EINVAL;
860
861 eeprom->magic = SKGE_EEPROM_MAGIC;
862
863 while (length > 0) {
864 u32 val = skge_vpd_read(pdev, cap, offset);
865 int n = min_t(int, length, sizeof(val));
866
867 memcpy(data, &val, n);
868 length -= n;
869 data += n;
870 offset += n;
871 }
872 return 0;
873}
874
875static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
876 u8 *data)
877{
878 struct skge_port *skge = netdev_priv(dev);
879 struct pci_dev *pdev = skge->hw->pdev;
880 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
881 int length = eeprom->len;
882 u16 offset = eeprom->offset;
883
884 if (!cap)
885 return -EINVAL;
886
887 if (eeprom->magic != SKGE_EEPROM_MAGIC)
888 return -EINVAL;
889
890 while (length > 0) {
891 u32 val;
892 int n = min_t(int, length, sizeof(val));
893
894 if (n < sizeof(val))
895 val = skge_vpd_read(pdev, cap, offset);
896 memcpy(&val, data, n);
897
898 skge_vpd_write(pdev, cap, offset, val);
899
900 length -= n;
901 data += n;
902 offset += n;
903 }
904 return 0;
905}
906
Jeff Garzik7282d492006-09-13 14:30:00 -0400907static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400908 .get_settings = skge_get_settings,
909 .set_settings = skge_set_settings,
910 .get_drvinfo = skge_get_drvinfo,
911 .get_regs_len = skge_get_regs_len,
912 .get_regs = skge_get_regs,
913 .get_wol = skge_get_wol,
914 .set_wol = skge_set_wol,
915 .get_msglevel = skge_get_msglevel,
916 .set_msglevel = skge_set_msglevel,
917 .nway_reset = skge_nway_reset,
918 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700919 .get_eeprom_len = skge_get_eeprom_len,
920 .get_eeprom = skge_get_eeprom,
921 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400922 .get_ringparam = skge_get_ring_param,
923 .set_ringparam = skge_set_ring_param,
924 .get_pauseparam = skge_get_pauseparam,
925 .set_pauseparam = skge_set_pauseparam,
926 .get_coalesce = skge_get_coalesce,
927 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400928 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400929 .set_tx_csum = skge_set_tx_csum,
930 .get_rx_csum = skge_get_rx_csum,
931 .set_rx_csum = skge_set_rx_csum,
932 .get_strings = skge_get_strings,
933 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700934 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400935 .get_ethtool_stats = skge_get_ethtool_stats,
936};
937
938/*
939 * Allocate ring elements and chain them together
940 * One-to-one association of board descriptors with ring elements
941 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800942static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400943{
944 struct skge_tx_desc *d;
945 struct skge_element *e;
946 int i;
947
Robert P. J. Daycd861282006-12-13 00:34:52 -0800948 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400949 if (!ring->start)
950 return -ENOMEM;
951
952 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
953 e->desc = d;
954 if (i == ring->count - 1) {
955 e->next = ring->start;
956 d->next_offset = base;
957 } else {
958 e->next = e + 1;
959 d->next_offset = base + (i+1) * sizeof(*d);
960 }
961 }
962 ring->to_use = ring->to_clean = ring->start;
963
964 return 0;
965}
966
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700967/* Allocate and setup a new buffer for receiving */
968static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
969 struct sk_buff *skb, unsigned int bufsize)
970{
971 struct skge_rx_desc *rd = e->desc;
972 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400973
974 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
975 PCI_DMA_FROMDEVICE);
976
977 rd->dma_lo = map;
978 rd->dma_hi = map >> 32;
979 e->skb = skb;
980 rd->csum1_start = ETH_HLEN;
981 rd->csum2_start = ETH_HLEN;
982 rd->csum1 = 0;
983 rd->csum2 = 0;
984
985 wmb();
986
987 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000988 dma_unmap_addr_set(e, mapaddr, map);
989 dma_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400990}
991
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700992/* Resume receiving using existing skb,
993 * Note: DMA address is not changed by chip.
994 * MTU not changed while receiver active.
995 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800996static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700997{
998 struct skge_rx_desc *rd = e->desc;
999
1000 rd->csum2 = 0;
1001 rd->csum2_start = ETH_HLEN;
1002
1003 wmb();
1004
1005 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
1006}
1007
1008
1009/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001010static void skge_rx_clean(struct skge_port *skge)
1011{
1012 struct skge_hw *hw = skge->hw;
1013 struct skge_ring *ring = &skge->rx_ring;
1014 struct skge_element *e;
1015
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001016 e = ring->start;
1017 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001018 struct skge_rx_desc *rd = e->desc;
1019 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001020 if (e->skb) {
1021 pci_unmap_single(hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00001022 dma_unmap_addr(e, mapaddr),
1023 dma_unmap_len(e, maplen),
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001024 PCI_DMA_FROMDEVICE);
1025 dev_kfree_skb(e->skb);
1026 e->skb = NULL;
1027 }
1028 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001029}
1030
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001031
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001032/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001033 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001034 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001035static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001036{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001037 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001038 struct skge_ring *ring = &skge->rx_ring;
1039 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001040
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001041 e = ring->start;
1042 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001043 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001044
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001045 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1046 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001047 if (!skb)
1048 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001049
Stephen Hemminger383181a2005-09-19 15:37:16 -07001050 skb_reserve(skb, NET_IP_ALIGN);
1051 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Joe Perches67777f92010-02-17 15:01:58 +00001052 } while ((e = e->next) != ring->start);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001053
1054 ring->to_clean = ring->start;
1055 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001056}
1057
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001058static const char *skge_pause(enum pause_status status)
1059{
Joe Perches67777f92010-02-17 15:01:58 +00001060 switch (status) {
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001061 case FLOW_STAT_NONE:
1062 return "none";
1063 case FLOW_STAT_REM_SEND:
1064 return "rx only";
1065 case FLOW_STAT_LOC_SEND:
1066 return "tx_only";
1067 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1068 return "both";
1069 default:
1070 return "indeterminated";
1071 }
1072}
1073
1074
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001075static void skge_link_up(struct skge_port *skge)
1076{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001077 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001078 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1079
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001080 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001081 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001082
Joe Perchesd7072042010-02-09 11:49:53 +00001083 netif_info(skge, link, skge->netdev,
1084 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1085 skge->speed,
1086 skge->duplex == DUPLEX_FULL ? "full" : "half",
1087 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001088}
1089
1090static void skge_link_down(struct skge_port *skge)
1091{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001092 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001093 netif_carrier_off(skge->netdev);
1094 netif_stop_queue(skge->netdev);
1095
Joe Perchesd7072042010-02-09 11:49:53 +00001096 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001097}
1098
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001099
1100static void xm_link_down(struct skge_hw *hw, int port)
1101{
1102 struct net_device *dev = hw->dev[port];
1103 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001104
Stephen Hemminger501fb722007-10-16 12:15:51 -07001105 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001106
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001107 if (netif_carrier_ok(dev))
1108 skge_link_down(skge);
1109}
1110
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001111static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001112{
1113 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001114
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001115 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001116 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001117
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001118 if (hw->phy_type == SK_PHY_XMAC)
1119 goto ready;
1120
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001121 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001122 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001123 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001124 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001125 }
1126
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001127 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001128 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001129 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001130
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001131 return 0;
1132}
1133
1134static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1135{
1136 u16 v = 0;
1137 if (__xm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001138 pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001139 return v;
1140}
1141
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001142static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001143{
1144 int i;
1145
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001146 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001147 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001148 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001149 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001150 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001151 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001152 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001153
1154 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001155 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001156 for (i = 0; i < PHY_RETRIES; i++) {
1157 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1158 return 0;
1159 udelay(1);
1160 }
1161 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001162}
1163
1164static void genesis_init(struct skge_hw *hw)
1165{
1166 /* set blink source counter */
1167 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1168 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1169
1170 /* configure mac arbiter */
1171 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1172
1173 /* configure mac arbiter timeout values */
1174 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1175 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1176 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1177 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1178
1179 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1180 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1181 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1182 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1183
1184 /* configure packet arbiter timeout */
1185 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1186 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1187 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1188 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1189 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1190}
1191
1192static void genesis_reset(struct skge_hw *hw, int port)
1193{
Joe Perchesb6bc7652010-12-21 02:16:08 -08001194 static const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001195 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001196
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001197 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1198
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001199 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001200 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001201 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001202 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1203 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1204 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001205
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001206 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001207 if (hw->phy_type == SK_PHY_BCOM)
1208 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001209
Stephen Hemminger45bada62005-06-27 11:33:12 -07001210 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001211
1212 /* Flush TX and RX fifo */
1213 reg = xm_read32(hw, port, XM_MODE);
1214 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1215 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001216}
1217
1218
Stephen Hemminger45bada62005-06-27 11:33:12 -07001219/* Convert mode to MII values */
1220static const u16 phy_pause_map[] = {
1221 [FLOW_MODE_NONE] = 0,
1222 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1223 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001224 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001225};
1226
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001227/* special defines for FIBER (88E1011S only) */
1228static const u16 fiber_pause_map[] = {
1229 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1230 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1231 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001232 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001233};
1234
Stephen Hemminger45bada62005-06-27 11:33:12 -07001235
1236/* Check status of Broadcom phy link */
1237static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001238{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001239 struct net_device *dev = hw->dev[port];
1240 struct skge_port *skge = netdev_priv(dev);
1241 u16 status;
1242
1243 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001244 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001245 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1246
Stephen Hemminger45bada62005-06-27 11:33:12 -07001247 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001248 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001249 return;
1250 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001251
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001252 if (skge->autoneg == AUTONEG_ENABLE) {
1253 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001254
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001255 if (!(status & PHY_ST_AN_OVER))
1256 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001257
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001258 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1259 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001260 netdev_notice(dev, "remote fault\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001261 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001262 }
1263
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001264 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1265
1266 /* Check Duplex mismatch */
1267 switch (aux & PHY_B_AS_AN_RES_MSK) {
1268 case PHY_B_RES_1000FD:
1269 skge->duplex = DUPLEX_FULL;
1270 break;
1271 case PHY_B_RES_1000HD:
1272 skge->duplex = DUPLEX_HALF;
1273 break;
1274 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001275 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001276 return;
1277 }
1278
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001279 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1280 switch (aux & PHY_B_AS_PAUSE_MSK) {
1281 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001282 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001283 break;
1284 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001285 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001286 break;
1287 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001288 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001289 break;
1290 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001291 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001292 }
1293 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001294 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001295
1296 if (!netif_carrier_ok(dev))
1297 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001298}
1299
1300/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1301 * Phy on for 100 or 10Mbit operation
1302 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001303static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001304{
1305 struct skge_hw *hw = skge->hw;
1306 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001307 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001308 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001309
1310 /* magic workaround patterns for Broadcom */
1311 static const struct {
1312 u16 reg;
1313 u16 val;
1314 } A1hack[] = {
1315 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1316 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1317 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1318 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1319 }, C0hack[] = {
1320 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1321 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1322 };
1323
Stephen Hemminger45bada62005-06-27 11:33:12 -07001324 /* read Id from external PHY (all have the same address) */
1325 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1326
1327 /* Optimize MDIO transfer by suppressing preamble. */
1328 r = xm_read16(hw, port, XM_MMU_CMD);
1329 r |= XM_MMU_NO_PRE;
Joe Perches67777f92010-02-17 15:01:58 +00001330 xm_write16(hw, port, XM_MMU_CMD, r);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001331
Stephen Hemminger2c668512005-07-22 16:26:07 -07001332 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001333 case PHY_BCOM_ID1_C0:
1334 /*
1335 * Workaround BCOM Errata for the C0 type.
1336 * Write magic patterns to reserved registers.
1337 */
1338 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1339 xm_phy_write(hw, port,
1340 C0hack[i].reg, C0hack[i].val);
1341
1342 break;
1343 case PHY_BCOM_ID1_A1:
1344 /*
1345 * Workaround BCOM Errata for the A1 type.
1346 * Write magic patterns to reserved registers.
1347 */
1348 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1349 xm_phy_write(hw, port,
1350 A1hack[i].reg, A1hack[i].val);
1351 break;
1352 }
1353
1354 /*
1355 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1356 * Disable Power Management after reset.
1357 */
1358 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1359 r |= PHY_B_AC_DIS_PM;
1360 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1361
1362 /* Dummy read */
1363 xm_read16(hw, port, XM_ISRC);
1364
1365 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1366 ctl = PHY_CT_SP1000; /* always 1000mbit */
1367
1368 if (skge->autoneg == AUTONEG_ENABLE) {
1369 /*
1370 * Workaround BCOM Errata #1 for the C5 type.
1371 * 1000Base-T Link Acquisition Failure in Slave Mode
1372 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1373 */
1374 u16 adv = PHY_B_1000C_RD;
1375 if (skge->advertising & ADVERTISED_1000baseT_Half)
1376 adv |= PHY_B_1000C_AHD;
1377 if (skge->advertising & ADVERTISED_1000baseT_Full)
1378 adv |= PHY_B_1000C_AFD;
1379 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1380
1381 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1382 } else {
1383 if (skge->duplex == DUPLEX_FULL)
1384 ctl |= PHY_CT_DUP_MD;
1385 /* Force to slave */
1386 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1387 }
1388
1389 /* Set autonegotiation pause parameters */
1390 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1391 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1392
1393 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001394 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001395 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1396 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1397
1398 ext |= PHY_B_PEC_HIGH_LA;
1399
1400 }
1401
1402 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1403 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1404
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001405 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001406 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001407}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001408
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001409static void xm_phy_init(struct skge_port *skge)
1410{
1411 struct skge_hw *hw = skge->hw;
1412 int port = skge->port;
1413 u16 ctrl = 0;
1414
1415 if (skge->autoneg == AUTONEG_ENABLE) {
1416 if (skge->advertising & ADVERTISED_1000baseT_Half)
1417 ctrl |= PHY_X_AN_HD;
1418 if (skge->advertising & ADVERTISED_1000baseT_Full)
1419 ctrl |= PHY_X_AN_FD;
1420
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001421 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001422
1423 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1424
1425 /* Restart Auto-negotiation */
1426 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1427 } else {
1428 /* Set DuplexMode in Config register */
1429 if (skge->duplex == DUPLEX_FULL)
1430 ctrl |= PHY_CT_DUP_MD;
1431 /*
1432 * Do NOT enable Auto-negotiation here. This would hold
1433 * the link down because no IDLEs are transmitted
1434 */
1435 }
1436
1437 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1438
1439 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001440 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001441}
1442
Stephen Hemminger501fb722007-10-16 12:15:51 -07001443static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001444{
1445 struct skge_port *skge = netdev_priv(dev);
1446 struct skge_hw *hw = skge->hw;
1447 int port = skge->port;
1448 u16 status;
1449
1450 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001451 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001452 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1453
1454 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001455 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001456 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001457 }
1458
1459 if (skge->autoneg == AUTONEG_ENABLE) {
1460 u16 lpa, res;
1461
1462 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001463 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001464
1465 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1466 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001467 netdev_notice(dev, "remote fault\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001468 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001469 }
1470
1471 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1472
1473 /* Check Duplex mismatch */
1474 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1475 case PHY_X_RS_FD:
1476 skge->duplex = DUPLEX_FULL;
1477 break;
1478 case PHY_X_RS_HD:
1479 skge->duplex = DUPLEX_HALF;
1480 break;
1481 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001482 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001483 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001484 }
1485
1486 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001487 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1488 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1489 (lpa & PHY_X_P_SYM_MD))
1490 skge->flow_status = FLOW_STAT_SYMMETRIC;
1491 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1492 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1493 /* Enable PAUSE receive, disable PAUSE transmit */
1494 skge->flow_status = FLOW_STAT_REM_SEND;
1495 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1496 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1497 /* Disable PAUSE receive, enable PAUSE transmit */
1498 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001499 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001500 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001501
1502 skge->speed = SPEED_1000;
1503 }
1504
1505 if (!netif_carrier_ok(dev))
1506 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001507 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001508}
1509
1510/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001511 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001512 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001513 * get an interrupt when carrier is detected, need to poll for
1514 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001515 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001516static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001517{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001518 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001519 struct net_device *dev = skge->netdev;
Joe Perches67777f92010-02-17 15:01:58 +00001520 struct skge_hw *hw = skge->hw;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001521 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001522 int i;
1523 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001524
1525 if (!netif_running(dev))
1526 return;
1527
Stephen Hemminger501fb722007-10-16 12:15:51 -07001528 spin_lock_irqsave(&hw->phy_lock, flags);
1529
1530 /*
1531 * Verify that the link by checking GPIO register three times.
1532 * This pin has the signal from the link_sync pin connected to it.
1533 */
1534 for (i = 0; i < 3; i++) {
1535 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1536 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001537 }
1538
Joe Perches67777f92010-02-17 15:01:58 +00001539 /* Re-enable interrupt to detect link down */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001540 if (xm_check_link(dev)) {
1541 u16 msk = xm_read16(hw, port, XM_IMSK);
1542 msk &= ~XM_IS_INP_ASS;
1543 xm_write16(hw, port, XM_IMSK, msk);
1544 xm_read16(hw, port, XM_ISRC);
1545 } else {
1546link_down:
1547 mod_timer(&skge->link_timer,
1548 round_jiffies(jiffies + LINK_HZ));
1549 }
1550 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001551}
1552
1553static void genesis_mac_init(struct skge_hw *hw, int port)
1554{
1555 struct net_device *dev = hw->dev[port];
1556 struct skge_port *skge = netdev_priv(dev);
1557 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1558 int i;
1559 u32 r;
Joe Perchesb6bc7652010-12-21 02:16:08 -08001560 static const u8 zero[6] = { 0 };
Stephen Hemminger45bada62005-06-27 11:33:12 -07001561
Stephen Hemminger07811912006-02-22 10:28:34 -08001562 for (i = 0; i < 10; i++) {
1563 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1564 MFF_SET_MAC_RST);
1565 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1566 goto reset_ok;
1567 udelay(1);
1568 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001569
Joe Perchesf15063c2010-02-17 15:01:57 +00001570 netdev_warn(dev, "genesis reset failed\n");
Stephen Hemminger07811912006-02-22 10:28:34 -08001571
1572 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001573 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001574 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001575
1576 /*
1577 * Perform additional initialization for external PHYs,
1578 * namely for the 1000baseTX cards that use the XMAC's
1579 * GMII mode.
1580 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001581 if (hw->phy_type != SK_PHY_XMAC) {
1582 /* Take external Phy out of reset */
1583 r = skge_read32(hw, B2_GP_IO);
1584 if (port == 0)
1585 r |= GP_DIR_0|GP_IO_0;
1586 else
1587 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001588
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001589 skge_write32(hw, B2_GP_IO, r);
1590
1591 /* Enable GMII interface */
1592 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1593 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001594
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001595
Joe Perches67777f92010-02-17 15:01:58 +00001596 switch (hw->phy_type) {
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001597 case SK_PHY_XMAC:
1598 xm_phy_init(skge);
1599 break;
1600 case SK_PHY_BCOM:
1601 bcom_phy_init(skge);
1602 bcom_check_link(hw, port);
1603 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001604
Stephen Hemminger45bada62005-06-27 11:33:12 -07001605 /* Set Station Address */
1606 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001607
Stephen Hemminger45bada62005-06-27 11:33:12 -07001608 /* We don't use match addresses so clear */
1609 for (i = 1; i < 16; i++)
1610 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001611
Stephen Hemminger07811912006-02-22 10:28:34 -08001612 /* Clear MIB counters */
1613 xm_write16(hw, port, XM_STAT_CMD,
1614 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1615 /* Clear two times according to Errata #3 */
1616 xm_write16(hw, port, XM_STAT_CMD,
1617 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1618
Stephen Hemminger45bada62005-06-27 11:33:12 -07001619 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1620 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001621
1622 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001623 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1624 if (jumbo)
1625 r |= XM_RX_BIG_PK_OK;
1626
1627 if (skge->duplex == DUPLEX_HALF) {
1628 /*
1629 * If in manual half duplex mode the other side might be in
1630 * full duplex mode, so ignore if a carrier extension is not seen
1631 * on frames received
1632 */
1633 r |= XM_RX_DIS_CEXT;
1634 }
1635 xm_write16(hw, port, XM_RX_CMD, r);
1636
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001637 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001638 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1639
Stephen Hemminger485982a2007-11-26 11:54:52 -08001640 /* Increase threshold for jumbo frames on dual port */
1641 if (hw->ports > 1 && jumbo)
1642 xm_write16(hw, port, XM_TX_THR, 1020);
1643 else
1644 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001645
1646 /*
1647 * Enable the reception of all error frames. This is is
1648 * a necessary evil due to the design of the XMAC. The
1649 * XMAC's receive FIFO is only 8K in size, however jumbo
1650 * frames can be up to 9000 bytes in length. When bad
1651 * frame filtering is enabled, the XMAC's RX FIFO operates
1652 * in 'store and forward' mode. For this to work, the
1653 * entire frame has to fit into the FIFO, but that means
1654 * that jumbo frames larger than 8192 bytes will be
1655 * truncated. Disabling all bad frame filtering causes
1656 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001657 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001658 * RX FIFO as soon as the FIFO threshold is reached.
1659 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001660 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001661
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001662
1663 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001664 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1665 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1666 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001667 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001668 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1669
1670 /*
1671 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1672 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1673 * and 'Octets Tx OK Hi Cnt Ov'.
1674 */
1675 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001676
1677 /* Configure MAC arbiter */
1678 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1679
1680 /* configure timeout values */
1681 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1682 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1683 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1684 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1685
1686 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1687 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1688 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1689 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1690
1691 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001692 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1693 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1694 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001695
1696 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001697 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1698 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1699 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001700
Stephen Hemminger45bada62005-06-27 11:33:12 -07001701 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001702 /* Enable frame flushing if jumbo frames used */
Joe Perches67777f92010-02-17 15:01:58 +00001703 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001704 } else {
1705 /* enable timeout timers if normal frames */
1706 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001707 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001708 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001709}
1710
1711static void genesis_stop(struct skge_port *skge)
1712{
1713 struct skge_hw *hw = skge->hw;
1714 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001715 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001716 u16 cmd;
1717
Joe Perches67777f92010-02-17 15:01:58 +00001718 /* Disable Tx and Rx */
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001719 cmd = xm_read16(hw, port, XM_MMU_CMD);
1720 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1721 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001722
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001723 genesis_reset(hw, port);
1724
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001725 /* Clear Tx packet arbiter timeout IRQ */
1726 skge_write16(hw, B3_PA_CTRL,
1727 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1728
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001729 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001730 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1731 do {
1732 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1733 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1734 break;
1735 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001736
1737 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001738 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001739 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001740 if (port == 0) {
1741 reg |= GP_DIR_0;
1742 reg &= ~GP_IO_0;
1743 } else {
1744 reg |= GP_DIR_2;
1745 reg &= ~GP_IO_2;
1746 }
1747 skge_write32(hw, B2_GP_IO, reg);
1748 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749 }
1750
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001751 xm_write16(hw, port, XM_MMU_CMD,
1752 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001753 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1754
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001755 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001756}
1757
1758
1759static void genesis_get_stats(struct skge_port *skge, u64 *data)
1760{
1761 struct skge_hw *hw = skge->hw;
1762 int port = skge->port;
1763 int i;
1764 unsigned long timeout = jiffies + HZ;
1765
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001766 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001767 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1768
1769 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001770 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001771 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1772 if (time_after(jiffies, timeout))
1773 break;
1774 udelay(10);
1775 }
1776
1777 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001778 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1779 | xm_read32(hw, port, XM_TXO_OK_LO);
1780 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1781 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001782
1783 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001784 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001785}
1786
1787static void genesis_mac_intr(struct skge_hw *hw, int port)
1788{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001789 struct net_device *dev = hw->dev[port];
1790 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001791 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001792
Joe Perchesd7072042010-02-09 11:49:53 +00001793 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1794 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001795
Stephen Hemminger501fb722007-10-16 12:15:51 -07001796 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
Joe Perches67777f92010-02-17 15:01:58 +00001797 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001798 mod_timer(&skge->link_timer, jiffies + 1);
1799 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001800
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001801 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001802 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001803 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001804 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001805}
1806
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001807static void genesis_link_up(struct skge_port *skge)
1808{
1809 struct skge_hw *hw = skge->hw;
1810 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001811 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001812 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001813
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001814 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815
1816 /*
1817 * enabling pause frame reception is required for 1000BT
1818 * because the XMAC is not reset if the link is going down
1819 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001820 if (skge->flow_status == FLOW_STAT_NONE ||
1821 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001822 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001823 cmd |= XM_MMU_IGN_PF;
1824 else
1825 /* Enable Pause Frame Reception */
1826 cmd &= ~XM_MMU_IGN_PF;
1827
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001828 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001829
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001830 mode = xm_read32(hw, port, XM_MODE);
Joe Perches67777f92010-02-17 15:01:58 +00001831 if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001832 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001833 /*
1834 * Configure Pause Frame Generation
1835 * Use internal and external Pause Frame Generation.
1836 * Sending pause frames is edge triggered.
1837 * Send a Pause frame with the maximum pause time if
1838 * internal oder external FIFO full condition occurs.
1839 * Send a zero pause time frame to re-start transmission.
1840 */
1841 /* XM_PAUSE_DA = '010000C28001' (default) */
1842 /* XM_MAC_PTIME = 0xffff (maximum) */
1843 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001844 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001845
1846 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001847 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001848 } else {
1849 /*
1850 * disable pause frame generation is required for 1000BT
1851 * because the XMAC is not reset if the link is going down
1852 */
1853 /* Disable Pause Mode in Mode Register */
1854 mode &= ~XM_PAUSE_MODE;
1855
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001856 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001857 }
1858
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001859 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001860
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001861 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001862 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001863 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001864 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001865
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001866 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001867
1868 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001869 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001870 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001871 cmd |= XM_MMU_GMII_FD;
1872
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001873 /*
1874 * Workaround BCOM Errata (#10523) for all BCom Phys
1875 * Enable Power Management after link up
1876 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001877 if (hw->phy_type == SK_PHY_BCOM) {
1878 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1879 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1880 & ~PHY_B_AC_DIS_PM);
1881 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1882 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001883
1884 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001885 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001886 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1887 skge_link_up(skge);
1888}
1889
1890
Stephen Hemminger45bada62005-06-27 11:33:12 -07001891static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001892{
1893 struct skge_hw *hw = skge->hw;
1894 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001895 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001896
Stephen Hemminger45bada62005-06-27 11:33:12 -07001897 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001898 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1899 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001900
1901 if (isrc & PHY_B_IS_PSE)
Joe Perchesf15063c2010-02-17 15:01:57 +00001902 pr_err("%s: uncorrectable pair swap error\n",
Stephen Hemminger45bada62005-06-27 11:33:12 -07001903 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001904
1905 /* Workaround BCom Errata:
1906 * enable and disable loopback mode if "NO HCD" occurs.
1907 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001908 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001909 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1910 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001911 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001912 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001913 ctrl & ~PHY_CT_LOOP);
1914 }
1915
Stephen Hemminger45bada62005-06-27 11:33:12 -07001916 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1917 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001918
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001919}
1920
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001921static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1922{
1923 int i;
1924
1925 gma_write16(hw, port, GM_SMI_DATA, val);
1926 gma_write16(hw, port, GM_SMI_CTRL,
1927 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1928 for (i = 0; i < PHY_RETRIES; i++) {
1929 udelay(1);
1930
1931 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1932 return 0;
1933 }
1934
Joe Perchesf15063c2010-02-17 15:01:57 +00001935 pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001936 return -EIO;
1937}
1938
1939static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1940{
1941 int i;
1942
1943 gma_write16(hw, port, GM_SMI_CTRL,
1944 GM_SMI_CT_PHY_AD(hw->phy_addr)
1945 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1946
1947 for (i = 0; i < PHY_RETRIES; i++) {
1948 udelay(1);
1949 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1950 goto ready;
1951 }
1952
1953 return -ETIMEDOUT;
1954 ready:
1955 *val = gma_read16(hw, port, GM_SMI_DATA);
1956 return 0;
1957}
1958
1959static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1960{
1961 u16 v = 0;
1962 if (__gm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001963 pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001964 return v;
1965}
1966
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001967/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001968static void yukon_init(struct skge_hw *hw, int port)
1969{
1970 struct skge_port *skge = netdev_priv(hw->dev[port]);
1971 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001972
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001973 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001974 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001975
1976 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1977 PHY_M_EC_MAC_S_MSK);
1978 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1979
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001980 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001981
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001982 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001983 }
1984
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001985 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001986 if (skge->autoneg == AUTONEG_DISABLE)
1987 ctrl &= ~PHY_CT_ANE;
1988
1989 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001990 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001991
1992 ctrl = 0;
1993 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001994 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001995
1996 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001997 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001998 if (skge->advertising & ADVERTISED_1000baseT_Full)
1999 ct1000 |= PHY_M_1000C_AFD;
2000 if (skge->advertising & ADVERTISED_1000baseT_Half)
2001 ct1000 |= PHY_M_1000C_AHD;
2002 if (skge->advertising & ADVERTISED_100baseT_Full)
2003 adv |= PHY_M_AN_100_FD;
2004 if (skge->advertising & ADVERTISED_100baseT_Half)
2005 adv |= PHY_M_AN_100_HD;
2006 if (skge->advertising & ADVERTISED_10baseT_Full)
2007 adv |= PHY_M_AN_10_FD;
2008 if (skge->advertising & ADVERTISED_10baseT_Half)
2009 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002010
Stephen Hemminger4b67be92006-10-05 15:49:51 -07002011 /* Set Flow-control capabilities */
2012 adv |= phy_pause_map[skge->flow_control];
2013 } else {
2014 if (skge->advertising & ADVERTISED_1000baseT_Full)
2015 adv |= PHY_M_AN_1000X_AFD;
2016 if (skge->advertising & ADVERTISED_1000baseT_Half)
2017 adv |= PHY_M_AN_1000X_AHD;
2018
2019 adv |= fiber_pause_map[skge->flow_control];
2020 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07002021
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002022 /* Restart Auto-negotiation */
2023 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
2024 } else {
2025 /* forced speed/duplex settings */
2026 ct1000 = PHY_M_1000C_MSE;
2027
2028 if (skge->duplex == DUPLEX_FULL)
2029 ctrl |= PHY_CT_DUP_MD;
2030
2031 switch (skge->speed) {
2032 case SPEED_1000:
2033 ctrl |= PHY_CT_SP1000;
2034 break;
2035 case SPEED_100:
2036 ctrl |= PHY_CT_SP100;
2037 break;
2038 }
2039
2040 ctrl |= PHY_CT_RESET;
2041 }
2042
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002043 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002044
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002045 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2046 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002047
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002048 /* Enable phy interrupt on autonegotiation complete (or link up) */
2049 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002050 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002051 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002052 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002053}
2054
2055static void yukon_reset(struct skge_hw *hw, int port)
2056{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002057 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2058 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2059 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2060 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2061 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002062
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002063 gma_write16(hw, port, GM_RX_CTRL,
2064 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002065 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2066}
2067
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002068/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2069static int is_yukon_lite_a0(struct skge_hw *hw)
2070{
2071 u32 reg;
2072 int ret;
2073
2074 if (hw->chip_id != CHIP_ID_YUKON)
2075 return 0;
2076
2077 reg = skge_read32(hw, B2_FAR);
2078 skge_write8(hw, B2_FAR + 3, 0xff);
2079 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2080 skge_write32(hw, B2_FAR, reg);
2081 return ret;
2082}
2083
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002084static void yukon_mac_init(struct skge_hw *hw, int port)
2085{
2086 struct skge_port *skge = netdev_priv(hw->dev[port]);
2087 int i;
2088 u32 reg;
2089 const u8 *addr = hw->dev[port]->dev_addr;
2090
2091 /* WA code for COMA mode -- set PHY reset */
2092 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002093 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2094 reg = skge_read32(hw, B2_GP_IO);
2095 reg |= GP_DIR_9 | GP_IO_9;
2096 skge_write32(hw, B2_GP_IO, reg);
2097 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002098
2099 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002100 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2101 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002102
2103 /* WA code for COMA mode -- clear PHY reset */
2104 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002105 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2106 reg = skge_read32(hw, B2_GP_IO);
2107 reg |= GP_DIR_9;
2108 reg &= ~GP_IO_9;
2109 skge_write32(hw, B2_GP_IO, reg);
2110 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002111
2112 /* Set hardware config mode */
2113 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2114 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002115 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002116
2117 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002118 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2119 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2120 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002121
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002122 if (skge->autoneg == AUTONEG_DISABLE) {
2123 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002124 gma_write16(hw, port, GM_GP_CTRL,
2125 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002126
2127 switch (skge->speed) {
2128 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002129 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002130 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002131 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002132 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002133 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002134 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002135 break;
2136 case SPEED_10:
2137 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2138 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002139 }
2140
2141 if (skge->duplex == DUPLEX_FULL)
2142 reg |= GM_GPCR_DUP_FULL;
2143 } else
2144 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002145
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002146 switch (skge->flow_control) {
2147 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002148 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002149 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2150 break;
2151 case FLOW_MODE_LOC_SEND:
2152 /* disable Rx flow-control */
2153 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002154 break;
2155 case FLOW_MODE_SYMMETRIC:
2156 case FLOW_MODE_SYM_OR_REM:
2157 /* enable Tx & Rx flow-control */
2158 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002159 }
2160
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002161 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002162 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002163
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002165
2166 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002167 reg = gma_read16(hw, port, GM_PHY_ADDR);
2168 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169
2170 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002171 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2172 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002173
2174 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002175 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002176
2177 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002178 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002179 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2180
2181 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002182 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002183
2184 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002185 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002186 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2187 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2188 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2189
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002190 /* configure the Serial Mode Register */
2191 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2192 | GM_SMOD_VLAN_ENA
2193 | IPG_DATA_VAL(IPG_DATA_DEF);
2194
2195 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002196 reg |= GM_SMOD_JUMBO_ENA;
2197
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002198 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002199
2200 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002201 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002202 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002203 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002204
2205 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002206 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2207 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2208 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002209
2210 /* Initialize Mac Fifo */
2211
2212 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002213 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002214 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002215
2216 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2217 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002218 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002219
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002220 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2221 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002222 /*
2223 * because Pause Packet Truncation in GMAC is not working
2224 * we have to increase the Flush Threshold to 64 bytes
2225 * in order to flush pause packets in Rx FIFO on Yukon-1
2226 */
2227 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002228
2229 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002230 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2231 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002232}
2233
Stephen Hemminger355ec572005-11-08 10:33:43 -08002234/* Go into power down mode */
2235static void yukon_suspend(struct skge_hw *hw, int port)
2236{
2237 u16 ctrl;
2238
2239 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2240 ctrl |= PHY_M_PC_POL_R_DIS;
2241 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2242
2243 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2244 ctrl |= PHY_CT_RESET;
2245 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2246
2247 /* switch IEEE compatible power down mode on */
2248 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2249 ctrl |= PHY_CT_PDOWN;
2250 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2251}
2252
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002253static void yukon_stop(struct skge_port *skge)
2254{
2255 struct skge_hw *hw = skge->hw;
2256 int port = skge->port;
2257
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002258 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2259 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002260
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002261 gma_write16(hw, port, GM_GP_CTRL,
2262 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002263 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002264 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002265
Stephen Hemminger355ec572005-11-08 10:33:43 -08002266 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002267
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002268 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002269 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2270 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002271}
2272
2273static void yukon_get_stats(struct skge_port *skge, u64 *data)
2274{
2275 struct skge_hw *hw = skge->hw;
2276 int port = skge->port;
2277 int i;
2278
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002279 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2280 | gma_read32(hw, port, GM_TXO_OK_LO);
2281 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2282 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002283
2284 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002285 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002286 skge_stats[i].gma_offset);
2287}
2288
2289static void yukon_mac_intr(struct skge_hw *hw, int port)
2290{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002291 struct net_device *dev = hw->dev[port];
2292 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002293 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002294
Joe Perchesd7072042010-02-09 11:49:53 +00002295 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2296 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002297
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002298 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002299 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002300 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002301 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002302
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002303 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002304 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002305 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002306 }
2307
2308}
2309
2310static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2311{
Stephen Hemminger95566062005-06-27 11:33:02 -07002312 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002313 case PHY_M_PS_SPEED_1000:
2314 return SPEED_1000;
2315 case PHY_M_PS_SPEED_100:
2316 return SPEED_100;
2317 default:
2318 return SPEED_10;
2319 }
2320}
2321
2322static void yukon_link_up(struct skge_port *skge)
2323{
2324 struct skge_hw *hw = skge->hw;
2325 int port = skge->port;
2326 u16 reg;
2327
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002328 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002329 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002330
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002331 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002332 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2333 reg |= GM_GPCR_DUP_FULL;
2334
2335 /* enable Rx/Tx */
2336 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002337 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002338
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002339 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002340 skge_link_up(skge);
2341}
2342
2343static void yukon_link_down(struct skge_port *skge)
2344{
2345 struct skge_hw *hw = skge->hw;
2346 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002347 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002348
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002349 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2350 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2351 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002352
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002353 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2354 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2355 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002356 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002357 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002358 }
2359
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002360 skge_link_down(skge);
2361
2362 yukon_init(hw, port);
2363}
2364
2365static void yukon_phy_intr(struct skge_port *skge)
2366{
2367 struct skge_hw *hw = skge->hw;
2368 int port = skge->port;
2369 const char *reason = NULL;
2370 u16 istatus, phystat;
2371
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002372 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2373 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002374
Joe Perchesd7072042010-02-09 11:49:53 +00002375 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2376 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002377
2378 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002379 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002380 & PHY_M_AN_RF) {
2381 reason = "remote fault";
2382 goto failed;
2383 }
2384
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002385 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002386 reason = "master/slave fault";
2387 goto failed;
2388 }
2389
2390 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2391 reason = "speed/duplex";
2392 goto failed;
2393 }
2394
2395 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2396 ? DUPLEX_FULL : DUPLEX_HALF;
2397 skge->speed = yukon_speed(hw, phystat);
2398
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002399 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2400 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2401 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002402 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002403 break;
2404 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002405 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002406 break;
2407 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002408 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002409 break;
2410 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002411 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002412 }
2413
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002414 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002415 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002416 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002417 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002418 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002419 yukon_link_up(skge);
2420 return;
2421 }
2422
2423 if (istatus & PHY_M_IS_LSP_CHANGE)
2424 skge->speed = yukon_speed(hw, phystat);
2425
2426 if (istatus & PHY_M_IS_DUP_CHANGE)
2427 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2428 if (istatus & PHY_M_IS_LST_CHANGE) {
2429 if (phystat & PHY_M_PS_LINK_UP)
2430 yukon_link_up(skge);
2431 else
2432 yukon_link_down(skge);
2433 }
2434 return;
2435 failed:
Joe Perchesf15063c2010-02-17 15:01:57 +00002436 pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002437
2438 /* XXX restart autonegotiation? */
2439}
2440
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002441static void skge_phy_reset(struct skge_port *skge)
2442{
2443 struct skge_hw *hw = skge->hw;
2444 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002445 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002446
2447 netif_stop_queue(skge->netdev);
2448 netif_carrier_off(skge->netdev);
2449
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002450 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002451 if (hw->chip_id == CHIP_ID_GENESIS) {
2452 genesis_reset(hw, port);
2453 genesis_mac_init(hw, port);
2454 } else {
2455 yukon_reset(hw, port);
2456 yukon_init(hw, port);
2457 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002458 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002459
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002460 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002461}
2462
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002463/* Basic MII support */
2464static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2465{
2466 struct mii_ioctl_data *data = if_mii(ifr);
2467 struct skge_port *skge = netdev_priv(dev);
2468 struct skge_hw *hw = skge->hw;
2469 int err = -EOPNOTSUPP;
2470
2471 if (!netif_running(dev))
2472 return -ENODEV; /* Phy still in reset */
2473
Joe Perches67777f92010-02-17 15:01:58 +00002474 switch (cmd) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002475 case SIOCGMIIPHY:
2476 data->phy_id = hw->phy_addr;
2477
2478 /* fallthru */
2479 case SIOCGMIIREG: {
2480 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002481 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002482 if (hw->chip_id == CHIP_ID_GENESIS)
2483 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2484 else
2485 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002486 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002487 data->val_out = val;
2488 break;
2489 }
2490
2491 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002492 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002493 if (hw->chip_id == CHIP_ID_GENESIS)
2494 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2495 data->val_in);
2496 else
2497 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2498 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002499 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002500 break;
2501 }
2502 return err;
2503}
2504
Linus Torvalds279e1da2007-11-15 08:44:36 -08002505static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002506{
2507 u32 end;
2508
Linus Torvalds279e1da2007-11-15 08:44:36 -08002509 start /= 8;
2510 len /= 8;
2511 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002512
2513 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2514 skge_write32(hw, RB_ADDR(q, RB_START), start);
2515 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2516 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002517 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002518
2519 if (q == Q_R1 || q == Q_R2) {
2520 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002521 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2522 start + (2*len)/3);
2523 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2524 start + (len/3));
2525 } else {
2526 /* Enable store & forward on Tx queue's because
2527 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2528 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002529 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002530 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002531
2532 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2533}
2534
2535/* Setup Bus Memory Interface */
2536static void skge_qset(struct skge_port *skge, u16 q,
2537 const struct skge_element *e)
2538{
2539 struct skge_hw *hw = skge->hw;
2540 u32 watermark = 0x600;
2541 u64 base = skge->dma + (e->desc - skge->mem);
2542
2543 /* optimization to reduce window on 32bit/33mhz */
2544 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2545 watermark /= 2;
2546
2547 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2548 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2549 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2550 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2551}
2552
2553static int skge_up(struct net_device *dev)
2554{
2555 struct skge_port *skge = netdev_priv(dev);
2556 struct skge_hw *hw = skge->hw;
2557 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002558 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002559 size_t rx_size, tx_size;
2560 int err;
2561
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002562 if (!is_valid_ether_addr(dev->dev_addr))
2563 return -EINVAL;
2564
Joe Perchesd7072042010-02-09 11:49:53 +00002565 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002566
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002567 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002568 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002569 else
2570 skge->rx_buf_size = RX_BUF_SIZE;
2571
2572
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002573 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2574 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2575 skge->mem_size = tx_size + rx_size;
2576 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2577 if (!skge->mem)
2578 return -ENOMEM;
2579
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002580 BUG_ON(skge->dma & 7);
2581
2582 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002583 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002584 err = -EINVAL;
2585 goto free_pci_mem;
2586 }
2587
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002588 memset(skge->mem, 0, skge->mem_size);
2589
Stephen Hemminger203babb2006-03-21 10:57:05 -08002590 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2591 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002592 goto free_pci_mem;
2593
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002594 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002595 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002596 goto free_rx_ring;
2597
Stephen Hemminger203babb2006-03-21 10:57:05 -08002598 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2599 skge->dma + rx_size);
2600 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002601 goto free_rx_ring;
2602
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002603 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002604 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002605 if (hw->chip_id == CHIP_ID_GENESIS)
2606 genesis_mac_init(hw, port);
2607 else
2608 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002609 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002610
Stephen Hemminger29816d92007-11-26 11:54:48 -08002611 /* Configure RAMbuffers - equally between ports and tx/rx */
2612 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002613 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002614
Linus Torvalds279e1da2007-11-15 08:44:36 -08002615 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002616 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002617
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002618 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002619 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002620 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2621
2622 /* Start receiver BMU */
2623 wmb();
2624 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002625 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002626
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002627 spin_lock_irq(&hw->hw_lock);
2628 hw->intr_mask |= portmask[port];
2629 skge_write32(hw, B0_IMSK, hw->intr_mask);
2630 spin_unlock_irq(&hw->hw_lock);
2631
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002632 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002633 return 0;
2634
2635 free_rx_ring:
2636 skge_rx_clean(skge);
2637 kfree(skge->rx_ring.start);
2638 free_pci_mem:
2639 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002640 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002641
2642 return err;
2643}
2644
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002645/* stop receiver */
2646static void skge_rx_stop(struct skge_hw *hw, int port)
2647{
2648 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2649 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2650 RB_RST_SET|RB_DIS_OP_MD);
2651 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2652}
2653
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002654static int skge_down(struct net_device *dev)
2655{
2656 struct skge_port *skge = netdev_priv(dev);
2657 struct skge_hw *hw = skge->hw;
2658 int port = skge->port;
2659
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002660 if (skge->mem == NULL)
2661 return 0;
2662
Joe Perchesd7072042010-02-09 11:49:53 +00002663 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002664
Michal Schmidtd119b392009-04-14 15:16:55 -07002665 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002666
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002667 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002668 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002669
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002670 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002671 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002672
2673 spin_lock_irq(&hw->hw_lock);
2674 hw->intr_mask &= ~portmask[port];
2675 skge_write32(hw, B0_IMSK, hw->intr_mask);
2676 spin_unlock_irq(&hw->hw_lock);
2677
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002678 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2679 if (hw->chip_id == CHIP_ID_GENESIS)
2680 genesis_stop(skge);
2681 else
2682 yukon_stop(skge);
2683
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002684 /* Stop transmitter */
2685 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2686 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2687 RB_RST_SET|RB_DIS_OP_MD);
2688
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002689
2690 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002691 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002692 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2693
2694 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002695 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2696 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002697
2698 /* Reset PCI FIFO */
2699 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2700 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2701
2702 /* Reset the RAM Buffer async Tx queue */
2703 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002704
2705 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002706
2707 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002708 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2709 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002710 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002711 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2712 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002713 }
2714
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002715 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002716
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002717 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002718 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002719 netif_tx_unlock_bh(dev);
2720
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002721 skge_rx_clean(skge);
2722
2723 kfree(skge->rx_ring.start);
2724 kfree(skge->tx_ring.start);
2725 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002726 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002727 return 0;
2728}
2729
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002730static inline int skge_avail(const struct skge_ring *ring)
2731{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002732 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002733 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2734 + (ring->to_clean - ring->to_use) - 1;
2735}
2736
Stephen Hemminger613573252009-08-31 19:50:58 +00002737static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2738 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002739{
2740 struct skge_port *skge = netdev_priv(dev);
2741 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002742 struct skge_element *e;
2743 struct skge_tx_desc *td;
2744 int i;
2745 u32 control, len;
2746 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002747
Herbert Xu5b057c62006-06-23 02:06:41 -07002748 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002749 return NETDEV_TX_OK;
2750
Stephen Hemminger513f5332006-09-01 15:53:49 -07002751 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002752 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002753
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002754 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002755 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002756 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002757 e->skb = skb;
2758 len = skb_headlen(skb);
2759 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002760 dma_unmap_addr_set(e, mapaddr, map);
2761 dma_unmap_len_set(e, maplen, len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002762
2763 td->dma_lo = map;
2764 td->dma_hi = map >> 32;
2765
Patrick McHardy84fa7932006-08-29 16:44:56 -07002766 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002767 const int offset = skb_checksum_start_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002768
2769 /* This seems backwards, but it is what the sk98lin
2770 * does. Looks like hardware is wrong?
2771 */
Joe Perches8e95a202009-12-03 07:58:21 +00002772 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
Joe Perches67777f92010-02-17 15:01:58 +00002773 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002774 control = BMU_TCP_CHECK;
2775 else
2776 control = BMU_UDP_CHECK;
2777
2778 td->csum_offs = 0;
2779 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002780 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781 } else
2782 control = BMU_CHECK;
2783
2784 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
Joe Perches67777f92010-02-17 15:01:58 +00002785 control |= BMU_EOF | BMU_IRQ_EOF;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002786 else {
2787 struct skge_tx_desc *tf = td;
2788
2789 control |= BMU_STFWD;
2790 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2791 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2792
2793 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2794 frag->size, PCI_DMA_TODEVICE);
2795
2796 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002797 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002798 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002799 BUG_ON(tf->control & BMU_OWN);
2800
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002801 tf->dma_lo = map;
2802 tf->dma_hi = (u64) map >> 32;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002803 dma_unmap_addr_set(e, mapaddr, map);
2804 dma_unmap_len_set(e, maplen, frag->size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002805
2806 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2807 }
2808 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2809 }
2810 /* Make sure all the descriptors written */
2811 wmb();
2812 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2813 wmb();
2814
2815 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2816
Joe Perchesd7072042010-02-09 11:49:53 +00002817 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2818 "tx queued, slot %td, len %d\n",
2819 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002820
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002821 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002822 smp_wmb();
2823
Stephen Hemminger9db96472006-06-06 10:11:12 -07002824 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Joe Perchesf15063c2010-02-17 15:01:57 +00002825 netdev_dbg(dev, "transmit queue full\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002826 netif_stop_queue(dev);
2827 }
2828
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002829 return NETDEV_TX_OK;
2830}
2831
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002832
2833/* Free resources associated with this reing element */
2834static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2835 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002836{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002837 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002838
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002839 /* skb header vs. fragment */
2840 if (control & BMU_STF)
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002841 pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
2842 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002843 PCI_DMA_TODEVICE);
2844 else
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002845 pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
2846 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002847 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002848
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002849 if (control & BMU_EOF) {
Joe Perchesd7072042010-02-09 11:49:53 +00002850 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
2851 "tx done slot %td\n", e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002852
Stephen Hemminger513f5332006-09-01 15:53:49 -07002853 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002854 }
2855}
2856
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002857/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002858static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002859{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002860 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002861 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002862
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002863 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2864 struct skge_tx_desc *td = e->desc;
2865 skge_tx_free(skge, e, td->control);
2866 td->control = 0;
2867 }
2868
2869 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002870}
2871
2872static void skge_tx_timeout(struct net_device *dev)
2873{
2874 struct skge_port *skge = netdev_priv(dev);
2875
Joe Perchesd7072042010-02-09 11:49:53 +00002876 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002877
2878 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002879 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002880 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002881}
2882
2883static int skge_change_mtu(struct net_device *dev, int new_mtu)
2884{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002885 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002886
Stephen Hemminger95566062005-06-27 11:33:02 -07002887 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888 return -EINVAL;
2889
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002890 if (!netif_running(dev)) {
2891 dev->mtu = new_mtu;
2892 return 0;
2893 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002894
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002895 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002896
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002897 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002898
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002899 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002900 if (err)
2901 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002902
2903 return err;
2904}
2905
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002906static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2907
2908static void genesis_add_filter(u8 filter[8], const u8 *addr)
2909{
2910 u32 crc, bit;
2911
2912 crc = ether_crc_le(ETH_ALEN, addr);
2913 bit = ~crc & 0x3f;
2914 filter[bit/8] |= 1 << (bit%8);
2915}
2916
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002917static void genesis_set_multicast(struct net_device *dev)
2918{
2919 struct skge_port *skge = netdev_priv(dev);
2920 struct skge_hw *hw = skge->hw;
2921 int port = skge->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002922 struct netdev_hw_addr *ha;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002923 u32 mode;
2924 u8 filter[8];
2925
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002926 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002927 mode |= XM_MD_ENA_HASH;
2928 if (dev->flags & IFF_PROMISC)
2929 mode |= XM_MD_ENA_PROM;
2930 else
2931 mode &= ~XM_MD_ENA_PROM;
2932
2933 if (dev->flags & IFF_ALLMULTI)
2934 memset(filter, 0xff, sizeof(filter));
2935 else {
2936 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002937
Joe Perches8e95a202009-12-03 07:58:21 +00002938 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2939 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002940 genesis_add_filter(filter, pause_mc_addr);
2941
Jiri Pirko22bedad32010-04-01 21:22:57 +00002942 netdev_for_each_mc_addr(ha, dev)
2943 genesis_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002944 }
2945
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002946 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002947 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002948}
2949
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002950static void yukon_add_filter(u8 filter[8], const u8 *addr)
2951{
2952 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2953 filter[bit/8] |= 1 << (bit%8);
2954}
2955
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002956static void yukon_set_multicast(struct net_device *dev)
2957{
2958 struct skge_port *skge = netdev_priv(dev);
2959 struct skge_hw *hw = skge->hw;
2960 int port = skge->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002961 struct netdev_hw_addr *ha;
Joe Perches8e95a202009-12-03 07:58:21 +00002962 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2963 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002964 u16 reg;
2965 u8 filter[8];
2966
2967 memset(filter, 0, sizeof(filter));
2968
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002969 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002970 reg |= GM_RXCR_UCF_ENA;
2971
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002972 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002973 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2974 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2975 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002976 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002977 reg &= ~GM_RXCR_MCF_ENA;
2978 else {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002979 reg |= GM_RXCR_MCF_ENA;
2980
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002981 if (rx_pause)
2982 yukon_add_filter(filter, pause_mc_addr);
2983
Jiri Pirko22bedad32010-04-01 21:22:57 +00002984 netdev_for_each_mc_addr(ha, dev)
2985 yukon_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002986 }
2987
2988
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002989 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002990 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002991 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002992 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002993 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002994 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002995 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002996 (u16)filter[6] | ((u16)filter[7] << 8));
2997
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002998 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002999}
3000
Stephen Hemminger383181a2005-09-19 15:37:16 -07003001static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3002{
3003 if (hw->chip_id == CHIP_ID_GENESIS)
3004 return status >> XMR_FS_LEN_SHIFT;
3005 else
3006 return status >> GMR_FS_LEN_SHIFT;
3007}
3008
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003009static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3010{
3011 if (hw->chip_id == CHIP_ID_GENESIS)
3012 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3013 else
3014 return (status & GMR_FS_ANY_ERR) ||
3015 (status & GMR_FS_RX_OK) == 0;
3016}
3017
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003018static void skge_set_multicast(struct net_device *dev)
3019{
3020 struct skge_port *skge = netdev_priv(dev);
3021 struct skge_hw *hw = skge->hw;
3022
3023 if (hw->chip_id == CHIP_ID_GENESIS)
3024 genesis_set_multicast(dev);
3025 else
3026 yukon_set_multicast(dev);
3027
3028}
3029
Stephen Hemminger383181a2005-09-19 15:37:16 -07003030
3031/* Get receive buffer from descriptor.
3032 * Handles copy of small buffers and reallocation failures
3033 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003034static struct sk_buff *skge_rx_get(struct net_device *dev,
3035 struct skge_element *e,
3036 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003037{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003038 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003039 struct sk_buff *skb;
3040 u16 len = control & BMU_BBC;
3041
Joe Perchesd7072042010-02-09 11:49:53 +00003042 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3043 "rx slot %td status 0x%x len %d\n",
3044 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003045
3046 if (len > skge->rx_buf_size)
3047 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003048
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003049 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003050 goto error;
3051
3052 if (bad_phy_status(skge->hw, status))
3053 goto error;
3054
3055 if (phy_length(skge->hw, status) != len)
3056 goto error;
3057
3058 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003059 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003060 if (!skb)
3061 goto resubmit;
3062
Stephen Hemminger383181a2005-09-19 15:37:16 -07003063 pci_dma_sync_single_for_cpu(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003064 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003065 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003066 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003067 pci_dma_sync_single_for_device(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003068 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003069 len, PCI_DMA_FROMDEVICE);
3070 skge_rx_reuse(e, skge->rx_buf_size);
3071 } else {
3072 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003073
3074 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003075 if (!nskb)
3076 goto resubmit;
3077
3078 pci_unmap_single(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003079 dma_unmap_addr(e, mapaddr),
3080 dma_unmap_len(e, maplen),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003081 PCI_DMA_FROMDEVICE);
3082 skb = e->skb;
Joe Perches67777f92010-02-17 15:01:58 +00003083 prefetch(skb->data);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003084 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3085 }
3086
3087 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003088 if (skge->rx_csum) {
3089 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003090 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003091 }
3092
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003093 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003094
3095 return skb;
3096error:
3097
Joe Perchesd7072042010-02-09 11:49:53 +00003098 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3099 "rx err, slot %td control 0x%x status 0x%x\n",
3100 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003101
3102 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003103 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003104 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003105 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003106 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003107 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003108 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003109 } else {
3110 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003111 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003112 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003113 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003114 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003115 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003116 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003117
Stephen Hemminger383181a2005-09-19 15:37:16 -07003118resubmit:
3119 skge_rx_reuse(e, skge->rx_buf_size);
3120 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003121}
3122
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003123/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003124static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003125{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003126 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003127 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003128 struct skge_element *e;
3129
Stephen Hemminger513f5332006-09-01 15:53:49 -07003130 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003131
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003132 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003133 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003134
Stephen Hemminger992c9622007-03-16 14:01:30 -07003135 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003136 break;
3137
Stephen Hemminger992c9622007-03-16 14:01:30 -07003138 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003139 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003140 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003141
Stephen Hemminger992c9622007-03-16 14:01:30 -07003142 /* Can run lockless until we need to synchronize to restart queue. */
3143 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003144
Stephen Hemminger992c9622007-03-16 14:01:30 -07003145 if (unlikely(netif_queue_stopped(dev) &&
3146 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3147 netif_tx_lock(dev);
3148 if (unlikely(netif_queue_stopped(dev) &&
3149 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3150 netif_wake_queue(dev);
3151
3152 }
3153 netif_tx_unlock(dev);
3154 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003155}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003156
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003157static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003158{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003159 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3160 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003161 struct skge_hw *hw = skge->hw;
3162 struct skge_ring *ring = &skge->rx_ring;
3163 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003164 int work_done = 0;
3165
Stephen Hemminger513f5332006-09-01 15:53:49 -07003166 skge_tx_done(dev);
3167
3168 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3169
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003170 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003171 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003172 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003173 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174
3175 rmb();
3176 control = rd->control;
3177 if (control & BMU_OWN)
3178 break;
3179
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003180 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003181 if (likely(skb)) {
Eric Dumazet86cac582010-08-31 18:25:32 +00003182 napi_gro_receive(napi, skb);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003183 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003184 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003185 }
3186 ring->to_clean = e;
3187
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003188 /* restart receiver */
3189 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003190 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003191
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003192 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003193 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003194
Eric Dumazet86cac582010-08-31 18:25:32 +00003195 napi_gro_flush(napi);
Marin Mitov6ef29772008-03-23 10:20:09 +02003196 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003197 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003198 hw->intr_mask |= napimask[skge->port];
3199 skge_write32(hw, B0_IMSK, hw->intr_mask);
3200 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003201 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003202 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003203
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003204 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003205}
3206
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003207/* Parity errors seem to happen when Genesis is connected to a switch
3208 * with no other ports present. Heartbeat error??
3209 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003210static void skge_mac_parity(struct skge_hw *hw, int port)
3211{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003212 struct net_device *dev = hw->dev[port];
3213
Stephen Hemmingerda007722007-10-16 12:15:52 -07003214 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003215
3216 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003217 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003218 MFF_CLR_PERR);
3219 else
3220 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003221 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003222 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003223 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3224}
3225
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003226static void skge_mac_intr(struct skge_hw *hw, int port)
3227{
Stephen Hemminger95566062005-06-27 11:33:02 -07003228 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003229 genesis_mac_intr(hw, port);
3230 else
3231 yukon_mac_intr(hw, port);
3232}
3233
3234/* Handle device specific framing and timeout interrupts */
3235static void skge_error_irq(struct skge_hw *hw)
3236{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003237 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003238 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3239
3240 if (hw->chip_id == CHIP_ID_GENESIS) {
3241 /* clear xmac errors */
3242 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003243 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003244 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003245 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003246 } else {
3247 /* Timestamp (unused) overflow */
3248 if (hwstatus & IS_IRQ_TIST_OV)
3249 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003250 }
3251
3252 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003253 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003254 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3255 }
3256
3257 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003258 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3260 }
3261
3262 if (hwstatus & IS_M1_PAR_ERR)
3263 skge_mac_parity(hw, 0);
3264
3265 if (hwstatus & IS_M2_PAR_ERR)
3266 skge_mac_parity(hw, 1);
3267
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003268 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003269 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3270 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003271 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003272 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003273
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003274 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003275 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3276 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003277 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003278 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003279
3280 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003281 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003282
Stephen Hemminger1479d132007-02-02 08:22:52 -08003283 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3284 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003285
Stephen Hemminger1479d132007-02-02 08:22:52 -08003286 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3287 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003288
3289 /* Write the error bits back to clear them. */
3290 pci_status &= PCI_STATUS_ERROR_BITS;
3291 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003292 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003293 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003294 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003295 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003296
Stephen Hemminger050ec182005-08-16 14:00:54 -07003297 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003298 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3299 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003300 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003301 hw->intr_mask &= ~IS_HW_ERR;
3302 }
3303 }
3304}
3305
3306/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003307 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003308 * because accessing phy registers requires spin wait which might
3309 * cause excess interrupt latency.
3310 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003311static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003312{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003313 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003314 int port;
3315
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003316 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003317 struct net_device *dev = hw->dev[port];
3318
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003319 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003320 struct skge_port *skge = netdev_priv(dev);
3321
3322 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003323 if (hw->chip_id != CHIP_ID_GENESIS)
3324 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003325 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003326 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003327 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003328 }
3329 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003330
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003331 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332 hw->intr_mask |= IS_EXT_REG;
3333 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003334 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003335 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003336}
3337
David Howells7d12e782006-10-05 14:55:46 +01003338static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003339{
3340 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003341 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003342 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003343
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003344 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003345 /* Reading this register masks IRQ */
3346 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003347 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003348 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003349
Stephen Hemminger29365c92006-09-01 15:53:48 -07003350 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003351 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003352 if (status & IS_EXT_REG) {
3353 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003354 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003355 }
3356
Stephen Hemminger513f5332006-09-01 15:53:49 -07003357 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003358 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003359 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003360 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003361 }
3362
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003363 if (status & IS_PA_TO_TX1)
3364 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3365
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003366 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003367 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003368 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3369 }
3370
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003371
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003372 if (status & IS_MAC1)
3373 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003374
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003375 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003376 struct skge_port *skge = netdev_priv(hw->dev[1]);
3377
Stephen Hemminger513f5332006-09-01 15:53:49 -07003378 if (status & (IS_XA2_F|IS_R2_F)) {
3379 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003380 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003381 }
3382
3383 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003384 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003385 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3386 }
3387
3388 if (status & IS_PA_TO_TX2)
3389 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3390
3391 if (status & IS_MAC2)
3392 skge_mac_intr(hw, 1);
3393 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003394
3395 if (status & IS_HW_ERR)
3396 skge_error_irq(hw);
3397
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003398 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003399 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003400out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003401 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003402
Stephen Hemminger29365c92006-09-01 15:53:48 -07003403 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003404}
3405
3406#ifdef CONFIG_NET_POLL_CONTROLLER
3407static void skge_netpoll(struct net_device *dev)
3408{
3409 struct skge_port *skge = netdev_priv(dev);
3410
3411 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003412 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003413 enable_irq(dev->irq);
3414}
3415#endif
3416
3417static int skge_set_mac_address(struct net_device *dev, void *p)
3418{
3419 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003420 struct skge_hw *hw = skge->hw;
3421 unsigned port = skge->port;
3422 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003423 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003424
3425 if (!is_valid_ether_addr(addr->sa_data))
3426 return -EADDRNOTAVAIL;
3427
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003428 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003429
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003430 if (!netif_running(dev)) {
3431 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3432 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3433 } else {
3434 /* disable Rx */
3435 spin_lock_bh(&hw->phy_lock);
3436 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3437 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003438
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003439 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3440 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003441
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003442 if (hw->chip_id == CHIP_ID_GENESIS)
3443 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3444 else {
3445 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3446 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3447 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003448
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003449 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3450 spin_unlock_bh(&hw->phy_lock);
3451 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003452
3453 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003454}
3455
3456static const struct {
3457 u8 id;
3458 const char *name;
3459} skge_chips[] = {
3460 { CHIP_ID_GENESIS, "Genesis" },
3461 { CHIP_ID_YUKON, "Yukon" },
3462 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3463 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003464};
3465
3466static const char *skge_board_name(const struct skge_hw *hw)
3467{
3468 int i;
3469 static char buf[16];
3470
3471 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3472 if (skge_chips[i].id == hw->chip_id)
3473 return skge_chips[i].name;
3474
3475 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3476 return buf;
3477}
3478
3479
3480/*
3481 * Setup the board data structure, but don't bring up
3482 * the port(s)
3483 */
3484static int skge_reset(struct skge_hw *hw)
3485{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003486 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003487 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003488 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003489 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003490
3491 ctst = skge_read16(hw, B0_CTST);
3492
3493 /* do a SW reset */
3494 skge_write8(hw, B0_CTST, CS_RST_SET);
3495 skge_write8(hw, B0_CTST, CS_RST_CLR);
3496
3497 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003498 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3499 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003500
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003501 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3502 pci_write_config_word(hw->pdev, PCI_STATUS,
3503 pci_status | PCI_STATUS_ERROR_BITS);
3504 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003505 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3506
3507 /* restore CLK_RUN bits (for Yukon-Lite) */
3508 skge_write16(hw, B0_CTST,
3509 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3510
3511 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003512 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003513 pmd_type = skge_read8(hw, B2_PMD_TYP);
3514 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003515
Stephen Hemminger95566062005-06-27 11:33:02 -07003516 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003517 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003518 switch (hw->phy_type) {
3519 case SK_PHY_XMAC:
3520 hw->phy_addr = PHY_ADDR_XMAC;
3521 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003522 case SK_PHY_BCOM:
3523 hw->phy_addr = PHY_ADDR_BCOM;
3524 break;
3525 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003526 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3527 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003528 return -EOPNOTSUPP;
3529 }
3530 break;
3531
3532 case CHIP_ID_YUKON:
3533 case CHIP_ID_YUKON_LITE:
3534 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003535 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003536 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003537
3538 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003539 break;
3540
3541 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003542 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3543 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003544 return -EOPNOTSUPP;
3545 }
3546
Stephen Hemminger981d0372005-06-27 11:33:06 -07003547 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3548 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3549 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003550
3551 /* read the adapters RAM size */
3552 t8 = skge_read8(hw, B2_E_0);
3553 if (hw->chip_id == CHIP_ID_GENESIS) {
3554 if (t8 == 3) {
3555 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003556 hw->ram_size = 0x100000;
3557 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003558 } else
3559 hw->ram_size = t8 * 512;
Joe Perches67777f92010-02-17 15:01:58 +00003560 } else if (t8 == 0)
Linus Torvalds279e1da2007-11-15 08:44:36 -08003561 hw->ram_size = 0x20000;
3562 else
3563 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003564
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003565 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003566
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003567 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003568 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3569 hw->intr_mask |= IS_EXT_REG;
3570
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003571 if (hw->chip_id == CHIP_ID_GENESIS)
3572 genesis_init(hw);
3573 else {
3574 /* switch power to VCC (WA for VAUX problem) */
3575 skge_write8(hw, B0_POWER_CTRL,
3576 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003577
Stephen Hemminger050ec182005-08-16 14:00:54 -07003578 /* avoid boards with stuck Hardware error bits */
3579 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3580 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003581 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003582 hw->intr_mask &= ~IS_HW_ERR;
3583 }
3584
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003585 /* Clear PHY COMA */
3586 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3587 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3588 reg &= ~PCI_PHY_COMA;
3589 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3590 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3591
3592
Stephen Hemminger981d0372005-06-27 11:33:06 -07003593 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003594 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3595 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003596 }
3597 }
3598
3599 /* turn off hardware timer (unused) */
3600 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3601 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3602 skge_write8(hw, B0_LED, LED_STAT_ON);
3603
3604 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003605 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003606 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003607
3608 /* Initialize ram interface */
3609 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3610
3611 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3612 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3613 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3614 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3615 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3616 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3617 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3618 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3619 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3620 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3621 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3622 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3623
3624 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3625
3626 /* Set interrupt moderation for Transmit only
3627 * Receive interrupts avoided by NAPI
3628 */
3629 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3630 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3631 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3632
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003633 skge_write32(hw, B0_IMSK, hw->intr_mask);
3634
Stephen Hemminger981d0372005-06-27 11:33:06 -07003635 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003636 if (hw->chip_id == CHIP_ID_GENESIS)
3637 genesis_reset(hw, i);
3638 else
3639 yukon_reset(hw, i);
3640 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003641
3642 return 0;
3643}
3644
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003645
3646#ifdef CONFIG_SKGE_DEBUG
3647
3648static struct dentry *skge_debug;
3649
3650static int skge_debug_show(struct seq_file *seq, void *v)
3651{
3652 struct net_device *dev = seq->private;
3653 const struct skge_port *skge = netdev_priv(dev);
3654 const struct skge_hw *hw = skge->hw;
3655 const struct skge_element *e;
3656
3657 if (!netif_running(dev))
3658 return -ENETDOWN;
3659
3660 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3661 skge_read32(hw, B0_IMSK));
3662
3663 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3664 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3665 const struct skge_tx_desc *t = e->desc;
3666 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3667 t->control, t->dma_hi, t->dma_lo, t->status,
3668 t->csum_offs, t->csum_write, t->csum_start);
3669 }
3670
Frans Pop2381a552010-03-24 07:57:36 +00003671 seq_printf(seq, "\nRx Ring:\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003672 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3673 const struct skge_rx_desc *r = e->desc;
3674
3675 if (r->control & BMU_OWN)
3676 break;
3677
3678 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3679 r->control, r->dma_hi, r->dma_lo, r->status,
3680 r->timestamp, r->csum1, r->csum1_start);
3681 }
3682
3683 return 0;
3684}
3685
3686static int skge_debug_open(struct inode *inode, struct file *file)
3687{
3688 return single_open(file, skge_debug_show, inode->i_private);
3689}
3690
3691static const struct file_operations skge_debug_fops = {
3692 .owner = THIS_MODULE,
3693 .open = skge_debug_open,
3694 .read = seq_read,
3695 .llseek = seq_lseek,
3696 .release = single_release,
3697};
3698
3699/*
3700 * Use network device events to create/remove/rename
3701 * debugfs file entries
3702 */
3703static int skge_device_event(struct notifier_block *unused,
3704 unsigned long event, void *ptr)
3705{
3706 struct net_device *dev = ptr;
3707 struct skge_port *skge;
3708 struct dentry *d;
3709
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003710 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003711 goto done;
3712
3713 skge = netdev_priv(dev);
Joe Perches67777f92010-02-17 15:01:58 +00003714 switch (event) {
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003715 case NETDEV_CHANGENAME:
3716 if (skge->debugfs) {
3717 d = debugfs_rename(skge_debug, skge->debugfs,
3718 skge_debug, dev->name);
3719 if (d)
3720 skge->debugfs = d;
3721 else {
Joe Perchesf15063c2010-02-17 15:01:57 +00003722 netdev_info(dev, "rename failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003723 debugfs_remove(skge->debugfs);
3724 }
3725 }
3726 break;
3727
3728 case NETDEV_GOING_DOWN:
3729 if (skge->debugfs) {
3730 debugfs_remove(skge->debugfs);
3731 skge->debugfs = NULL;
3732 }
3733 break;
3734
3735 case NETDEV_UP:
3736 d = debugfs_create_file(dev->name, S_IRUGO,
3737 skge_debug, dev,
3738 &skge_debug_fops);
3739 if (!d || IS_ERR(d))
Joe Perchesf15063c2010-02-17 15:01:57 +00003740 netdev_info(dev, "debugfs create failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003741 else
3742 skge->debugfs = d;
3743 break;
3744 }
3745
3746done:
3747 return NOTIFY_DONE;
3748}
3749
3750static struct notifier_block skge_notifier = {
3751 .notifier_call = skge_device_event,
3752};
3753
3754
3755static __init void skge_debug_init(void)
3756{
3757 struct dentry *ent;
3758
3759 ent = debugfs_create_dir("skge", NULL);
3760 if (!ent || IS_ERR(ent)) {
Joe Perchesf15063c2010-02-17 15:01:57 +00003761 pr_info("debugfs create directory failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003762 return;
3763 }
3764
3765 skge_debug = ent;
3766 register_netdevice_notifier(&skge_notifier);
3767}
3768
3769static __exit void skge_debug_cleanup(void)
3770{
3771 if (skge_debug) {
3772 unregister_netdevice_notifier(&skge_notifier);
3773 debugfs_remove(skge_debug);
3774 skge_debug = NULL;
3775 }
3776}
3777
3778#else
3779#define skge_debug_init()
3780#define skge_debug_cleanup()
3781#endif
3782
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003783static const struct net_device_ops skge_netdev_ops = {
3784 .ndo_open = skge_up,
3785 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003786 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003787 .ndo_do_ioctl = skge_ioctl,
3788 .ndo_get_stats = skge_get_stats,
3789 .ndo_tx_timeout = skge_tx_timeout,
3790 .ndo_change_mtu = skge_change_mtu,
3791 .ndo_validate_addr = eth_validate_addr,
3792 .ndo_set_multicast_list = skge_set_multicast,
3793 .ndo_set_mac_address = skge_set_mac_address,
3794#ifdef CONFIG_NET_POLL_CONTROLLER
3795 .ndo_poll_controller = skge_netpoll,
3796#endif
3797};
3798
3799
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003800/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003801static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3802 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003803{
3804 struct skge_port *skge;
3805 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3806
3807 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003808 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003809 return NULL;
3810 }
3811
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003812 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003813 dev->netdev_ops = &skge_netdev_ops;
3814 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003815 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003816 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003817
Stephen Hemminger981d0372005-06-27 11:33:06 -07003818 if (highmem)
3819 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003820
3821 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003822 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003823 skge->netdev = dev;
3824 skge->hw = hw;
3825 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003826
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003827 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3828 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3829
3830 /* Auto speed and flow control */
3831 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003832 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833 skge->duplex = -1;
3834 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003835 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003836
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003837 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003838 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003839 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3840 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003841
3842 hw->dev[port] = dev;
3843
3844 skge->port = port;
3845
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003846 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003847 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003848
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003849 if (hw->chip_id != CHIP_ID_GENESIS) {
3850 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3851 skge->rx_csum = 1;
3852 }
Eric Dumazet86cac582010-08-31 18:25:32 +00003853 dev->features |= NETIF_F_GRO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003854
3855 /* read the mac address */
3856 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003857 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003858
3859 /* device is off until link detection */
3860 netif_carrier_off(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003861
3862 return dev;
3863}
3864
3865static void __devinit skge_show_addr(struct net_device *dev)
3866{
3867 const struct skge_port *skge = netdev_priv(dev);
3868
Joe Perchesd7072042010-02-09 11:49:53 +00003869 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003870}
3871
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003872static int only_32bit_dma;
3873
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003874static int __devinit skge_probe(struct pci_dev *pdev,
3875 const struct pci_device_id *ent)
3876{
3877 struct net_device *dev, *dev1;
3878 struct skge_hw *hw;
3879 int err, using_dac = 0;
3880
Stephen Hemminger203babb2006-03-21 10:57:05 -08003881 err = pci_enable_device(pdev);
3882 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003883 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003884 goto err_out;
3885 }
3886
Stephen Hemminger203babb2006-03-21 10:57:05 -08003887 err = pci_request_regions(pdev, DRV_NAME);
3888 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003889 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003890 goto err_out_disable_pdev;
3891 }
3892
3893 pci_set_master(pdev);
3894
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003895 if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003896 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003897 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003898 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003899 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003900 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003901 }
3902
3903 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003904 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003905 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003906 }
3907
3908#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003909 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003910 {
3911 u32 reg;
3912
3913 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3914 reg |= PCI_REV_DESC;
3915 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3916 }
3917#endif
3918
3919 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003920 /* space for skge@pci:0000:04:00.0 */
Joe Perches67777f92010-02-17 15:01:58 +00003921 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
Michal Schmidt415e69e2009-10-01 08:13:23 +00003922 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003923 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003924 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003925 goto err_out_free_regions;
3926 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003927 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003928
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003929 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003930 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003931 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003932 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003933
3934 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3935 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003936 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003937 goto err_out_free_hw;
3938 }
3939
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003940 err = skge_reset(hw);
3941 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003942 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003943
Joe Perchesf15063c2010-02-17 15:01:57 +00003944 pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3945 DRV_VERSION,
3946 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3947 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003948
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003949 dev = skge_devinit(hw, 0, using_dac);
3950 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003951 goto err_out_led_off;
3952
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003953 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003954 if (!is_valid_ether_addr(dev->dev_addr))
3955 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003956
Stephen Hemminger203babb2006-03-21 10:57:05 -08003957 err = register_netdev(dev);
3958 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003959 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003960 goto err_out_free_netdev;
3961 }
3962
Michal Schmidt415e69e2009-10-01 08:13:23 +00003963 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, hw->irq_name, hw);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003964 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003965 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003966 dev->name, pdev->irq);
3967 goto err_out_unregister;
3968 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003969 skge_show_addr(dev);
3970
Mike McCormackf1914222009-09-23 03:50:36 +00003971 if (hw->ports > 1) {
3972 dev1 = skge_devinit(hw, 1, using_dac);
3973 if (dev1 && register_netdev(dev1) == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003974 skge_show_addr(dev1);
3975 else {
3976 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003977 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003978 hw->dev[1] = NULL;
Mike McCormackf1914222009-09-23 03:50:36 +00003979 hw->ports = 1;
3980 if (dev1)
3981 free_netdev(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003982 }
3983 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003984 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003985
3986 return 0;
3987
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003988err_out_unregister:
3989 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003990err_out_free_netdev:
3991 free_netdev(dev);
3992err_out_led_off:
3993 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003994err_out_iounmap:
3995 iounmap(hw->regs);
3996err_out_free_hw:
3997 kfree(hw);
3998err_out_free_regions:
3999 pci_release_regions(pdev);
4000err_out_disable_pdev:
4001 pci_disable_device(pdev);
4002 pci_set_drvdata(pdev, NULL);
4003err_out:
4004 return err;
4005}
4006
4007static void __devexit skge_remove(struct pci_dev *pdev)
4008{
4009 struct skge_hw *hw = pci_get_drvdata(pdev);
4010 struct net_device *dev0, *dev1;
4011
Stephen Hemminger95566062005-06-27 11:33:02 -07004012 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004013 return;
4014
Joe Perches67777f92010-02-17 15:01:58 +00004015 dev1 = hw->dev[1];
4016 if (dev1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004017 unregister_netdev(dev1);
4018 dev0 = hw->dev[0];
4019 unregister_netdev(dev0);
4020
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004021 tasklet_disable(&hw->phy_task);
4022
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004023 spin_lock_irq(&hw->hw_lock);
4024 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004025 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07004026 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004027 spin_unlock_irq(&hw->hw_lock);
4028
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004029 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004030 skge_write8(hw, B0_CTST, CS_RST_SET);
4031
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004032 free_irq(pdev->irq, hw);
4033 pci_release_regions(pdev);
4034 pci_disable_device(pdev);
4035 if (dev1)
4036 free_netdev(dev1);
4037 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004038
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004039 iounmap(hw->regs);
4040 kfree(hw);
4041 pci_set_drvdata(pdev, NULL);
4042}
4043
4044#ifdef CONFIG_PM
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004045static int skge_suspend(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004046{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004047 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004048 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004049 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004050
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004051 if (!hw)
4052 return 0;
4053
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004054 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004055 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004056 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004057
Stephen Hemmingera504e642007-02-02 08:22:53 -08004058 if (netif_running(dev))
4059 skge_down(dev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004060
Stephen Hemmingera504e642007-02-02 08:22:53 -08004061 if (skge->wol)
4062 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004063 }
4064
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004065 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004066
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004067 return 0;
4068}
4069
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004070static int skge_resume(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004071{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004072 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004073 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004074 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004075
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004076 if (!hw)
4077 return 0;
4078
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004079 err = skge_reset(hw);
4080 if (err)
4081 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004082
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004083 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004084 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004085
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004086 if (netif_running(dev)) {
4087 err = skge_up(dev);
4088
4089 if (err) {
Joe Perchesf15063c2010-02-17 15:01:57 +00004090 netdev_err(dev, "could not up: %d\n", err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004091 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004092 goto out;
4093 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004094 }
4095 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004096out:
4097 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004098}
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004099
4100static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4101#define SKGE_PM_OPS (&skge_pm_ops)
4102
4103#else
4104
4105#define SKGE_PM_OPS NULL
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004106#endif
4107
Stephen Hemminger692412b2007-04-09 15:32:45 -07004108static void skge_shutdown(struct pci_dev *pdev)
4109{
4110 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004111 int i;
Stephen Hemminger692412b2007-04-09 15:32:45 -07004112
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004113 if (!hw)
4114 return;
4115
Stephen Hemminger692412b2007-04-09 15:32:45 -07004116 for (i = 0; i < hw->ports; i++) {
4117 struct net_device *dev = hw->dev[i];
4118 struct skge_port *skge = netdev_priv(dev);
4119
4120 if (skge->wol)
4121 skge_wol_init(skge);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004122 }
4123
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004124 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
Stephen Hemminger692412b2007-04-09 15:32:45 -07004125 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004126}
4127
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004128static struct pci_driver skge_driver = {
4129 .name = DRV_NAME,
4130 .id_table = skge_id_table,
4131 .probe = skge_probe,
4132 .remove = __devexit_p(skge_remove),
Stephen Hemminger692412b2007-04-09 15:32:45 -07004133 .shutdown = skge_shutdown,
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004134 .driver.pm = SKGE_PM_OPS,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004135};
4136
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004137static struct dmi_system_id skge_32bit_dma_boards[] = {
4138 {
4139 .ident = "Gigabyte nForce boards",
4140 .matches = {
4141 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4142 DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4143 },
4144 },
4145 {}
4146};
4147
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004148static int __init skge_init_module(void)
4149{
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004150 if (dmi_check_system(skge_32bit_dma_boards))
4151 only_32bit_dma = 1;
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004152 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004153 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004154}
4155
4156static void __exit skge_cleanup_module(void)
4157{
4158 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004159 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004160}
4161
4162module_init(skge_init_module);
4163module_exit(skge_cleanup_module);