Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 33 | #include "i915_reg.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 34 | #include "intel_bios.h" |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 35 | #include "intel_ringbuffer.h" |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 36 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 37 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 38 | #include <linux/i2c-algo-bit.h> |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 39 | #include <drm/intel-gtt.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 40 | #include <linux/backlight.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 41 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 42 | #include <linux/kref.h> |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 43 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | /* General customization: |
| 45 | */ |
| 46 | |
| 47 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." |
| 48 | |
| 49 | #define DRIVER_NAME "i915" |
| 50 | #define DRIVER_DESC "Intel Graphics" |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 51 | #define DRIVER_DATE "20080730" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 53 | enum pipe { |
| 54 | PIPE_A = 0, |
| 55 | PIPE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 56 | PIPE_C, |
| 57 | I915_MAX_PIPES |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 58 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 59 | #define pipe_name(p) ((p) + 'A') |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 60 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 61 | enum transcoder { |
| 62 | TRANSCODER_A = 0, |
| 63 | TRANSCODER_B, |
| 64 | TRANSCODER_C, |
| 65 | TRANSCODER_EDP = 0xF, |
| 66 | }; |
| 67 | #define transcoder_name(t) ((t) + 'A') |
| 68 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 69 | enum plane { |
| 70 | PLANE_A = 0, |
| 71 | PLANE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 72 | PLANE_C, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 73 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 74 | #define plane_name(p) ((p) + 'A') |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 75 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 76 | enum port { |
| 77 | PORT_A = 0, |
| 78 | PORT_B, |
| 79 | PORT_C, |
| 80 | PORT_D, |
| 81 | PORT_E, |
| 82 | I915_MAX_PORTS |
| 83 | }; |
| 84 | #define port_name(p) ((p) + 'A') |
| 85 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 86 | #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT)) |
| 87 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 88 | #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++) |
| 89 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 90 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
| 91 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ |
| 92 | if ((intel_encoder)->base.crtc == (__crtc)) |
| 93 | |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 94 | struct intel_pch_pll { |
| 95 | int refcount; /* count of number of CRTCs sharing this PLL */ |
| 96 | int active; /* count of number of active CRTCs (i.e. DPMS on) */ |
| 97 | bool on; /* is the PLL actually active? Disabled during modeset */ |
| 98 | int pll_reg; |
| 99 | int fp0_reg; |
| 100 | int fp1_reg; |
| 101 | }; |
| 102 | #define I915_NUM_PLLS 2 |
| 103 | |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 104 | struct intel_ddi_plls { |
| 105 | int spll_refcount; |
| 106 | int wrpll1_refcount; |
| 107 | int wrpll2_refcount; |
| 108 | }; |
| 109 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | /* Interface history: |
| 111 | * |
| 112 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 113 | * 1.2: Add Power Management |
| 114 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 115 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 116 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 117 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 118 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | */ |
| 120 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 121 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | #define DRIVER_PATCHLEVEL 0 |
| 123 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 124 | #define WATCH_COHERENCY 0 |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 125 | #define WATCH_LISTS 0 |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 126 | #define WATCH_GTT 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 127 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 128 | #define I915_GEM_PHYS_CURSOR_0 1 |
| 129 | #define I915_GEM_PHYS_CURSOR_1 2 |
| 130 | #define I915_GEM_PHYS_OVERLAY_REGS 3 |
| 131 | #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS) |
| 132 | |
| 133 | struct drm_i915_gem_phys_object { |
| 134 | int id; |
| 135 | struct page **page_list; |
| 136 | drm_dma_handle_t *handle; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 137 | struct drm_i915_gem_object *cur_obj; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 138 | }; |
| 139 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 140 | struct opregion_header; |
| 141 | struct opregion_acpi; |
| 142 | struct opregion_swsci; |
| 143 | struct opregion_asle; |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 144 | struct drm_i915_private; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 145 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 146 | struct intel_opregion { |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 147 | struct opregion_header __iomem *header; |
| 148 | struct opregion_acpi __iomem *acpi; |
| 149 | struct opregion_swsci __iomem *swsci; |
| 150 | struct opregion_asle __iomem *asle; |
| 151 | void __iomem *vbt; |
Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 152 | u32 __iomem *lid_state; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 153 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 154 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 155 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 156 | struct intel_overlay; |
| 157 | struct intel_overlay_error_state; |
| 158 | |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 159 | struct drm_i915_master_private { |
| 160 | drm_local_map_t *sarea; |
| 161 | struct _drm_i915_sarea *sarea_priv; |
| 162 | }; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 163 | #define I915_FENCE_REG_NONE -1 |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 164 | #define I915_MAX_NUM_FENCES 16 |
| 165 | /* 16 fences + sign bit for FENCE_REG_NONE */ |
| 166 | #define I915_MAX_NUM_FENCE_BITS 5 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 167 | |
| 168 | struct drm_i915_fence_reg { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 169 | struct list_head lru_list; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 170 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 171 | int pin_count; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 172 | }; |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 173 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 174 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 175 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 176 | u8 dvo_port; |
| 177 | u8 slave_addr; |
| 178 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 179 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 180 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 181 | }; |
| 182 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 183 | struct intel_display_error_state; |
| 184 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 185 | struct drm_i915_error_state { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 186 | struct kref ref; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 187 | u32 eir; |
| 188 | u32 pgtbl_er; |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 189 | u32 ier; |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 190 | u32 ccid; |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 191 | bool waiting[I915_NUM_RINGS]; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 192 | u32 pipestat[I915_MAX_PIPES]; |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 193 | u32 tail[I915_NUM_RINGS]; |
| 194 | u32 head[I915_NUM_RINGS]; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 195 | u32 ipeir[I915_NUM_RINGS]; |
| 196 | u32 ipehr[I915_NUM_RINGS]; |
| 197 | u32 instdone[I915_NUM_RINGS]; |
| 198 | u32 acthd[I915_NUM_RINGS]; |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 199 | u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1]; |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 200 | u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */ |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 201 | /* our own tracking of ring head and tail */ |
| 202 | u32 cpu_ring_head[I915_NUM_RINGS]; |
| 203 | u32 cpu_ring_tail[I915_NUM_RINGS]; |
Chris Wilson | 1d8f38f | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 204 | u32 error; /* gen6+ */ |
Ben Widawsky | 71e172e | 2012-08-20 16:15:13 -0700 | [diff] [blame] | 205 | u32 err_int; /* gen7 */ |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 206 | u32 instpm[I915_NUM_RINGS]; |
| 207 | u32 instps[I915_NUM_RINGS]; |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 208 | u32 extra_instdone[I915_NUM_INSTDONE_REG]; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 209 | u32 seqno[I915_NUM_RINGS]; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 210 | u64 bbaddr; |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 211 | u32 fault_reg[I915_NUM_RINGS]; |
| 212 | u32 done_reg; |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 213 | u32 faddr[I915_NUM_RINGS]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 214 | u64 fence[I915_MAX_NUM_FENCES]; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 215 | struct timeval time; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 216 | struct drm_i915_error_ring { |
| 217 | struct drm_i915_error_object { |
| 218 | int page_count; |
| 219 | u32 gtt_offset; |
| 220 | u32 *pages[0]; |
| 221 | } *ringbuffer, *batchbuffer; |
| 222 | struct drm_i915_error_request { |
| 223 | long jiffies; |
| 224 | u32 seqno; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 225 | u32 tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 226 | } *requests; |
| 227 | int num_requests; |
| 228 | } ring[I915_NUM_RINGS]; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 229 | struct drm_i915_error_buffer { |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 230 | u32 size; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 231 | u32 name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 232 | u32 rseqno, wseqno; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 233 | u32 gtt_offset; |
| 234 | u32 read_domains; |
| 235 | u32 write_domain; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 236 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 237 | s32 pinned:2; |
| 238 | u32 tiling:2; |
| 239 | u32 dirty:1; |
| 240 | u32 purgeable:1; |
Daniel Vetter | 5d1333f | 2012-02-16 11:03:29 +0100 | [diff] [blame] | 241 | s32 ring:4; |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 242 | u32 cache_level:2; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 243 | } *active_bo, *pinned_bo; |
| 244 | u32 active_bo_count, pinned_bo_count; |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 245 | struct intel_overlay_error_state *overlay; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 246 | struct intel_display_error_state *display; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 247 | }; |
| 248 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 249 | struct drm_i915_display_funcs { |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 250 | bool (*fbc_enabled)(struct drm_device *dev); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 251 | void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval); |
| 252 | void (*disable_fbc)(struct drm_device *dev); |
| 253 | int (*get_display_clock_speed)(struct drm_device *dev); |
| 254 | int (*get_fifo_size)(struct drm_device *dev, int plane); |
Chris Wilson | d210246 | 2011-01-24 17:43:27 +0000 | [diff] [blame] | 255 | void (*update_wm)(struct drm_device *dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 256 | void (*update_sprite_wm)(struct drm_device *dev, int pipe, |
| 257 | uint32_t sprite_width, int pixel_size); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 258 | void (*update_linetime_wm)(struct drm_device *dev, int pipe, |
| 259 | struct drm_display_mode *mode); |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 260 | void (*modeset_global_resources)(struct drm_device *dev); |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 261 | int (*crtc_mode_set)(struct drm_crtc *crtc, |
| 262 | struct drm_display_mode *mode, |
| 263 | struct drm_display_mode *adjusted_mode, |
| 264 | int x, int y, |
| 265 | struct drm_framebuffer *old_fb); |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 266 | void (*crtc_enable)(struct drm_crtc *crtc); |
| 267 | void (*crtc_disable)(struct drm_crtc *crtc); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 268 | void (*off)(struct drm_crtc *crtc); |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 269 | void (*write_eld)(struct drm_connector *connector, |
| 270 | struct drm_crtc *crtc); |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 271 | void (*fdi_link_train)(struct drm_crtc *crtc); |
Jesse Barnes | 6067aae | 2011-04-28 15:04:31 -0700 | [diff] [blame] | 272 | void (*init_clock_gating)(struct drm_device *dev); |
Jesse Barnes | 645c62a | 2011-05-11 09:49:31 -0700 | [diff] [blame] | 273 | void (*init_pch_clock_gating)(struct drm_device *dev); |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 274 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
| 275 | struct drm_framebuffer *fb, |
| 276 | struct drm_i915_gem_object *obj); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 277 | int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
| 278 | int x, int y); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 279 | /* clock updates for mode set */ |
| 280 | /* cursor updates */ |
| 281 | /* render clock increase/decrease */ |
| 282 | /* display clock increase/decrease */ |
| 283 | /* pll clock increase/decrease */ |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 284 | }; |
| 285 | |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 286 | struct drm_i915_gt_funcs { |
| 287 | void (*force_wake_get)(struct drm_i915_private *dev_priv); |
| 288 | void (*force_wake_put)(struct drm_i915_private *dev_priv); |
| 289 | }; |
| 290 | |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 291 | #define DEV_INFO_FLAGS \ |
| 292 | DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \ |
| 293 | DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \ |
| 294 | DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \ |
| 295 | DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \ |
| 296 | DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \ |
| 297 | DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \ |
| 298 | DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \ |
| 299 | DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \ |
| 300 | DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \ |
| 301 | DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \ |
| 302 | DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \ |
| 303 | DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \ |
| 304 | DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \ |
| 305 | DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \ |
| 306 | DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \ |
| 307 | DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \ |
| 308 | DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \ |
| 309 | DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \ |
| 310 | DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \ |
| 311 | DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \ |
| 312 | DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \ |
| 313 | DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \ |
| 314 | DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \ |
| 315 | DEV_INFO_FLAG(has_llc) |
| 316 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 317 | struct intel_device_info { |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 318 | u8 gen; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 319 | u8 is_mobile:1; |
| 320 | u8 is_i85x:1; |
| 321 | u8 is_i915g:1; |
| 322 | u8 is_i945gm:1; |
| 323 | u8 is_g33:1; |
| 324 | u8 need_gfx_hws:1; |
| 325 | u8 is_g4x:1; |
| 326 | u8 is_pineview:1; |
| 327 | u8 is_broadwater:1; |
| 328 | u8 is_crestline:1; |
| 329 | u8 is_ivybridge:1; |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 330 | u8 is_valleyview:1; |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 331 | u8 has_force_wake:1; |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 332 | u8 is_haswell:1; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 333 | u8 has_fbc:1; |
| 334 | u8 has_pipe_cxsr:1; |
| 335 | u8 has_hotplug:1; |
| 336 | u8 cursor_needs_physical:1; |
| 337 | u8 has_overlay:1; |
| 338 | u8 overlay_needs_physical:1; |
| 339 | u8 supports_tv:1; |
| 340 | u8 has_bsd_ring:1; |
| 341 | u8 has_blt_ring:1; |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 342 | u8 has_llc:1; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 343 | }; |
| 344 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 345 | #define I915_PPGTT_PD_ENTRIES 512 |
| 346 | #define I915_PPGTT_PT_ENTRIES 1024 |
| 347 | struct i915_hw_ppgtt { |
| 348 | unsigned num_pd_entries; |
| 349 | struct page **pt_pages; |
| 350 | uint32_t pd_offset; |
| 351 | dma_addr_t *pt_dma_addr; |
| 352 | dma_addr_t scratch_page_dma_addr; |
| 353 | }; |
| 354 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 355 | |
| 356 | /* This must match up with the value previously used for execbuf2.rsvd1. */ |
| 357 | #define DEFAULT_CONTEXT_ID 0 |
| 358 | struct i915_hw_context { |
| 359 | int id; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 360 | bool is_initialized; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 361 | struct drm_i915_file_private *file_priv; |
| 362 | struct intel_ring_buffer *ring; |
| 363 | struct drm_i915_gem_object *obj; |
| 364 | }; |
| 365 | |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 366 | enum no_fbc_reason { |
Chris Wilson | bed4a67 | 2010-09-11 10:47:47 +0100 | [diff] [blame] | 367 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 368 | FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */ |
| 369 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ |
| 370 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ |
| 371 | FBC_BAD_PLANE, /* fbc not supported on plane */ |
| 372 | FBC_NOT_TILED, /* buffer not tiled */ |
Jesse Barnes | 9c928d1 | 2010-07-23 15:20:00 -0700 | [diff] [blame] | 373 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 374 | FBC_MODULE_PARAM, |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 375 | }; |
| 376 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 377 | enum intel_pch { |
Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 378 | PCH_NONE = 0, /* No PCH present */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 379 | PCH_IBX, /* Ibexpeak PCH */ |
| 380 | PCH_CPT, /* Cougarpoint PCH */ |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 381 | PCH_LPT, /* Lynxpoint PCH */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 382 | }; |
| 383 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 384 | #define QUIRK_PIPEA_FORCE (1<<0) |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 385 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 386 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 387 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 388 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 389 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 390 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 391 | struct intel_gmbus { |
| 392 | struct i2c_adapter adapter; |
Daniel Vetter | f6f808c | 2012-02-14 18:58:49 +0100 | [diff] [blame] | 393 | bool force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 394 | u32 reg0; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 395 | u32 gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 396 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 397 | struct drm_i915_private *dev_priv; |
| 398 | }; |
| 399 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | typedef struct drm_i915_private { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 401 | struct drm_device *dev; |
| 402 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 403 | const struct intel_device_info *info; |
| 404 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 405 | int relative_constants_mode; |
Dave Airlie | ac5c4e7 | 2008-12-19 15:38:34 +1000 | [diff] [blame] | 406 | |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 407 | void __iomem *regs; |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 408 | |
| 409 | struct drm_i915_gt_funcs gt; |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 410 | /** gt_fifo_count and the subsequent register write are synchronized |
| 411 | * with dev->struct_mutex. */ |
| 412 | unsigned gt_fifo_count; |
| 413 | /** forcewake_count is protected by gt_lock */ |
| 414 | unsigned forcewake_count; |
| 415 | /** gt_lock is also taken in irq contexts. */ |
| 416 | struct spinlock gt_lock; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | |
Daniel Kurtz | f2c9677 | 2012-03-28 02:36:16 +0800 | [diff] [blame] | 418 | struct intel_gmbus gmbus[GMBUS_NUM_PORTS]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 419 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 420 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 421 | * controller on different i2c buses. */ |
| 422 | struct mutex gmbus_mutex; |
| 423 | |
Daniel Vetter | 110447fc | 2012-03-23 23:43:36 +0100 | [diff] [blame] | 424 | /** |
| 425 | * Base address of the gmbus and gpio block. |
| 426 | */ |
| 427 | uint32_t gpio_mmio_base; |
| 428 | |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 429 | struct pci_dev *bridge_dev; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 430 | struct intel_ring_buffer ring[I915_NUM_RINGS]; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 431 | uint32_t next_seqno; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | |
Dave Airlie | 9c8da5e | 2005-07-10 15:38:56 +1000 | [diff] [blame] | 433 | drm_dma_handle_t *status_page_dmah; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 434 | uint32_t counter; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 435 | struct drm_i915_gem_object *pwrctx; |
| 436 | struct drm_i915_gem_object *renderctx; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | |
Jesse Barnes | d765898 | 2009-06-05 14:41:29 +0000 | [diff] [blame] | 438 | struct resource mch_res; |
| 439 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | atomic_t irq_received; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 441 | |
| 442 | /* protects the irq masks */ |
| 443 | spinlock_t irq_lock; |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 444 | |
| 445 | /* DPIO indirect register protection */ |
| 446 | spinlock_t dpio_lock; |
| 447 | |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 448 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 449 | u32 pipestat[2]; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 450 | u32 irq_mask; |
| 451 | u32 gt_irq_mask; |
| 452 | u32 pch_irq_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 454 | u32 hotplug_supported_mask; |
| 455 | struct work_struct hotplug_work; |
| 456 | |
Dave Airlie | a3524f1 | 2010-06-06 18:59:41 +1000 | [diff] [blame] | 457 | int num_pipe; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 458 | int num_pch_pll; |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 459 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 460 | /* For hangcheck timer */ |
Chris Wilson | 576ae4b | 2010-11-12 13:36:26 +0000 | [diff] [blame] | 461 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 462 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 463 | struct timer_list hangcheck_timer; |
| 464 | int hangcheck_count; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 465 | uint32_t last_acthd[I915_NUM_RINGS]; |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 466 | uint32_t prev_instdone[I915_NUM_INSTDONE_REG]; |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 467 | |
Daniel Vetter | e5eb3d6 | 2012-05-03 14:48:16 +0200 | [diff] [blame] | 468 | unsigned int stop_rings; |
| 469 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 470 | unsigned long cfb_size; |
Chris Wilson | 016b9b6 | 2011-07-08 12:22:43 +0100 | [diff] [blame] | 471 | unsigned int cfb_fb; |
| 472 | enum plane cfb_plane; |
Chris Wilson | bed4a67 | 2010-09-11 10:47:47 +0100 | [diff] [blame] | 473 | int cfb_y; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 474 | struct intel_fbc_work *fbc_work; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 475 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 476 | struct intel_opregion opregion; |
| 477 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 478 | /* overlay */ |
| 479 | struct intel_overlay *overlay; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 480 | bool sprite_scaling_enabled; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 481 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 482 | /* LVDS info */ |
Chris Wilson | a957355 | 2010-08-22 13:18:16 +0100 | [diff] [blame] | 483 | int backlight_level; /* restore backlight to this value */ |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 484 | bool backlight_enabled; |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 485 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 486 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 487 | |
| 488 | /* Feature bits from the VBIOS */ |
Hannes Eder | 95281e3 | 2008-12-18 15:09:00 +0100 | [diff] [blame] | 489 | unsigned int int_tv_support:1; |
| 490 | unsigned int lvds_dither:1; |
| 491 | unsigned int lvds_vbt:1; |
| 492 | unsigned int int_crt_support:1; |
Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 493 | unsigned int lvds_use_ssc:1; |
Keith Packard | abd0686 | 2011-09-26 14:24:14 -0700 | [diff] [blame] | 494 | unsigned int display_clock_mode:1; |
Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 495 | int lvds_ssc_freq; |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 496 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
| 497 | unsigned int lvds_val; /* used for checking LVDS channel mode */ |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 498 | struct { |
Jesse Barnes | 9f0e7ff | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 499 | int rate; |
| 500 | int lanes; |
| 501 | int preemphasis; |
| 502 | int vswing; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 503 | |
Jesse Barnes | 9f0e7ff | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 504 | bool initialized; |
| 505 | bool support; |
| 506 | int bpp; |
| 507 | struct edp_power_seq pps; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 508 | } edp; |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 509 | bool no_aux_handshake; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 510 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 511 | int crt_ddc_pin; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 512 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 513 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ |
| 514 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 515 | |
Li Peng | 9553426 | 2010-05-18 18:58:44 +0800 | [diff] [blame] | 516 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 517 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 518 | spinlock_t error_lock; |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 519 | /* Protected by dev->error_lock. */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 520 | struct drm_i915_error_state *first_error; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 521 | struct work_struct error_work; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 522 | struct completion error_completion; |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 523 | struct workqueue_struct *wq; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 524 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 525 | /* Display functions */ |
| 526 | struct drm_i915_display_funcs display; |
| 527 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 528 | /* PCH chipset type */ |
| 529 | enum intel_pch pch_type; |
| 530 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 531 | unsigned long quirks; |
| 532 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 533 | /* Register state */ |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 534 | bool modeset_on_lid; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 535 | u8 saveLBB; |
| 536 | u32 saveDSPACNTR; |
| 537 | u32 saveDSPBCNTR; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 538 | u32 saveDSPARB; |
Chris Wilson | 968b503 | 2011-03-23 18:16:55 +0000 | [diff] [blame] | 539 | u32 saveHWS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 540 | u32 savePIPEACONF; |
| 541 | u32 savePIPEBCONF; |
| 542 | u32 savePIPEASRC; |
| 543 | u32 savePIPEBSRC; |
| 544 | u32 saveFPA0; |
| 545 | u32 saveFPA1; |
| 546 | u32 saveDPLL_A; |
| 547 | u32 saveDPLL_A_MD; |
| 548 | u32 saveHTOTAL_A; |
| 549 | u32 saveHBLANK_A; |
| 550 | u32 saveHSYNC_A; |
| 551 | u32 saveVTOTAL_A; |
| 552 | u32 saveVBLANK_A; |
| 553 | u32 saveVSYNC_A; |
| 554 | u32 saveBCLRPAT_A; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 555 | u32 saveTRANSACONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 556 | u32 saveTRANS_HTOTAL_A; |
| 557 | u32 saveTRANS_HBLANK_A; |
| 558 | u32 saveTRANS_HSYNC_A; |
| 559 | u32 saveTRANS_VTOTAL_A; |
| 560 | u32 saveTRANS_VBLANK_A; |
| 561 | u32 saveTRANS_VSYNC_A; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 562 | u32 savePIPEASTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 563 | u32 saveDSPASTRIDE; |
| 564 | u32 saveDSPASIZE; |
| 565 | u32 saveDSPAPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 566 | u32 saveDSPAADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 567 | u32 saveDSPASURF; |
| 568 | u32 saveDSPATILEOFF; |
| 569 | u32 savePFIT_PGM_RATIOS; |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 570 | u32 saveBLC_HIST_CTL; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 571 | u32 saveBLC_PWM_CTL; |
| 572 | u32 saveBLC_PWM_CTL2; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 573 | u32 saveBLC_CPU_PWM_CTL; |
| 574 | u32 saveBLC_CPU_PWM_CTL2; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 575 | u32 saveFPB0; |
| 576 | u32 saveFPB1; |
| 577 | u32 saveDPLL_B; |
| 578 | u32 saveDPLL_B_MD; |
| 579 | u32 saveHTOTAL_B; |
| 580 | u32 saveHBLANK_B; |
| 581 | u32 saveHSYNC_B; |
| 582 | u32 saveVTOTAL_B; |
| 583 | u32 saveVBLANK_B; |
| 584 | u32 saveVSYNC_B; |
| 585 | u32 saveBCLRPAT_B; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 586 | u32 saveTRANSBCONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 587 | u32 saveTRANS_HTOTAL_B; |
| 588 | u32 saveTRANS_HBLANK_B; |
| 589 | u32 saveTRANS_HSYNC_B; |
| 590 | u32 saveTRANS_VTOTAL_B; |
| 591 | u32 saveTRANS_VBLANK_B; |
| 592 | u32 saveTRANS_VSYNC_B; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 593 | u32 savePIPEBSTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 594 | u32 saveDSPBSTRIDE; |
| 595 | u32 saveDSPBSIZE; |
| 596 | u32 saveDSPBPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 597 | u32 saveDSPBADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 598 | u32 saveDSPBSURF; |
| 599 | u32 saveDSPBTILEOFF; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 600 | u32 saveVGA0; |
| 601 | u32 saveVGA1; |
| 602 | u32 saveVGA_PD; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 603 | u32 saveVGACNTRL; |
| 604 | u32 saveADPA; |
| 605 | u32 saveLVDS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 606 | u32 savePP_ON_DELAYS; |
| 607 | u32 savePP_OFF_DELAYS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 608 | u32 saveDVOA; |
| 609 | u32 saveDVOB; |
| 610 | u32 saveDVOC; |
| 611 | u32 savePP_ON; |
| 612 | u32 savePP_OFF; |
| 613 | u32 savePP_CONTROL; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 614 | u32 savePP_DIVISOR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 615 | u32 savePFIT_CONTROL; |
| 616 | u32 save_palette_a[256]; |
| 617 | u32 save_palette_b[256]; |
Jesse Barnes | 06027f9 | 2009-10-05 13:47:26 -0700 | [diff] [blame] | 618 | u32 saveDPFC_CB_BASE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 619 | u32 saveFBC_CFB_BASE; |
| 620 | u32 saveFBC_LL_BASE; |
| 621 | u32 saveFBC_CONTROL; |
| 622 | u32 saveFBC_CONTROL2; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 623 | u32 saveIER; |
| 624 | u32 saveIIR; |
| 625 | u32 saveIMR; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 626 | u32 saveDEIER; |
| 627 | u32 saveDEIMR; |
| 628 | u32 saveGTIER; |
| 629 | u32 saveGTIMR; |
| 630 | u32 saveFDI_RXA_IMR; |
| 631 | u32 saveFDI_RXB_IMR; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 632 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 633 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 634 | u32 saveSWF0[16]; |
| 635 | u32 saveSWF1[16]; |
| 636 | u32 saveSWF2[3]; |
| 637 | u8 saveMSR; |
| 638 | u8 saveSR[8]; |
Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 639 | u8 saveGR[25]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 640 | u8 saveAR_INDEX; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 641 | u8 saveAR[21]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 642 | u8 saveDACMASK; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 643 | u8 saveCR[37]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 644 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
Eric Anholt | 1fd1c62 | 2009-06-03 07:26:58 +0000 | [diff] [blame] | 645 | u32 saveCURACNTR; |
| 646 | u32 saveCURAPOS; |
| 647 | u32 saveCURABASE; |
| 648 | u32 saveCURBCNTR; |
| 649 | u32 saveCURBPOS; |
| 650 | u32 saveCURBBASE; |
| 651 | u32 saveCURSIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 652 | u32 saveDP_B; |
| 653 | u32 saveDP_C; |
| 654 | u32 saveDP_D; |
| 655 | u32 savePIPEA_GMCH_DATA_M; |
| 656 | u32 savePIPEB_GMCH_DATA_M; |
| 657 | u32 savePIPEA_GMCH_DATA_N; |
| 658 | u32 savePIPEB_GMCH_DATA_N; |
| 659 | u32 savePIPEA_DP_LINK_M; |
| 660 | u32 savePIPEB_DP_LINK_M; |
| 661 | u32 savePIPEA_DP_LINK_N; |
| 662 | u32 savePIPEB_DP_LINK_N; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 663 | u32 saveFDI_RXA_CTL; |
| 664 | u32 saveFDI_TXA_CTL; |
| 665 | u32 saveFDI_RXB_CTL; |
| 666 | u32 saveFDI_TXB_CTL; |
| 667 | u32 savePFA_CTL_1; |
| 668 | u32 savePFB_CTL_1; |
| 669 | u32 savePFA_WIN_SZ; |
| 670 | u32 savePFB_WIN_SZ; |
| 671 | u32 savePFA_WIN_POS; |
| 672 | u32 savePFB_WIN_POS; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 673 | u32 savePCH_DREF_CONTROL; |
| 674 | u32 saveDISP_ARB_CTL; |
| 675 | u32 savePIPEA_DATA_M1; |
| 676 | u32 savePIPEA_DATA_N1; |
| 677 | u32 savePIPEA_LINK_M1; |
| 678 | u32 savePIPEA_LINK_N1; |
| 679 | u32 savePIPEB_DATA_M1; |
| 680 | u32 savePIPEB_DATA_N1; |
| 681 | u32 savePIPEB_LINK_M1; |
| 682 | u32 savePIPEB_LINK_N1; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 683 | u32 saveMCHBAR_RENDER_STANDBY; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 684 | u32 savePCH_PORT_HOTPLUG; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 685 | |
| 686 | struct { |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 687 | /** Bridge to intel-gtt-ko */ |
Chris Wilson | c64f7ba | 2010-11-23 14:24:24 +0000 | [diff] [blame] | 688 | const struct intel_gtt *gtt; |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 689 | /** Memory allocator for GTT stolen memory */ |
Chris Wilson | fe669bf | 2010-11-23 12:09:30 +0000 | [diff] [blame] | 690 | struct drm_mm stolen; |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 691 | /** Memory allocator for GTT */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 692 | struct drm_mm gtt_space; |
Daniel Vetter | 93a37f2 | 2010-11-05 20:24:53 +0100 | [diff] [blame] | 693 | /** List of all objects in gtt_space. Used to restore gtt |
| 694 | * mappings on resume */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 695 | struct list_head bound_list; |
| 696 | /** |
| 697 | * List of objects which are not bound to the GTT (thus |
| 698 | * are idle and not used by the GPU) but still have |
| 699 | * (presumably uncached) pages still attached. |
| 700 | */ |
| 701 | struct list_head unbound_list; |
Chris Wilson | bee4a18 | 2011-01-21 10:54:32 +0000 | [diff] [blame] | 702 | |
| 703 | /** Usable portion of the GTT for GEM */ |
| 704 | unsigned long gtt_start; |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame] | 705 | unsigned long gtt_mappable_end; |
Chris Wilson | bee4a18 | 2011-01-21 10:54:32 +0000 | [diff] [blame] | 706 | unsigned long gtt_end; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 707 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 708 | struct io_mapping *gtt_mapping; |
Daniel Vetter | dd2757f | 2012-06-07 15:55:57 +0200 | [diff] [blame] | 709 | phys_addr_t gtt_base_addr; |
Eric Anholt | ab657db1 | 2009-01-23 12:57:47 -0800 | [diff] [blame] | 710 | int gtt_mtrr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 711 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 712 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
| 713 | struct i915_hw_ppgtt *aliasing_ppgtt; |
| 714 | |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 715 | u32 *l3_remap_info; |
| 716 | |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 717 | struct shrinker inactive_shrinker; |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 718 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 719 | /** |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 720 | * List of objects currently involved in rendering. |
| 721 | * |
| 722 | * Includes buffers having the contents of their GPU caches |
| 723 | * flushed, not necessarily primitives. last_rendering_seqno |
| 724 | * represents when the rendering involved will be completed. |
| 725 | * |
| 726 | * A reference is held on the buffer while on this list. |
| 727 | */ |
| 728 | struct list_head active_list; |
| 729 | |
| 730 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 731 | * LRU list of objects which are not in the ringbuffer and |
| 732 | * are ready to unbind, but are still in the GTT. |
| 733 | * |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 734 | * last_rendering_seqno is 0 while an object is in this list. |
| 735 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 736 | * A reference is not held on the buffer while on this list, |
| 737 | * as merely being GTT-bound shouldn't prevent its being |
| 738 | * freed, and we'll pull it off the list in the free path. |
| 739 | */ |
| 740 | struct list_head inactive_list; |
| 741 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 742 | /** LRU list of objects with fence regs on them. */ |
| 743 | struct list_head fence_list; |
| 744 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 745 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 746 | * We leave the user IRQ off as much as possible, |
| 747 | * but this means that requests will finish and never |
| 748 | * be retired once the system goes idle. Set a timer to |
| 749 | * fire periodically while the ring is running. When it |
| 750 | * fires, go retire requests. |
| 751 | */ |
| 752 | struct delayed_work retire_work; |
| 753 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 754 | /** |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 755 | * Are we in a non-interruptible section of code like |
| 756 | * modesetting? |
| 757 | */ |
| 758 | bool interruptible; |
| 759 | |
| 760 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 761 | * Flag if the X Server, and thus DRM, is not currently in |
| 762 | * control of the device. |
| 763 | * |
| 764 | * This is set between LeaveVT and EnterVT. It needs to be |
| 765 | * replaced with a semaphore. It also needs to be |
| 766 | * transitioned away from for kernel modesetting. |
| 767 | */ |
| 768 | int suspended; |
| 769 | |
| 770 | /** |
| 771 | * Flag if the hardware appears to be wedged. |
| 772 | * |
| 773 | * This is set when attempts to idle the device timeout. |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 774 | * It prevents command submission from occurring and makes |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 775 | * every pending request fail |
| 776 | */ |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 777 | atomic_t wedged; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 778 | |
| 779 | /** Bit 6 swizzling required for X tiling */ |
| 780 | uint32_t bit_6_swizzle_x; |
| 781 | /** Bit 6 swizzling required for Y tiling */ |
| 782 | uint32_t bit_6_swizzle_y; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 783 | |
| 784 | /* storage for physical objects */ |
| 785 | struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT]; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 786 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 787 | /* accounting, useful for userland debugging */ |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 788 | size_t gtt_total; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 789 | size_t mappable_gtt_total; |
| 790 | size_t object_memory; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 791 | u32 object_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 792 | } mm; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 793 | |
| 794 | /* Old dri1 support infrastructure, beware the dragons ya fools entering |
| 795 | * here! */ |
| 796 | struct { |
| 797 | unsigned allow_batchbuffer : 1; |
Daniel Vetter | 316d388 | 2012-04-26 23:28:15 +0200 | [diff] [blame] | 798 | u32 __iomem *gfx_hws_cpu_addr; |
Daniel Vetter | 5d985ac | 2012-08-12 19:27:13 +0200 | [diff] [blame] | 799 | |
| 800 | unsigned int cpp; |
| 801 | int back_offset; |
| 802 | int front_offset; |
| 803 | int current_page; |
| 804 | int page_flipping; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 805 | } dri1; |
| 806 | |
| 807 | /* Kernel Modesetting */ |
| 808 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 809 | struct sdvo_device_mapping sdvo_mappings[2]; |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 810 | /* indicate whether the LVDS_BORDER should be enabled or not */ |
| 811 | unsigned int lvds_border_bits; |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 812 | /* Panel fitter placement and size for Ironlake+ */ |
| 813 | u32 pch_pf_pos, pch_pf_size; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 814 | |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 815 | struct drm_crtc *plane_to_crtc_mapping[3]; |
| 816 | struct drm_crtc *pipe_to_crtc_mapping[3]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 817 | wait_queue_head_t pending_flip_queue; |
| 818 | |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 819 | struct intel_pch_pll pch_plls[I915_NUM_PLLS]; |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 820 | struct intel_ddi_plls ddi_plls; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 821 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 822 | /* Reclocking support */ |
| 823 | bool render_reclock_avail; |
| 824 | bool lvds_downclock_avail; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 825 | /* indicates the reduced downclock for LVDS*/ |
| 826 | int lvds_downclock; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 827 | u16 orig_clock; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 828 | int child_dev_num; |
| 829 | struct child_device_config *child_dev; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 830 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 831 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 832 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 833 | /* gen6+ rps state */ |
| 834 | struct { |
| 835 | struct work_struct work; |
| 836 | u32 pm_iir; |
| 837 | /* lock - irqsave spinlock that protectects the work_struct and |
| 838 | * pm_iir. */ |
| 839 | spinlock_t lock; |
| 840 | |
| 841 | /* The below variables an all the rps hw state are protected by |
| 842 | * dev->struct mutext. */ |
| 843 | u8 cur_delay; |
| 844 | u8 min_delay; |
| 845 | u8 max_delay; |
| 846 | } rps; |
| 847 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 848 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 849 | * mchdev_lock in intel_pm.c */ |
| 850 | struct { |
| 851 | u8 cur_delay; |
| 852 | u8 min_delay; |
| 853 | u8 max_delay; |
| 854 | u8 fmax; |
| 855 | u8 fstart; |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 856 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 857 | u64 last_count1; |
| 858 | unsigned long last_time1; |
| 859 | unsigned long chipset_power; |
| 860 | u64 last_count2; |
| 861 | struct timespec last_time2; |
| 862 | unsigned long gfx_power; |
| 863 | u8 corr; |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 864 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 865 | int c_m; |
| 866 | int r_t; |
| 867 | } ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 868 | |
| 869 | enum no_fbc_reason no_fbc_reason; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 870 | |
Jesse Barnes | 20bf377 | 2010-04-21 11:39:22 -0700 | [diff] [blame] | 871 | struct drm_mm_node *compressed_fb; |
| 872 | struct drm_mm_node *compressed_llb; |
Eric Anholt | 34dc4d4 | 2010-05-07 14:30:03 -0700 | [diff] [blame] | 873 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 874 | unsigned long last_gpu_reset; |
| 875 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 876 | /* list of fbdev register on this device */ |
| 877 | struct intel_fbdev *fbdev; |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 878 | |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 879 | struct backlight_device *backlight; |
| 880 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 881 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 882 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 883 | |
| 884 | struct work_struct parity_error_work; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 885 | bool hw_contexts_disabled; |
| 886 | uint32_t hw_context_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 887 | } drm_i915_private_t; |
| 888 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 889 | /* Iterate over initialised rings */ |
| 890 | #define for_each_ring(ring__, dev_priv__, i__) \ |
| 891 | for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \ |
| 892 | if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))) |
| 893 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 894 | enum hdmi_force_audio { |
| 895 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ |
| 896 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ |
| 897 | HDMI_AUDIO_AUTO, /* trust EDID */ |
| 898 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ |
| 899 | }; |
| 900 | |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 901 | enum i915_cache_level { |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 902 | I915_CACHE_NONE = 0, |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 903 | I915_CACHE_LLC, |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 904 | I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */ |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 905 | }; |
| 906 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 907 | struct drm_i915_gem_object_ops { |
| 908 | /* Interface between the GEM object and its backing storage. |
| 909 | * get_pages() is called once prior to the use of the associated set |
| 910 | * of pages before to binding them into the GTT, and put_pages() is |
| 911 | * called after we no longer need them. As we expect there to be |
| 912 | * associated cost with migrating pages between the backing storage |
| 913 | * and making them available for the GPU (e.g. clflush), we may hold |
| 914 | * onto the pages after they are no longer referenced by the GPU |
| 915 | * in case they may be used again shortly (for example migrating the |
| 916 | * pages to a different memory domain within the GTT). put_pages() |
| 917 | * will therefore most likely be called when the object itself is |
| 918 | * being released or under memory pressure (where we attempt to |
| 919 | * reap pages for the shrinker). |
| 920 | */ |
| 921 | int (*get_pages)(struct drm_i915_gem_object *); |
| 922 | void (*put_pages)(struct drm_i915_gem_object *); |
| 923 | }; |
| 924 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 925 | struct drm_i915_gem_object { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 926 | struct drm_gem_object base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 927 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 928 | const struct drm_i915_gem_object_ops *ops; |
| 929 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 930 | /** Current space allocated to this object in the GTT, if any. */ |
| 931 | struct drm_mm_node *gtt_space; |
Daniel Vetter | 93a37f2 | 2010-11-05 20:24:53 +0100 | [diff] [blame] | 932 | struct list_head gtt_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 933 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 934 | /** This object's place on the active/inactive lists */ |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 935 | struct list_head ring_list; |
| 936 | struct list_head mm_list; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 937 | /** This object's place in the batchbuffer or on the eviction list */ |
| 938 | struct list_head exec_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 939 | |
| 940 | /** |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 941 | * This is set if the object is on the active lists (has pending |
| 942 | * rendering and so a non-zero seqno), and is not set if it i s on |
| 943 | * inactive (ready to be unbound) list. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 944 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 945 | unsigned int active:1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 946 | |
| 947 | /** |
| 948 | * This is set if the object has been written to since last bound |
| 949 | * to the GTT |
| 950 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 951 | unsigned int dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 952 | |
| 953 | /** |
| 954 | * Fence register bits (if any) for this object. Will be set |
| 955 | * as needed when mapped into the GTT. |
| 956 | * Protected by dev->struct_mutex. |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 957 | */ |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 958 | signed int fence_reg:I915_MAX_NUM_FENCE_BITS; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 959 | |
| 960 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 961 | * Advice: are the backing pages purgeable? |
| 962 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 963 | unsigned int madv:2; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 964 | |
| 965 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 966 | * Current tiling mode for the object. |
| 967 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 968 | unsigned int tiling_mode:2; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 969 | /** |
| 970 | * Whether the tiling parameters for the currently associated fence |
| 971 | * register have changed. Note that for the purposes of tracking |
| 972 | * tiling changes we also treat the unfenced register, the register |
| 973 | * slot that the object occupies whilst it executes a fenced |
| 974 | * command (such as BLT on gen2/3), as a "fence". |
| 975 | */ |
| 976 | unsigned int fence_dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 977 | |
| 978 | /** How many users have pinned this object in GTT space. The following |
| 979 | * users can each hold at most one reference: pwrite/pread, pin_ioctl |
| 980 | * (via user_pin_count), execbuffer (objects are not allowed multiple |
| 981 | * times for the same batchbuffer), and the framebuffer code. When |
| 982 | * switching/pageflipping, the framebuffer code has at most two buffers |
| 983 | * pinned per crtc. |
| 984 | * |
| 985 | * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 |
| 986 | * bits with absolutely no headroom. So use 4 bits. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 987 | unsigned int pin_count:4; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 988 | #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 989 | |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 990 | /** |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 991 | * Is the object at the current location in the gtt mappable and |
| 992 | * fenceable? Used to avoid costly recalculations. |
| 993 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 994 | unsigned int map_and_fenceable:1; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 995 | |
| 996 | /** |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 997 | * Whether the current gtt mapping needs to be mappable (and isn't just |
| 998 | * mappable by accident). Track pin and fault separate for a more |
| 999 | * accurate mappable working set. |
| 1000 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1001 | unsigned int fault_mappable:1; |
| 1002 | unsigned int pin_mappable:1; |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1003 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1004 | /* |
| 1005 | * Is the GPU currently using a fence to access this buffer, |
| 1006 | */ |
| 1007 | unsigned int pending_fenced_gpu_access:1; |
| 1008 | unsigned int fenced_gpu_access:1; |
| 1009 | |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 1010 | unsigned int cache_level:2; |
| 1011 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1012 | unsigned int has_aliasing_ppgtt_mapping:1; |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1013 | unsigned int has_global_gtt_mapping:1; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1014 | unsigned int has_dma_mapping:1; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1015 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1016 | struct sg_table *pages; |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1017 | int pages_pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1018 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1019 | /* prime dma-buf support */ |
Dave Airlie | 9a70cc2 | 2012-05-22 13:09:21 +0100 | [diff] [blame] | 1020 | void *dma_buf_vmapping; |
| 1021 | int vmapping_count; |
| 1022 | |
Daniel Vetter | 185cbcb | 2010-11-06 12:12:35 +0100 | [diff] [blame] | 1023 | /** |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1024 | * Used for performing relocations during execbuffer insertion. |
| 1025 | */ |
| 1026 | struct hlist_node exec_node; |
| 1027 | unsigned long exec_handle; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1028 | struct drm_i915_gem_exec_object2 *exec_entry; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1029 | |
| 1030 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1031 | * Current offset of the object in GTT space. |
| 1032 | * |
| 1033 | * This is the same as gtt_space->start |
| 1034 | */ |
| 1035 | uint32_t gtt_offset; |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1036 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1037 | struct intel_ring_buffer *ring; |
| 1038 | |
Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 1039 | /** Breadcrumb of last rendering to the buffer. */ |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1040 | uint32_t last_read_seqno; |
| 1041 | uint32_t last_write_seqno; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1042 | /** Breadcrumb of last fenced GPU access to the buffer. */ |
| 1043 | uint32_t last_fenced_seqno; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1044 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1045 | /** Current tiling stride for the object, if it's tiled. */ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1046 | uint32_t stride; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1047 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1048 | /** Record of address bit 17 of each page at last unbind. */ |
Chris Wilson | d312ec2 | 2010-06-06 15:40:22 +0100 | [diff] [blame] | 1049 | unsigned long *bit_17; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1050 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1051 | /** User space pin count and filp owning the pin */ |
| 1052 | uint32_t user_pin_count; |
| 1053 | struct drm_file *pin_filp; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1054 | |
| 1055 | /** for phy allocated objects */ |
| 1056 | struct drm_i915_gem_phys_object *phys_obj; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 1057 | |
| 1058 | /** |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 1059 | * Number of crtcs where this object is currently the fb, but |
| 1060 | * will be page flipped away on the next vblank. When it |
| 1061 | * reaches 0, dev_priv->pending_flip_queue will be woken up. |
| 1062 | */ |
| 1063 | atomic_t pending_flip; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1064 | }; |
| 1065 | |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 1066 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1067 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1068 | /** |
| 1069 | * Request queue structure. |
| 1070 | * |
| 1071 | * The request queue allows us to note sequence numbers that have been emitted |
| 1072 | * and may be associated with active buffers to be retired. |
| 1073 | * |
| 1074 | * By keeping this list, we can avoid having to do questionable |
| 1075 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate |
| 1076 | * an emission time with seqnos for tracking how far ahead of the GPU we are. |
| 1077 | */ |
| 1078 | struct drm_i915_gem_request { |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1079 | /** On Which ring this request was generated */ |
| 1080 | struct intel_ring_buffer *ring; |
| 1081 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1082 | /** GEM sequence number associated with this request. */ |
| 1083 | uint32_t seqno; |
| 1084 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1085 | /** Postion in the ringbuffer of the end of the request */ |
| 1086 | u32 tail; |
| 1087 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1088 | /** Time at which this request was emitted, in jiffies. */ |
| 1089 | unsigned long emitted_jiffies; |
| 1090 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1091 | /** global list entry for this request */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1092 | struct list_head list; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1093 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1094 | struct drm_i915_file_private *file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1095 | /** file_priv list entry for this request */ |
| 1096 | struct list_head client_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1097 | }; |
| 1098 | |
| 1099 | struct drm_i915_file_private { |
| 1100 | struct { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1101 | struct spinlock lock; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1102 | struct list_head request_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1103 | } mm; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 1104 | struct idr context_idr; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1105 | }; |
| 1106 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1107 | #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info) |
| 1108 | |
| 1109 | #define IS_I830(dev) ((dev)->pci_device == 0x3577) |
| 1110 | #define IS_845G(dev) ((dev)->pci_device == 0x2562) |
| 1111 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) |
| 1112 | #define IS_I865G(dev) ((dev)->pci_device == 0x2572) |
| 1113 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) |
| 1114 | #define IS_I915GM(dev) ((dev)->pci_device == 0x2592) |
| 1115 | #define IS_I945G(dev) ((dev)->pci_device == 0x2772) |
| 1116 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) |
| 1117 | #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater) |
| 1118 | #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline) |
| 1119 | #define IS_GM45(dev) ((dev)->pci_device == 0x2A42) |
| 1120 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) |
| 1121 | #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001) |
| 1122 | #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011) |
| 1123 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) |
| 1124 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) |
| 1125 | #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042) |
| 1126 | #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046) |
Jesse Barnes | 4b65177 | 2011-04-28 14:33:09 -0700 | [diff] [blame] | 1127 | #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge) |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 1128 | #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview) |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 1129 | #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1130 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
| 1131 | |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 1132 | /* |
| 1133 | * The genX designation typically refers to the render engine, so render |
| 1134 | * capability related checks should use IS_GEN, while display and other checks |
| 1135 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular |
| 1136 | * chips, etc.). |
| 1137 | */ |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1138 | #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2) |
| 1139 | #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3) |
| 1140 | #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4) |
| 1141 | #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5) |
| 1142 | #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6) |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 1143 | #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1144 | |
| 1145 | #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring) |
| 1146 | #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring) |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 1147 | #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1148 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
| 1149 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1150 | #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6) |
Jesse Barnes | 9355360 | 2012-06-15 11:55:23 -0700 | [diff] [blame] | 1151 | #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev)) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1152 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1153 | #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1154 | #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical) |
| 1155 | |
| 1156 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 1157 | * rows, which changed the alignment requirements and fence programming. |
| 1158 | */ |
| 1159 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ |
| 1160 | IS_I915GM(dev))) |
| 1161 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) |
| 1162 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 1163 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 1164 | #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev)) |
| 1165 | #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv) |
| 1166 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) |
| 1167 | /* dsparb controlled by hw only */ |
| 1168 | #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev)) |
| 1169 | |
| 1170 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) |
| 1171 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) |
| 1172 | #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1173 | |
Jesse Barnes | eceae48 | 2011-04-06 12:15:08 -0700 | [diff] [blame] | 1174 | #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1175 | |
| 1176 | #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type) |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 1177 | #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1178 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) |
| 1179 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) |
Paulo Zanoni | 45e6e3a | 2012-07-03 15:57:32 -0300 | [diff] [blame] | 1180 | #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1181 | |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 1182 | #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake) |
| 1183 | |
Ben Widawsky | f27b926 | 2012-07-24 20:47:32 -0700 | [diff] [blame] | 1184 | #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 1185 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 1186 | #define GT_FREQUENCY_MULTIPLIER 50 |
| 1187 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1188 | #include "i915_trace.h" |
| 1189 | |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 1190 | /** |
| 1191 | * RC6 is a special power stage which allows the GPU to enter an very |
| 1192 | * low-voltage mode when idle, using down to 0V while at this stage. This |
| 1193 | * stage is entered automatically when the GPU is idle when RC6 support is |
| 1194 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. |
| 1195 | * |
| 1196 | * There are different RC6 modes available in Intel GPU, which differentiate |
| 1197 | * among each other with the latency required to enter and leave RC6 and |
| 1198 | * voltage consumed by the GPU in different states. |
| 1199 | * |
| 1200 | * The combination of the following flags define which states GPU is allowed |
| 1201 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and |
| 1202 | * RC6pp is deepest RC6. Their support by hardware varies according to the |
| 1203 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one |
| 1204 | * which brings the most power savings; deeper states save more power, but |
| 1205 | * require higher latency to switch to and wake up. |
| 1206 | */ |
| 1207 | #define INTEL_RC6_ENABLE (1<<0) |
| 1208 | #define INTEL_RC6p_ENABLE (1<<1) |
| 1209 | #define INTEL_RC6pp_ENABLE (1<<2) |
| 1210 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 1211 | extern struct drm_ioctl_desc i915_ioctls[]; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 1212 | extern int i915_max_ioctl; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1213 | extern unsigned int i915_fbpercrtc __always_unused; |
| 1214 | extern int i915_panel_ignore_lid __read_mostly; |
| 1215 | extern unsigned int i915_powersave __read_mostly; |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 1216 | extern int i915_semaphores __read_mostly; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1217 | extern unsigned int i915_lvds_downclock __read_mostly; |
Takashi Iwai | 121d527 | 2012-03-20 13:07:06 +0100 | [diff] [blame] | 1218 | extern int i915_lvds_channel_mode __read_mostly; |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 1219 | extern int i915_panel_use_ssc __read_mostly; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1220 | extern int i915_vbt_sdvo_panel_type __read_mostly; |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 1221 | extern int i915_enable_rc6 __read_mostly; |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 1222 | extern int i915_enable_fbc __read_mostly; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1223 | extern bool i915_enable_hangcheck __read_mostly; |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 1224 | extern int i915_enable_ppgtt __read_mostly; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 1225 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1226 | extern int i915_suspend(struct drm_device *dev, pm_message_t state); |
| 1227 | extern int i915_resume(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 1228 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
| 1229 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); |
| 1230 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1231 | /* i915_dma.c */ |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 1232 | void i915_update_dri1_breadcrumb(struct drm_device *dev); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1233 | extern void i915_kernel_lost_context(struct drm_device * dev); |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1234 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1235 | extern int i915_driver_unload(struct drm_device *); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1236 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1237 | extern void i915_driver_lastclose(struct drm_device * dev); |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 1238 | extern void i915_driver_preclose(struct drm_device *dev, |
| 1239 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1240 | extern void i915_driver_postclose(struct drm_device *dev, |
| 1241 | struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1242 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1243 | #ifdef CONFIG_COMPAT |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 1244 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 1245 | unsigned long arg); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1246 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1247 | extern int i915_emit_box(struct drm_device *dev, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1248 | struct drm_clip_rect *box, |
| 1249 | int DR1, int DR4); |
Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 1250 | extern int intel_gpu_reset(struct drm_device *dev); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 1251 | extern int i915_reset(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 1252 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 1253 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 1254 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 1255 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
| 1256 | |
Dave Airlie | af6061a | 2008-05-07 12:15:39 +1000 | [diff] [blame] | 1257 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1258 | /* i915_irq.c */ |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1259 | void i915_hangcheck_elapsed(unsigned long data); |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 1260 | void i915_handle_error(struct drm_device *dev, bool wedged); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1261 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1262 | extern void intel_irq_init(struct drm_device *dev); |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 1263 | extern void intel_gt_init(struct drm_device *dev); |
Chris Wilson | 16995a9 | 2012-10-18 11:46:10 +0100 | [diff] [blame] | 1264 | extern void intel_gt_reset(struct drm_device *dev); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1265 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1266 | void i915_error_state_free(struct kref *error_ref); |
| 1267 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1268 | void |
| 1269 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 1270 | |
| 1271 | void |
| 1272 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 1273 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1274 | void intel_enable_asle(struct drm_device *dev); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 1275 | |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1276 | #ifdef CONFIG_DEBUG_FS |
| 1277 | extern void i915_destroy_error_state(struct drm_device *dev); |
| 1278 | #else |
| 1279 | #define i915_destroy_error_state(x) |
| 1280 | #endif |
| 1281 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1282 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1283 | /* i915_gem.c */ |
| 1284 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 1285 | struct drm_file *file_priv); |
| 1286 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 1287 | struct drm_file *file_priv); |
| 1288 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 1289 | struct drm_file *file_priv); |
| 1290 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 1291 | struct drm_file *file_priv); |
| 1292 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 1293 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1294 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1295 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1296 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 1297 | struct drm_file *file_priv); |
| 1298 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 1299 | struct drm_file *file_priv); |
| 1300 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 1301 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 1302 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 1303 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1304 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 1305 | struct drm_file *file_priv); |
| 1306 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 1307 | struct drm_file *file_priv); |
| 1308 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 1309 | struct drm_file *file_priv); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 1310 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 1311 | struct drm_file *file); |
| 1312 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 1313 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1314 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 1315 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1316 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 1317 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1318 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 1319 | struct drm_file *file_priv); |
| 1320 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 1321 | struct drm_file *file_priv); |
| 1322 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 1323 | struct drm_file *file_priv); |
| 1324 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 1325 | struct drm_file *file_priv); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 1326 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 1327 | struct drm_file *file_priv); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 1328 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
| 1329 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1330 | void i915_gem_load(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1331 | int i915_gem_init_object(struct drm_gem_object *obj); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1332 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 1333 | const struct drm_i915_gem_object_ops *ops); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1334 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 1335 | size_t size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1336 | void i915_gem_free_object(struct drm_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1337 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, |
| 1338 | uint32_t alignment, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 1339 | bool map_and_fenceable, |
| 1340 | bool nonblocking); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1341 | void i915_gem_object_unpin(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1342 | int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1343 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1344 | void i915_gem_lastclose(struct drm_device *dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1345 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1346 | int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1347 | static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n) |
| 1348 | { |
| 1349 | struct scatterlist *sg = obj->pages->sgl; |
Chris Wilson | 1cf8378 | 2012-10-10 12:11:52 +0100 | [diff] [blame] | 1350 | int nents = obj->pages->nents; |
| 1351 | while (nents > SG_MAX_SINGLE_ALLOC) { |
| 1352 | if (n < SG_MAX_SINGLE_ALLOC - 1) |
| 1353 | break; |
| 1354 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1355 | sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1); |
| 1356 | n -= SG_MAX_SINGLE_ALLOC - 1; |
Chris Wilson | 1cf8378 | 2012-10-10 12:11:52 +0100 | [diff] [blame] | 1357 | nents -= SG_MAX_SINGLE_ALLOC - 1; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1358 | } |
| 1359 | return sg_page(sg+n); |
| 1360 | } |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1361 | static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
| 1362 | { |
| 1363 | BUG_ON(obj->pages == NULL); |
| 1364 | obj->pages_pin_count++; |
| 1365 | } |
| 1366 | static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
| 1367 | { |
| 1368 | BUG_ON(obj->pages_pin_count == 0); |
| 1369 | obj->pages_pin_count--; |
| 1370 | } |
| 1371 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1372 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 1373 | int i915_gem_object_sync(struct drm_i915_gem_object *obj, |
| 1374 | struct intel_ring_buffer *to); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1375 | void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj, |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1376 | struct intel_ring_buffer *ring, |
| 1377 | u32 seqno); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1378 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1379 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 1380 | struct drm_device *dev, |
| 1381 | struct drm_mode_create_dumb *args); |
| 1382 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
| 1383 | uint32_t handle, uint64_t *offset); |
| 1384 | int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1385 | uint32_t handle); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1386 | /** |
| 1387 | * Returns true if seq1 is later than seq2. |
| 1388 | */ |
| 1389 | static inline bool |
| 1390 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) |
| 1391 | { |
| 1392 | return (int32_t)(seq1 - seq2) >= 0; |
| 1393 | } |
| 1394 | |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1395 | u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1396 | |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 1397 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1398 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1399 | |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 1400 | static inline bool |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 1401 | i915_gem_object_pin_fence(struct drm_i915_gem_object *obj) |
| 1402 | { |
| 1403 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 1404 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1405 | dev_priv->fence_regs[obj->fence_reg].pin_count++; |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 1406 | return true; |
| 1407 | } else |
| 1408 | return false; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 1409 | } |
| 1410 | |
| 1411 | static inline void |
| 1412 | i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj) |
| 1413 | { |
| 1414 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 1415 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1416 | dev_priv->fence_regs[obj->fence_reg].pin_count--; |
| 1417 | } |
| 1418 | } |
| 1419 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1420 | void i915_gem_retire_requests(struct drm_device *dev); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1421 | void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring); |
Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 1422 | int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv, |
| 1423 | bool interruptible); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1424 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1425 | void i915_gem_reset(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1426 | void i915_gem_clflush_object(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1427 | int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj, |
| 1428 | uint32_t read_domains, |
| 1429 | uint32_t write_domain); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 1430 | int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 1431 | int __must_check i915_gem_init(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 1432 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 1433 | void i915_gem_l3_remap(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 1434 | void i915_gem_init_swizzling(struct drm_device *dev); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 1435 | void i915_gem_init_ppgtt(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1436 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 1437 | int __must_check i915_gpu_idle(struct drm_device *dev); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1438 | int __must_check i915_gem_idle(struct drm_device *dev); |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 1439 | int i915_add_request(struct intel_ring_buffer *ring, |
| 1440 | struct drm_file *file, |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 1441 | u32 *seqno); |
Ben Widawsky | 199b2bc | 2012-05-24 15:03:11 -0700 | [diff] [blame] | 1442 | int __must_check i915_wait_seqno(struct intel_ring_buffer *ring, |
| 1443 | uint32_t seqno); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1444 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1445 | int __must_check |
| 1446 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 1447 | bool write); |
| 1448 | int __must_check |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 1449 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
| 1450 | int __must_check |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 1451 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 1452 | u32 alignment, |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1453 | struct intel_ring_buffer *pipelined); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1454 | int i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1455 | struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 1456 | int id, |
| 1457 | int align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1458 | void i915_gem_detach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1459 | struct drm_i915_gem_object *obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1460 | void i915_gem_free_all_phys_object(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1461 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1462 | |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 1463 | uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1464 | i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev, |
| 1465 | uint32_t size, |
| 1466 | int tiling_mode); |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 1467 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 1468 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 1469 | enum i915_cache_level cache_level); |
| 1470 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1471 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 1472 | struct dma_buf *dma_buf); |
| 1473 | |
| 1474 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 1475 | struct drm_gem_object *gem_obj, int flags); |
| 1476 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1477 | /* i915_gem_context.c */ |
| 1478 | void i915_gem_context_init(struct drm_device *dev); |
| 1479 | void i915_gem_context_fini(struct drm_device *dev); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1480 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 1481 | int i915_switch_context(struct intel_ring_buffer *ring, |
| 1482 | struct drm_file *file, int to_id); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1483 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 1484 | struct drm_file *file); |
| 1485 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 1486 | struct drm_file *file); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1487 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1488 | /* i915_gem_gtt.c */ |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1489 | int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev); |
| 1490 | void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1491 | void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt, |
| 1492 | struct drm_i915_gem_object *obj, |
| 1493 | enum i915_cache_level cache_level); |
| 1494 | void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt, |
| 1495 | struct drm_i915_gem_object *obj); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1496 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1497 | void i915_gem_restore_gtt_mappings(struct drm_device *dev); |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1498 | int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj); |
| 1499 | void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj, |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 1500 | enum i915_cache_level cache_level); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1501 | void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj); |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1502 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj); |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1503 | void i915_gem_init_global_gtt(struct drm_device *dev, |
| 1504 | unsigned long start, |
| 1505 | unsigned long mappable_end, |
| 1506 | unsigned long end); |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1507 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 1508 | /* i915_gem_evict.c */ |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1509 | int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1510 | unsigned alignment, |
| 1511 | unsigned cache_level, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 1512 | bool mappable, |
| 1513 | bool nonblock); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1514 | int i915_gem_evict_everything(struct drm_device *dev); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 1515 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 1516 | /* i915_gem_stolen.c */ |
| 1517 | int i915_gem_init_stolen(struct drm_device *dev); |
| 1518 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
| 1519 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1520 | /* i915_gem_tiling.c */ |
| 1521 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1522 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); |
| 1523 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1524 | |
| 1525 | /* i915_gem_debug.c */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1526 | void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1527 | const char *where, uint32_t mark); |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1528 | #if WATCH_LISTS |
| 1529 | int i915_verify_lists(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1530 | #else |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1531 | #define i915_verify_lists(dev) 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1532 | #endif |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1533 | void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj, |
| 1534 | int handle); |
| 1535 | void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1536 | const char *where, uint32_t mark); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1537 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 1538 | /* i915_debugfs.c */ |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1539 | int i915_debugfs_init(struct drm_minor *minor); |
| 1540 | void i915_debugfs_cleanup(struct drm_minor *minor); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 1541 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 1542 | /* i915_suspend.c */ |
| 1543 | extern int i915_save_state(struct drm_device *dev); |
| 1544 | extern int i915_restore_state(struct drm_device *dev); |
| 1545 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1546 | /* i915_suspend.c */ |
| 1547 | extern int i915_save_state(struct drm_device *dev); |
| 1548 | extern int i915_restore_state(struct drm_device *dev); |
| 1549 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 1550 | /* i915_sysfs.c */ |
| 1551 | void i915_setup_sysfs(struct drm_device *dev_priv); |
| 1552 | void i915_teardown_sysfs(struct drm_device *dev_priv); |
| 1553 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1554 | /* intel_i2c.c */ |
| 1555 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 1556 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 1557 | extern inline bool intel_gmbus_is_port_valid(unsigned port) |
| 1558 | { |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 1559 | return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 1560 | } |
| 1561 | |
| 1562 | extern struct i2c_adapter *intel_gmbus_get_adapter( |
| 1563 | struct drm_i915_private *dev_priv, unsigned port); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1564 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 1565 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 1566 | extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
| 1567 | { |
| 1568 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 1569 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1570 | extern void intel_i2c_reset(struct drm_device *dev); |
| 1571 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 1572 | /* intel_opregion.c */ |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1573 | extern int intel_opregion_setup(struct drm_device *dev); |
| 1574 | #ifdef CONFIG_ACPI |
| 1575 | extern void intel_opregion_init(struct drm_device *dev); |
| 1576 | extern void intel_opregion_fini(struct drm_device *dev); |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 1577 | extern void intel_opregion_asle_intr(struct drm_device *dev); |
| 1578 | extern void intel_opregion_gse_intr(struct drm_device *dev); |
| 1579 | extern void intel_opregion_enable_asle(struct drm_device *dev); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 1580 | #else |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1581 | static inline void intel_opregion_init(struct drm_device *dev) { return; } |
| 1582 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 1583 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } |
| 1584 | static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; } |
| 1585 | static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 1586 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 1587 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 1588 | /* intel_acpi.c */ |
| 1589 | #ifdef CONFIG_ACPI |
| 1590 | extern void intel_register_dsm_handler(void); |
| 1591 | extern void intel_unregister_dsm_handler(void); |
| 1592 | #else |
| 1593 | static inline void intel_register_dsm_handler(void) { return; } |
| 1594 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 1595 | #endif /* CONFIG_ACPI */ |
| 1596 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1597 | /* modesetting */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 1598 | extern void intel_modeset_init_hw(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1599 | extern void intel_modeset_init(struct drm_device *dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 1600 | extern void intel_modeset_gem_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1601 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1602 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 1603 | extern void intel_modeset_setup_hw_state(struct drm_device *dev); |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 1604 | extern bool intel_fbc_enabled(struct drm_device *dev); |
Chris Wilson | 43a9539 | 2011-07-08 12:22:36 +0100 | [diff] [blame] | 1605 | extern void intel_disable_fbc(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 1606 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
Keith Packard | 9fb526d | 2011-09-26 22:24:57 -0700 | [diff] [blame] | 1607 | extern void ironlake_init_pch_refclk(struct drm_device *dev); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 1608 | extern void gen6_set_rps(struct drm_device *dev, u8 val); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1609 | extern void intel_detect_pch(struct drm_device *dev); |
| 1610 | extern int intel_trans_dp_port_sel(struct drm_crtc *crtc); |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 1611 | extern int intel_enable_rc6(const struct drm_device *dev); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1612 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 1613 | extern bool i915_semaphore_is_enabled(struct drm_device *dev); |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 1614 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 1615 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 1616 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1617 | /* overlay */ |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1618 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1619 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); |
| 1620 | extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 1621 | |
| 1622 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); |
| 1623 | extern void intel_display_print_error_state(struct seq_file *m, |
| 1624 | struct drm_device *dev, |
| 1625 | struct intel_display_error_state *error); |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1626 | #endif |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1627 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 1628 | /* On SNB platform, before reading ring registers forcewake bit |
| 1629 | * must be set to prevent GT core from power down and stale values being |
| 1630 | * returned. |
| 1631 | */ |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 1632 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv); |
| 1633 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv); |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1634 | int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv); |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 1635 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 1636 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val); |
| 1637 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val); |
| 1638 | |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 1639 | #define __i915_read(x, y) \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1640 | u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg); |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 1641 | |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 1642 | __i915_read(8, b) |
| 1643 | __i915_read(16, w) |
| 1644 | __i915_read(32, l) |
| 1645 | __i915_read(64, q) |
| 1646 | #undef __i915_read |
| 1647 | |
| 1648 | #define __i915_write(x, y) \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1649 | void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val); |
| 1650 | |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 1651 | __i915_write(8, b) |
| 1652 | __i915_write(16, w) |
| 1653 | __i915_write(32, l) |
| 1654 | __i915_write(64, q) |
| 1655 | #undef __i915_write |
| 1656 | |
| 1657 | #define I915_READ8(reg) i915_read8(dev_priv, (reg)) |
| 1658 | #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val)) |
| 1659 | |
| 1660 | #define I915_READ16(reg) i915_read16(dev_priv, (reg)) |
| 1661 | #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val)) |
| 1662 | #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg)) |
| 1663 | #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg)) |
| 1664 | |
| 1665 | #define I915_READ(reg) i915_read32(dev_priv, (reg)) |
| 1666 | #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1667 | #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg)) |
| 1668 | #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg)) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 1669 | |
| 1670 | #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val)) |
| 1671 | #define I915_READ64(reg) i915_read64(dev_priv, (reg)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1672 | |
| 1673 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 1674 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 1675 | |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 1676 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1677 | #endif |