blob: f5120d024fdf30b8ff058d798ab01813fa13afef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070051#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Jesse Barnes317c35d2008-08-25 15:11:06 -070053enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056 PIPE_C,
57 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070058};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070060
Paulo Zanonia5c961d2012-10-24 15:59:34 -020061enum transcoder {
62 TRANSCODER_A = 0,
63 TRANSCODER_B,
64 TRANSCODER_C,
65 TRANSCODER_EDP = 0xF,
66};
67#define transcoder_name(t) ((t) + 'A')
68
Jesse Barnes80824002009-09-10 15:28:06 -070069enum plane {
70 PLANE_A = 0,
71 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080072 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070073};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080074#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080075
Eugeni Dodonov2b139522012-03-29 12:32:22 -030076enum port {
77 PORT_A = 0,
78 PORT_B,
79 PORT_C,
80 PORT_D,
81 PORT_E,
82 I915_MAX_PORTS
83};
84#define port_name(p) ((p) + 'A')
85
Eric Anholt62fdfea2010-05-21 13:26:39 -070086#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
87
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080088#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
89
Daniel Vetter6c2b7c12012-07-05 09:50:24 +020090#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
91 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
92 if ((intel_encoder)->base.crtc == (__crtc))
93
Jesse Barnesee7b9f92012-04-20 17:11:53 +010094struct intel_pch_pll {
95 int refcount; /* count of number of CRTCs sharing this PLL */
96 int active; /* count of number of active CRTCs (i.e. DPMS on) */
97 bool on; /* is the PLL actually active? Disabled during modeset */
98 int pll_reg;
99 int fp0_reg;
100 int fp1_reg;
101};
102#define I915_NUM_PLLS 2
103
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300104struct intel_ddi_plls {
105 int spll_refcount;
106 int wrpll1_refcount;
107 int wrpll2_refcount;
108};
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110/* Interface history:
111 *
112 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100113 * 1.2: Add Power Management
114 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100115 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000116 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000117 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
118 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 */
120#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000121#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#define DRIVER_PATCHLEVEL 0
123
Eric Anholt673a3942008-07-30 12:06:12 -0700124#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100125#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100126#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700127
Dave Airlie71acb5e2008-12-30 20:31:46 +1000128#define I915_GEM_PHYS_CURSOR_0 1
129#define I915_GEM_PHYS_CURSOR_1 2
130#define I915_GEM_PHYS_OVERLAY_REGS 3
131#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
132
133struct drm_i915_gem_phys_object {
134 int id;
135 struct page **page_list;
136 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000137 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000138};
139
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140struct opregion_header;
141struct opregion_acpi;
142struct opregion_swsci;
143struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800144struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700145
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100146struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700147 struct opregion_header __iomem *header;
148 struct opregion_acpi __iomem *acpi;
149 struct opregion_swsci __iomem *swsci;
150 struct opregion_asle __iomem *asle;
151 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000152 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100153};
Chris Wilson44834a62010-08-19 16:09:23 +0100154#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100155
Chris Wilson6ef3d422010-08-04 20:26:07 +0100156struct intel_overlay;
157struct intel_overlay_error_state;
158
Dave Airlie7c1c2872008-11-28 14:22:24 +1000159struct drm_i915_master_private {
160 drm_local_map_t *sarea;
161 struct _drm_i915_sarea *sarea_priv;
162};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800163#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200164#define I915_MAX_NUM_FENCES 16
165/* 16 fences + sign bit for FENCE_REG_NONE */
166#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800167
168struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200169 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000170 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100171 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800172};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000173
yakui_zhao9b9d1722009-05-31 17:17:17 +0800174struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100175 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800176 u8 dvo_port;
177 u8 slave_addr;
178 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100179 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400180 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800181};
182
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000183struct intel_display_error_state;
184
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700185struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200186 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700187 u32 eir;
188 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700189 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700190 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700191 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800192 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100193 u32 tail[I915_NUM_RINGS];
194 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100195 u32 ipeir[I915_NUM_RINGS];
196 u32 ipehr[I915_NUM_RINGS];
197 u32 instdone[I915_NUM_RINGS];
198 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100199 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100200 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100201 /* our own tracking of ring head and tail */
202 u32 cpu_ring_head[I915_NUM_RINGS];
203 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100204 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700205 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100206 u32 instpm[I915_NUM_RINGS];
207 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700208 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100209 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000210 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100211 u32 fault_reg[I915_NUM_RINGS];
212 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100213 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200214 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700215 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000216 struct drm_i915_error_ring {
217 struct drm_i915_error_object {
218 int page_count;
219 u32 gtt_offset;
220 u32 *pages[0];
221 } *ringbuffer, *batchbuffer;
222 struct drm_i915_error_request {
223 long jiffies;
224 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000225 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000226 } *requests;
227 int num_requests;
228 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000229 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000230 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000231 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100232 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000233 u32 gtt_offset;
234 u32 read_domains;
235 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200236 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000237 s32 pinned:2;
238 u32 tiling:2;
239 u32 dirty:1;
240 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100241 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700242 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000243 } *active_bo, *pinned_bo;
244 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100245 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000246 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700247};
248
Jesse Barnese70236a2009-09-21 10:42:27 -0700249struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400250 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700251 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
252 void (*disable_fbc)(struct drm_device *dev);
253 int (*get_display_clock_speed)(struct drm_device *dev);
254 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000255 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800256 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
257 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300258 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
259 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200260 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700261 int (*crtc_mode_set)(struct drm_crtc *crtc,
262 struct drm_display_mode *mode,
263 struct drm_display_mode *adjusted_mode,
264 int x, int y,
265 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200266 void (*crtc_enable)(struct drm_crtc *crtc);
267 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100268 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800269 void (*write_eld)(struct drm_connector *connector,
270 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700271 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700272 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700273 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700274 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
275 struct drm_framebuffer *fb,
276 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700277 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
278 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700279 /* clock updates for mode set */
280 /* cursor updates */
281 /* render clock increase/decrease */
282 /* display clock increase/decrease */
283 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700284};
285
Chris Wilson990bbda2012-07-02 11:51:02 -0300286struct drm_i915_gt_funcs {
287 void (*force_wake_get)(struct drm_i915_private *dev_priv);
288 void (*force_wake_put)(struct drm_i915_private *dev_priv);
289};
290
Daniel Vetterc96ea642012-08-08 22:01:51 +0200291#define DEV_INFO_FLAGS \
292 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
296 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
297 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
298 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
302 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
303 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
304 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
307 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
308 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
309 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
310 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
311 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
312 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
314 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
315 DEV_INFO_FLAG(has_llc)
316
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500317struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100318 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400319 u8 is_mobile:1;
320 u8 is_i85x:1;
321 u8 is_i915g:1;
322 u8 is_i945gm:1;
323 u8 is_g33:1;
324 u8 need_gfx_hws:1;
325 u8 is_g4x:1;
326 u8 is_pineview:1;
327 u8 is_broadwater:1;
328 u8 is_crestline:1;
329 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700330 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200331 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300332 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 u8 has_fbc:1;
334 u8 has_pipe_cxsr:1;
335 u8 has_hotplug:1;
336 u8 cursor_needs_physical:1;
337 u8 has_overlay:1;
338 u8 overlay_needs_physical:1;
339 u8 supports_tv:1;
340 u8 has_bsd_ring:1;
341 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200342 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500343};
344
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100345#define I915_PPGTT_PD_ENTRIES 512
346#define I915_PPGTT_PT_ENTRIES 1024
347struct i915_hw_ppgtt {
348 unsigned num_pd_entries;
349 struct page **pt_pages;
350 uint32_t pd_offset;
351 dma_addr_t *pt_dma_addr;
352 dma_addr_t scratch_page_dma_addr;
353};
354
Ben Widawsky40521052012-06-04 14:42:43 -0700355
356/* This must match up with the value previously used for execbuf2.rsvd1. */
357#define DEFAULT_CONTEXT_ID 0
358struct i915_hw_context {
359 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700360 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700361 struct drm_i915_file_private *file_priv;
362 struct intel_ring_buffer *ring;
363 struct drm_i915_gem_object *obj;
364};
365
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800366enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100367 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800368 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
369 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
370 FBC_MODE_TOO_LARGE, /* mode too large for compression */
371 FBC_BAD_PLANE, /* fbc not supported on plane */
372 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700373 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700374 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800375};
376
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800377enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300378 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800379 PCH_IBX, /* Ibexpeak PCH */
380 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300381 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800382};
383
Jesse Barnesb690e962010-07-19 13:53:12 -0700384#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700385#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100386#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700387
Dave Airlie8be48d92010-03-30 05:34:14 +0000388struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100389struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000390
Daniel Vetterc2b91522012-02-14 22:37:19 +0100391struct intel_gmbus {
392 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100393 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100394 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100395 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100396 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100397 struct drm_i915_private *dev_priv;
398};
399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700401 struct drm_device *dev;
402
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500403 const struct intel_device_info *info;
404
Chris Wilson72bfa192010-12-19 11:42:05 +0000405 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000406
Eric Anholt3043c602008-10-02 12:24:47 -0700407 void __iomem *regs;
Chris Wilson990bbda2012-07-02 11:51:02 -0300408
409 struct drm_i915_gt_funcs gt;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100410 /** gt_fifo_count and the subsequent register write are synchronized
411 * with dev->struct_mutex. */
412 unsigned gt_fifo_count;
413 /** forcewake_count is protected by gt_lock */
414 unsigned forcewake_count;
415 /** gt_lock is also taken in irq contexts. */
416 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800418 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700419
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500420 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
421 * controller on different i2c buses. */
422 struct mutex gmbus_mutex;
423
Daniel Vetter110447fc2012-03-23 23:43:36 +0100424 /**
425 * Base address of the gmbus and gpio block.
426 */
427 uint32_t gpio_mmio_base;
428
Dave Airlieec2a4c32009-08-04 11:43:41 +1000429 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d52010-08-07 11:01:22 +0100431 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000433 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700434 uint32_t counter;
Chris Wilson05394f32010-11-08 19:18:58 +0000435 struct drm_i915_gem_object *pwrctx;
436 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Jesse Barnesd7658982009-06-05 14:41:29 +0000438 struct resource mch_res;
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000441
442 /* protects the irq masks */
443 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700444
445 /* DPIO indirect register protection */
446 spinlock_t dpio_lock;
447
Eric Anholted4cb412008-07-29 12:10:39 -0700448 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800449 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000450 u32 irq_mask;
451 u32 gt_irq_mask;
452 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Jesse Barnes5ca58282009-03-31 14:11:15 -0700454 u32 hotplug_supported_mask;
455 struct work_struct hotplug_work;
456
Dave Airliea3524f12010-06-06 18:59:41 +1000457 int num_pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100458 int num_pch_pll;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000459
Ben Gamarif65d9422009-09-14 17:48:44 -0400460 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000461#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100462#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Ben Gamarif65d9422009-09-14 17:48:44 -0400463 struct timer_list hangcheck_timer;
464 int hangcheck_count;
Chris Wilsonb4519512012-05-11 14:29:30 +0100465 uint32_t last_acthd[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700466 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
Ben Gamarif65d9422009-09-14 17:48:44 -0400467
Daniel Vettere5eb3d62012-05-03 14:48:16 +0200468 unsigned int stop_rings;
469
Jesse Barnes80824002009-09-10 15:28:06 -0700470 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100471 unsigned int cfb_fb;
472 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100473 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100474 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700475
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100476 struct intel_opregion opregion;
477
Daniel Vetter02e792f2009-09-15 22:57:34 +0200478 /* overlay */
479 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800480 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200481
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100483 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000484 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800485 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
486 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100489 unsigned int int_tv_support:1;
490 unsigned int lvds_dither:1;
491 unsigned int lvds_vbt:1;
492 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500493 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700494 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500495 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100496 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
497 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100498 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700499 int rate;
500 int lanes;
501 int preemphasis;
502 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100503
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700504 bool initialized;
505 bool support;
506 int bpp;
507 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100508 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700509 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510
Chris Wilsonf899fc62010-07-20 15:44:45 -0700511 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200512 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800513 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
514 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
515
Li Peng95534262010-05-18 18:58:44 +0800516 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800517
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700518 spinlock_t error_lock;
Daniel Vetter742cbee2012-04-27 15:17:39 +0200519 /* Protected by dev->error_lock. */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700520 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400521 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100522 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700523 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700524
Jesse Barnese70236a2009-09-21 10:42:27 -0700525 /* Display functions */
526 struct drm_i915_display_funcs display;
527
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800528 /* PCH chipset type */
529 enum intel_pch pch_type;
530
Jesse Barnesb690e962010-07-19 13:53:12 -0700531 unsigned long quirks;
532
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000533 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800534 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000535 u8 saveLBB;
536 u32 saveDSPACNTR;
537 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000538 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000539 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000540 u32 savePIPEACONF;
541 u32 savePIPEBCONF;
542 u32 savePIPEASRC;
543 u32 savePIPEBSRC;
544 u32 saveFPA0;
545 u32 saveFPA1;
546 u32 saveDPLL_A;
547 u32 saveDPLL_A_MD;
548 u32 saveHTOTAL_A;
549 u32 saveHBLANK_A;
550 u32 saveHSYNC_A;
551 u32 saveVTOTAL_A;
552 u32 saveVBLANK_A;
553 u32 saveVSYNC_A;
554 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000555 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800556 u32 saveTRANS_HTOTAL_A;
557 u32 saveTRANS_HBLANK_A;
558 u32 saveTRANS_HSYNC_A;
559 u32 saveTRANS_VTOTAL_A;
560 u32 saveTRANS_VBLANK_A;
561 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000562 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000563 u32 saveDSPASTRIDE;
564 u32 saveDSPASIZE;
565 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700566 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000567 u32 saveDSPASURF;
568 u32 saveDSPATILEOFF;
569 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700570 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000571 u32 saveBLC_PWM_CTL;
572 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800573 u32 saveBLC_CPU_PWM_CTL;
574 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000575 u32 saveFPB0;
576 u32 saveFPB1;
577 u32 saveDPLL_B;
578 u32 saveDPLL_B_MD;
579 u32 saveHTOTAL_B;
580 u32 saveHBLANK_B;
581 u32 saveHSYNC_B;
582 u32 saveVTOTAL_B;
583 u32 saveVBLANK_B;
584 u32 saveVSYNC_B;
585 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000586 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800587 u32 saveTRANS_HTOTAL_B;
588 u32 saveTRANS_HBLANK_B;
589 u32 saveTRANS_HSYNC_B;
590 u32 saveTRANS_VTOTAL_B;
591 u32 saveTRANS_VBLANK_B;
592 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000593 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000594 u32 saveDSPBSTRIDE;
595 u32 saveDSPBSIZE;
596 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700597 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000598 u32 saveDSPBSURF;
599 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700600 u32 saveVGA0;
601 u32 saveVGA1;
602 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000603 u32 saveVGACNTRL;
604 u32 saveADPA;
605 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700606 u32 savePP_ON_DELAYS;
607 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000608 u32 saveDVOA;
609 u32 saveDVOB;
610 u32 saveDVOC;
611 u32 savePP_ON;
612 u32 savePP_OFF;
613 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700614 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000615 u32 savePFIT_CONTROL;
616 u32 save_palette_a[256];
617 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700618 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000619 u32 saveFBC_CFB_BASE;
620 u32 saveFBC_LL_BASE;
621 u32 saveFBC_CONTROL;
622 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000623 u32 saveIER;
624 u32 saveIIR;
625 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800626 u32 saveDEIER;
627 u32 saveDEIMR;
628 u32 saveGTIER;
629 u32 saveGTIMR;
630 u32 saveFDI_RXA_IMR;
631 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800632 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800633 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000634 u32 saveSWF0[16];
635 u32 saveSWF1[16];
636 u32 saveSWF2[3];
637 u8 saveMSR;
638 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800639 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000640 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000641 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000642 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000643 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200644 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000645 u32 saveCURACNTR;
646 u32 saveCURAPOS;
647 u32 saveCURABASE;
648 u32 saveCURBCNTR;
649 u32 saveCURBPOS;
650 u32 saveCURBBASE;
651 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652 u32 saveDP_B;
653 u32 saveDP_C;
654 u32 saveDP_D;
655 u32 savePIPEA_GMCH_DATA_M;
656 u32 savePIPEB_GMCH_DATA_M;
657 u32 savePIPEA_GMCH_DATA_N;
658 u32 savePIPEB_GMCH_DATA_N;
659 u32 savePIPEA_DP_LINK_M;
660 u32 savePIPEB_DP_LINK_M;
661 u32 savePIPEA_DP_LINK_N;
662 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800663 u32 saveFDI_RXA_CTL;
664 u32 saveFDI_TXA_CTL;
665 u32 saveFDI_RXB_CTL;
666 u32 saveFDI_TXB_CTL;
667 u32 savePFA_CTL_1;
668 u32 savePFB_CTL_1;
669 u32 savePFA_WIN_SZ;
670 u32 savePFB_WIN_SZ;
671 u32 savePFA_WIN_POS;
672 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000673 u32 savePCH_DREF_CONTROL;
674 u32 saveDISP_ARB_CTL;
675 u32 savePIPEA_DATA_M1;
676 u32 savePIPEA_DATA_N1;
677 u32 savePIPEA_LINK_M1;
678 u32 savePIPEA_LINK_N1;
679 u32 savePIPEB_DATA_M1;
680 u32 savePIPEB_DATA_N1;
681 u32 savePIPEB_LINK_M1;
682 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000683 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400684 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
686 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200687 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000688 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200689 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000690 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200691 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700692 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100693 /** List of all objects in gtt_space. Used to restore gtt
694 * mappings on resume */
Chris Wilson6c085a72012-08-20 11:40:46 +0200695 struct list_head bound_list;
696 /**
697 * List of objects which are not bound to the GTT (thus
698 * are idle and not used by the GPU) but still have
699 * (presumably uncached) pages still attached.
700 */
701 struct list_head unbound_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000702
703 /** Usable portion of the GTT for GEM */
704 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200705 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000706 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700707
Keith Packard0839ccb2008-10-30 19:38:48 -0700708 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200709 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800710 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700711
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100712 /** PPGTT used for aliasing the PPGTT with the GTT */
713 struct i915_hw_ppgtt *aliasing_ppgtt;
714
Ben Widawskyb9524a12012-05-25 16:56:24 -0700715 u32 *l3_remap_info;
716
Chris Wilson17250b72010-10-28 12:51:39 +0100717 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100718
Eric Anholt673a3942008-07-30 12:06:12 -0700719 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100720 * List of objects currently involved in rendering.
721 *
722 * Includes buffers having the contents of their GPU caches
723 * flushed, not necessarily primitives. last_rendering_seqno
724 * represents when the rendering involved will be completed.
725 *
726 * A reference is held on the buffer while on this list.
727 */
728 struct list_head active_list;
729
730 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700731 * LRU list of objects which are not in the ringbuffer and
732 * are ready to unbind, but are still in the GTT.
733 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800734 * last_rendering_seqno is 0 while an object is in this list.
735 *
Eric Anholt673a3942008-07-30 12:06:12 -0700736 * A reference is not held on the buffer while on this list,
737 * as merely being GTT-bound shouldn't prevent its being
738 * freed, and we'll pull it off the list in the free path.
739 */
740 struct list_head inactive_list;
741
Eric Anholta09ba7f2009-08-29 12:49:51 -0700742 /** LRU list of objects with fence regs on them. */
743 struct list_head fence_list;
744
Eric Anholt673a3942008-07-30 12:06:12 -0700745 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700746 * We leave the user IRQ off as much as possible,
747 * but this means that requests will finish and never
748 * be retired once the system goes idle. Set a timer to
749 * fire periodically while the ring is running. When it
750 * fires, go retire requests.
751 */
752 struct delayed_work retire_work;
753
Eric Anholt673a3942008-07-30 12:06:12 -0700754 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000755 * Are we in a non-interruptible section of code like
756 * modesetting?
757 */
758 bool interruptible;
759
760 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700761 * Flag if the X Server, and thus DRM, is not currently in
762 * control of the device.
763 *
764 * This is set between LeaveVT and EnterVT. It needs to be
765 * replaced with a semaphore. It also needs to be
766 * transitioned away from for kernel modesetting.
767 */
768 int suspended;
769
770 /**
771 * Flag if the hardware appears to be wedged.
772 *
773 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300774 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700775 * every pending request fail
776 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400777 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700778
779 /** Bit 6 swizzling required for X tiling */
780 uint32_t bit_6_swizzle_x;
781 /** Bit 6 swizzling required for Y tiling */
782 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000783
784 /* storage for physical objects */
785 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100786
Chris Wilson73aa8082010-09-30 11:46:12 +0100787 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100788 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000789 size_t mappable_gtt_total;
790 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100791 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700792 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200793
794 /* Old dri1 support infrastructure, beware the dragons ya fools entering
795 * here! */
796 struct {
797 unsigned allow_batchbuffer : 1;
Daniel Vetter316d3882012-04-26 23:28:15 +0200798 u32 __iomem *gfx_hws_cpu_addr;
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200799
800 unsigned int cpp;
801 int back_offset;
802 int front_offset;
803 int current_page;
804 int page_flipping;
Daniel Vetter87813422012-05-02 11:49:32 +0200805 } dri1;
806
807 /* Kernel Modesetting */
808
yakui_zhao9b9d1722009-05-31 17:17:17 +0800809 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800810 /* indicate whether the LVDS_BORDER should be enabled or not */
811 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100812 /* Panel fitter placement and size for Ironlake+ */
813 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700814
Jesse Barnes27f82272011-09-02 12:54:37 -0700815 struct drm_crtc *plane_to_crtc_mapping[3];
816 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500817 wait_queue_head_t pending_flip_queue;
818
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100819 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300820 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100821
Jesse Barnes652c3932009-08-17 13:31:43 -0700822 /* Reclocking support */
823 bool render_reclock_avail;
824 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000825 /* indicates the reduced downclock for LVDS*/
826 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700827 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800828 int child_dev_num;
829 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800830
Zhenyu Wangc48044112009-12-17 14:48:43 +0800831 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800832
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200833 /* gen6+ rps state */
834 struct {
835 struct work_struct work;
836 u32 pm_iir;
837 /* lock - irqsave spinlock that protectects the work_struct and
838 * pm_iir. */
839 spinlock_t lock;
840
841 /* The below variables an all the rps hw state are protected by
842 * dev->struct mutext. */
843 u8 cur_delay;
844 u8 min_delay;
845 u8 max_delay;
846 } rps;
847
Daniel Vetter20e4d402012-08-08 23:35:39 +0200848 /* ilk-only ips/rps state. Everything in here is protected by the global
849 * mchdev_lock in intel_pm.c */
850 struct {
851 u8 cur_delay;
852 u8 min_delay;
853 u8 max_delay;
854 u8 fmax;
855 u8 fstart;
Ben Widawsky4912d042011-04-25 11:25:20 -0700856
Daniel Vetter20e4d402012-08-08 23:35:39 +0200857 u64 last_count1;
858 unsigned long last_time1;
859 unsigned long chipset_power;
860 u64 last_count2;
861 struct timespec last_time2;
862 unsigned long gfx_power;
863 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700864
Daniel Vetter20e4d402012-08-08 23:35:39 +0200865 int c_m;
866 int r_t;
867 } ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800868
869 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000870
Jesse Barnes20bf3772010-04-21 11:39:22 -0700871 struct drm_mm_node *compressed_fb;
872 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700873
Chris Wilsonae681d92010-10-01 14:57:56 +0100874 unsigned long last_gpu_reset;
875
Dave Airlie8be48d92010-03-30 05:34:14 +0000876 /* list of fbdev register on this device */
877 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000878
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200879 struct backlight_device *backlight;
880
Chris Wilsone953fd72011-02-21 22:23:52 +0000881 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100882 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700883
884 struct work_struct parity_error_work;
Ben Widawsky254f9652012-06-04 14:42:42 -0700885 bool hw_contexts_disabled;
886 uint32_t hw_context_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887} drm_i915_private_t;
888
Chris Wilsonb4519512012-05-11 14:29:30 +0100889/* Iterate over initialised rings */
890#define for_each_ring(ring__, dev_priv__, i__) \
891 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
892 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
893
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800894enum hdmi_force_audio {
895 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
896 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
897 HDMI_AUDIO_AUTO, /* trust EDID */
898 HDMI_AUDIO_ON, /* force turn on HDMI audio */
899};
900
Chris Wilson93dfb402011-03-29 16:59:50 -0700901enum i915_cache_level {
Chris Wilsone6994ae2012-07-10 10:27:08 +0100902 I915_CACHE_NONE = 0,
Chris Wilson93dfb402011-03-29 16:59:50 -0700903 I915_CACHE_LLC,
Chris Wilsone6994ae2012-07-10 10:27:08 +0100904 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
Chris Wilson93dfb402011-03-29 16:59:50 -0700905};
906
Chris Wilson37e680a2012-06-07 15:38:42 +0100907struct drm_i915_gem_object_ops {
908 /* Interface between the GEM object and its backing storage.
909 * get_pages() is called once prior to the use of the associated set
910 * of pages before to binding them into the GTT, and put_pages() is
911 * called after we no longer need them. As we expect there to be
912 * associated cost with migrating pages between the backing storage
913 * and making them available for the GPU (e.g. clflush), we may hold
914 * onto the pages after they are no longer referenced by the GPU
915 * in case they may be used again shortly (for example migrating the
916 * pages to a different memory domain within the GTT). put_pages()
917 * will therefore most likely be called when the object itself is
918 * being released or under memory pressure (where we attempt to
919 * reap pages for the shrinker).
920 */
921 int (*get_pages)(struct drm_i915_gem_object *);
922 void (*put_pages)(struct drm_i915_gem_object *);
923};
924
Eric Anholt673a3942008-07-30 12:06:12 -0700925struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000926 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700927
Chris Wilson37e680a2012-06-07 15:38:42 +0100928 const struct drm_i915_gem_object_ops *ops;
929
Eric Anholt673a3942008-07-30 12:06:12 -0700930 /** Current space allocated to this object in the GTT, if any. */
931 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100932 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700933
Chris Wilson65ce3022012-07-20 12:41:02 +0100934 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100935 struct list_head ring_list;
936 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000937 /** This object's place in the batchbuffer or on the eviction list */
938 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700939
940 /**
Chris Wilson65ce3022012-07-20 12:41:02 +0100941 * This is set if the object is on the active lists (has pending
942 * rendering and so a non-zero seqno), and is not set if it i s on
943 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -0700944 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400945 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700946
947 /**
948 * This is set if the object has been written to since last bound
949 * to the GTT
950 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400951 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200952
953 /**
954 * Fence register bits (if any) for this object. Will be set
955 * as needed when mapped into the GTT.
956 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200957 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200958 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200959
960 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200961 * Advice: are the backing pages purgeable?
962 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400963 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200964
965 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200966 * Current tiling mode for the object.
967 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400968 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100969 /**
970 * Whether the tiling parameters for the currently associated fence
971 * register have changed. Note that for the purposes of tracking
972 * tiling changes we also treat the unfenced register, the register
973 * slot that the object occupies whilst it executes a fenced
974 * command (such as BLT on gen2/3), as a "fence".
975 */
976 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200977
978 /** How many users have pinned this object in GTT space. The following
979 * users can each hold at most one reference: pwrite/pread, pin_ioctl
980 * (via user_pin_count), execbuffer (objects are not allowed multiple
981 * times for the same batchbuffer), and the framebuffer code. When
982 * switching/pageflipping, the framebuffer code has at most two buffers
983 * pinned per crtc.
984 *
985 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
986 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400987 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200988#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700989
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200990 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100991 * Is the object at the current location in the gtt mappable and
992 * fenceable? Used to avoid costly recalculations.
993 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400994 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100995
996 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200997 * Whether the current gtt mapping needs to be mappable (and isn't just
998 * mappable by accident). Track pin and fault separate for a more
999 * accurate mappable working set.
1000 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001001 unsigned int fault_mappable:1;
1002 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001003
Chris Wilsoncaea7472010-11-12 13:53:37 +00001004 /*
1005 * Is the GPU currently using a fence to access this buffer,
1006 */
1007 unsigned int pending_fenced_gpu_access:1;
1008 unsigned int fenced_gpu_access:1;
1009
Chris Wilson93dfb402011-03-29 16:59:50 -07001010 unsigned int cache_level:2;
1011
Daniel Vetter7bddb012012-02-09 17:15:47 +01001012 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001013 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001014 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001015
Chris Wilson9da3da62012-06-01 15:20:22 +01001016 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001017 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Daniel Vetter1286ff72012-05-10 15:25:09 +02001019 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001020 void *dma_buf_vmapping;
1021 int vmapping_count;
1022
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001023 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001024 * Used for performing relocations during execbuffer insertion.
1025 */
1026 struct hlist_node exec_node;
1027 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001028 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001029
1030 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001031 * Current offset of the object in GTT space.
1032 *
1033 * This is the same as gtt_space->start
1034 */
1035 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001036
Chris Wilsoncaea7472010-11-12 13:53:37 +00001037 struct intel_ring_buffer *ring;
1038
Chris Wilson1c293ea2012-04-17 15:31:27 +01001039 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001040 uint32_t last_read_seqno;
1041 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001042 /** Breadcrumb of last fenced GPU access to the buffer. */
1043 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001044
Daniel Vetter778c3542010-05-13 11:49:44 +02001045 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001046 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001047
Eric Anholt280b7132009-03-12 16:56:27 -07001048 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001049 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001050
Jesse Barnes79e53942008-11-07 14:24:08 -08001051 /** User space pin count and filp owning the pin */
1052 uint32_t user_pin_count;
1053 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001054
1055 /** for phy allocated objects */
1056 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001057
1058 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001059 * Number of crtcs where this object is currently the fb, but
1060 * will be page flipped away on the next vblank. When it
1061 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1062 */
1063 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001064};
1065
Daniel Vetter62b8b212010-04-09 19:05:08 +00001066#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001067
Eric Anholt673a3942008-07-30 12:06:12 -07001068/**
1069 * Request queue structure.
1070 *
1071 * The request queue allows us to note sequence numbers that have been emitted
1072 * and may be associated with active buffers to be retired.
1073 *
1074 * By keeping this list, we can avoid having to do questionable
1075 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1076 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1077 */
1078struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001079 /** On Which ring this request was generated */
1080 struct intel_ring_buffer *ring;
1081
Eric Anholt673a3942008-07-30 12:06:12 -07001082 /** GEM sequence number associated with this request. */
1083 uint32_t seqno;
1084
Chris Wilsona71d8d92012-02-15 11:25:36 +00001085 /** Postion in the ringbuffer of the end of the request */
1086 u32 tail;
1087
Eric Anholt673a3942008-07-30 12:06:12 -07001088 /** Time at which this request was emitted, in jiffies. */
1089 unsigned long emitted_jiffies;
1090
Eric Anholtb9624422009-06-03 07:27:35 +00001091 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001092 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001093
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001094 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001095 /** file_priv list entry for this request */
1096 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001097};
1098
1099struct drm_i915_file_private {
1100 struct {
Chris Wilson1c255952010-09-26 11:03:27 +01001101 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001102 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001103 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001104 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001105};
1106
Zou Nan haicae58522010-11-09 17:17:32 +08001107#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1108
1109#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1110#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1111#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1112#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1113#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1114#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1115#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1116#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1117#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1118#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1119#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1120#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1121#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1122#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1123#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1124#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1125#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1126#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001127#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001128#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001129#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001130#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1131
Jesse Barnes85436692011-04-06 12:11:14 -07001132/*
1133 * The genX designation typically refers to the render engine, so render
1134 * capability related checks should use IS_GEN, while display and other checks
1135 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1136 * chips, etc.).
1137 */
Zou Nan haicae58522010-11-09 17:17:32 +08001138#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1139#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1140#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1141#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1142#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001143#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001144
1145#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1146#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001147#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001148#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1149
Ben Widawsky254f9652012-06-04 14:42:42 -07001150#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001151#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001152
Chris Wilson05394f32010-11-08 19:18:58 +00001153#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001154#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1155
1156/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1157 * rows, which changed the alignment requirements and fence programming.
1158 */
1159#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1160 IS_I915GM(dev)))
1161#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1162#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1163#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1164#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1165#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1166#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1167/* dsparb controlled by hw only */
1168#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1169
1170#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1171#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1172#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001173
Jesse Barneseceae482011-04-06 12:15:08 -07001174#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001175
1176#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001177#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001178#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1179#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001180#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001181
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001182#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1183
Ben Widawskyf27b9262012-07-24 20:47:32 -07001184#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001185
Ben Widawskyc8735b02012-09-07 19:43:39 -07001186#define GT_FREQUENCY_MULTIPLIER 50
1187
Chris Wilson05394f32010-11-08 19:18:58 +00001188#include "i915_trace.h"
1189
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001190/**
1191 * RC6 is a special power stage which allows the GPU to enter an very
1192 * low-voltage mode when idle, using down to 0V while at this stage. This
1193 * stage is entered automatically when the GPU is idle when RC6 support is
1194 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1195 *
1196 * There are different RC6 modes available in Intel GPU, which differentiate
1197 * among each other with the latency required to enter and leave RC6 and
1198 * voltage consumed by the GPU in different states.
1199 *
1200 * The combination of the following flags define which states GPU is allowed
1201 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1202 * RC6pp is deepest RC6. Their support by hardware varies according to the
1203 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1204 * which brings the most power savings; deeper states save more power, but
1205 * require higher latency to switch to and wake up.
1206 */
1207#define INTEL_RC6_ENABLE (1<<0)
1208#define INTEL_RC6p_ENABLE (1<<1)
1209#define INTEL_RC6pp_ENABLE (1<<2)
1210
Eric Anholtc153f452007-09-03 12:06:45 +10001211extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001212extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001213extern unsigned int i915_fbpercrtc __always_unused;
1214extern int i915_panel_ignore_lid __read_mostly;
1215extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001216extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001217extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001218extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001219extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001220extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001221extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001222extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001223extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001224extern int i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001225
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001226extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1227extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001228extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1229extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001232void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001233extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001234extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001235extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001236extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001237extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001238extern void i915_driver_preclose(struct drm_device *dev,
1239 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001240extern void i915_driver_postclose(struct drm_device *dev,
1241 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001242extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001243#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001244extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1245 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001246#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001247extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001248 struct drm_clip_rect *box,
1249 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001250extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001251extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001252extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1253extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1254extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1255extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1256
Dave Airlieaf6061a2008-05-07 12:15:39 +10001257
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001259void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001260void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001262extern void intel_irq_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001263extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001264extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001265
Daniel Vetter742cbee2012-04-27 15:17:39 +02001266void i915_error_state_free(struct kref *error_ref);
1267
Keith Packard7c463582008-11-04 02:03:27 -08001268void
1269i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1270
1271void
1272i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1273
Akshay Joshi0206e352011-08-16 15:34:10 -04001274void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001275
Chris Wilson3bd3c932010-08-19 08:19:30 +01001276#ifdef CONFIG_DEBUG_FS
1277extern void i915_destroy_error_state(struct drm_device *dev);
1278#else
1279#define i915_destroy_error_state(x)
1280#endif
1281
Keith Packard7c463582008-11-04 02:03:27 -08001282
Eric Anholt673a3942008-07-30 12:06:12 -07001283/* i915_gem.c */
1284int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1285 struct drm_file *file_priv);
1286int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1287 struct drm_file *file_priv);
1288int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1289 struct drm_file *file_priv);
1290int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1291 struct drm_file *file_priv);
1292int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1293 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001294int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1295 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001296int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1297 struct drm_file *file_priv);
1298int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1299 struct drm_file *file_priv);
1300int i915_gem_execbuffer(struct drm_device *dev, void *data,
1301 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001302int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1303 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001304int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1305 struct drm_file *file_priv);
1306int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1307 struct drm_file *file_priv);
1308int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1309 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001310int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1311 struct drm_file *file);
1312int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1313 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001314int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1315 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001316int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1317 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001318int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1319 struct drm_file *file_priv);
1320int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1321 struct drm_file *file_priv);
1322int i915_gem_set_tiling(struct drm_device *dev, void *data,
1323 struct drm_file *file_priv);
1324int i915_gem_get_tiling(struct drm_device *dev, void *data,
1325 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001326int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1327 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001328int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1329 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001330void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001331int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001332void i915_gem_object_init(struct drm_i915_gem_object *obj,
1333 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001334struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1335 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001336void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001337int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1338 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001339 bool map_and_fenceable,
1340 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001341void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001342int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001343void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001344void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001345
Chris Wilson37e680a2012-06-07 15:38:42 +01001346int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001347static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1348{
1349 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001350 int nents = obj->pages->nents;
1351 while (nents > SG_MAX_SINGLE_ALLOC) {
1352 if (n < SG_MAX_SINGLE_ALLOC - 1)
1353 break;
1354
Chris Wilson9da3da62012-06-01 15:20:22 +01001355 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1356 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001357 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001358 }
1359 return sg_page(sg+n);
1360}
Chris Wilsona5570172012-09-04 21:02:54 +01001361static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1362{
1363 BUG_ON(obj->pages == NULL);
1364 obj->pages_pin_count++;
1365}
1366static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1367{
1368 BUG_ON(obj->pages_pin_count == 0);
1369 obj->pages_pin_count--;
1370}
1371
Chris Wilson54cf91d2010-11-25 18:00:26 +00001372int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001373int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1374 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001375void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001376 struct intel_ring_buffer *ring,
1377 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001378
Dave Airlieff72145b2011-02-07 12:16:14 +10001379int i915_gem_dumb_create(struct drm_file *file_priv,
1380 struct drm_device *dev,
1381 struct drm_mode_create_dumb *args);
1382int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1383 uint32_t handle, uint64_t *offset);
1384int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001385 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001386/**
1387 * Returns true if seq1 is later than seq2.
1388 */
1389static inline bool
1390i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1391{
1392 return (int32_t)(seq1 - seq2) >= 0;
1393}
1394
Daniel Vetter53d227f2012-01-25 16:32:49 +01001395u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001396
Chris Wilson06d98132012-04-17 15:31:24 +01001397int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001398int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001399
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001400static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001401i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1402{
1403 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1404 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1405 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001406 return true;
1407 } else
1408 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001409}
1410
1411static inline void
1412i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1413{
1414 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1415 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1416 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1417 }
1418}
1419
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001420void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001421void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001422int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1423 bool interruptible);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001424
Chris Wilson069efc12010-09-30 16:53:18 +01001425void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001426void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001427int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1428 uint32_t read_domains,
1429 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001430int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001431int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001432int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001433void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001434void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001435void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001436void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001437int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001438int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001439int i915_add_request(struct intel_ring_buffer *ring,
1440 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001441 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001442int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1443 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001444int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001445int __must_check
1446i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1447 bool write);
1448int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001449i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1450int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001451i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1452 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001453 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001454int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001455 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001456 int id,
1457 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001458void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001459 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001460void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001461void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001462
Chris Wilson467cffb2011-03-07 10:42:03 +00001463uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001464i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1465 uint32_t size,
1466 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001467
Chris Wilsone4ffd172011-04-04 09:44:39 +01001468int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1469 enum i915_cache_level cache_level);
1470
Daniel Vetter1286ff72012-05-10 15:25:09 +02001471struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1472 struct dma_buf *dma_buf);
1473
1474struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1475 struct drm_gem_object *gem_obj, int flags);
1476
Ben Widawsky254f9652012-06-04 14:42:42 -07001477/* i915_gem_context.c */
1478void i915_gem_context_init(struct drm_device *dev);
1479void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001480void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001481int i915_switch_context(struct intel_ring_buffer *ring,
1482 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001483int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1484 struct drm_file *file);
1485int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1486 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001487
Daniel Vetter76aaf222010-11-05 22:23:30 +01001488/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001489int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1490void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001491void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1492 struct drm_i915_gem_object *obj,
1493 enum i915_cache_level cache_level);
1494void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1495 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001496
Daniel Vetter76aaf222010-11-05 22:23:30 +01001497void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001498int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1499void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001500 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001501void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001502void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001503void i915_gem_init_global_gtt(struct drm_device *dev,
1504 unsigned long start,
1505 unsigned long mappable_end,
1506 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001507
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001508/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001509int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001510 unsigned alignment,
1511 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001512 bool mappable,
1513 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001514int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001515
Chris Wilson9797fbf2012-04-24 15:47:39 +01001516/* i915_gem_stolen.c */
1517int i915_gem_init_stolen(struct drm_device *dev);
1518void i915_gem_cleanup_stolen(struct drm_device *dev);
1519
Eric Anholt673a3942008-07-30 12:06:12 -07001520/* i915_gem_tiling.c */
1521void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001522void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1523void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001524
1525/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001526void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001527 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001528#if WATCH_LISTS
1529int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001530#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001531#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001532#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001533void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1534 int handle);
1535void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001536 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Ben Gamari20172632009-02-17 20:08:50 -05001538/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001539int i915_debugfs_init(struct drm_minor *minor);
1540void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001541
Jesse Barnes317c35d2008-08-25 15:11:06 -07001542/* i915_suspend.c */
1543extern int i915_save_state(struct drm_device *dev);
1544extern int i915_restore_state(struct drm_device *dev);
1545
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001546/* i915_suspend.c */
1547extern int i915_save_state(struct drm_device *dev);
1548extern int i915_restore_state(struct drm_device *dev);
1549
Ben Widawsky0136db52012-04-10 21:17:01 -07001550/* i915_sysfs.c */
1551void i915_setup_sysfs(struct drm_device *dev_priv);
1552void i915_teardown_sysfs(struct drm_device *dev_priv);
1553
Chris Wilsonf899fc62010-07-20 15:44:45 -07001554/* intel_i2c.c */
1555extern int intel_setup_gmbus(struct drm_device *dev);
1556extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001557extern inline bool intel_gmbus_is_port_valid(unsigned port)
1558{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001559 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001560}
1561
1562extern struct i2c_adapter *intel_gmbus_get_adapter(
1563 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001564extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1565extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001566extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1567{
1568 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1569}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001570extern void intel_i2c_reset(struct drm_device *dev);
1571
Chris Wilson3b617962010-08-24 09:02:58 +01001572/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001573extern int intel_opregion_setup(struct drm_device *dev);
1574#ifdef CONFIG_ACPI
1575extern void intel_opregion_init(struct drm_device *dev);
1576extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001577extern void intel_opregion_asle_intr(struct drm_device *dev);
1578extern void intel_opregion_gse_intr(struct drm_device *dev);
1579extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001580#else
Chris Wilson44834a62010-08-19 16:09:23 +01001581static inline void intel_opregion_init(struct drm_device *dev) { return; }
1582static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001583static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1584static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1585static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001586#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001587
Jesse Barnes723bfd72010-10-07 16:01:13 -07001588/* intel_acpi.c */
1589#ifdef CONFIG_ACPI
1590extern void intel_register_dsm_handler(void);
1591extern void intel_unregister_dsm_handler(void);
1592#else
1593static inline void intel_register_dsm_handler(void) { return; }
1594static inline void intel_unregister_dsm_handler(void) { return; }
1595#endif /* CONFIG_ACPI */
1596
Jesse Barnes79e53942008-11-07 14:24:08 -08001597/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001598extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001599extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001600extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001601extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001602extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter24929352012-07-02 20:28:59 +02001603extern void intel_modeset_setup_hw_state(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001604extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001605extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001606extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001607extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001608extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001609extern void intel_detect_pch(struct drm_device *dev);
1610extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07001611extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001612
Ben Widawsky2911a352012-04-05 14:47:36 -07001613extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001614int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1615 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001616
Chris Wilson6ef3d422010-08-04 20:26:07 +01001617/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001618#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001619extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1620extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001621
1622extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1623extern void intel_display_print_error_state(struct seq_file *m,
1624 struct drm_device *dev,
1625 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001626#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001627
Ben Widawskyb7287d82011-04-25 11:22:22 -07001628/* On SNB platform, before reading ring registers forcewake bit
1629 * must be set to prevent GT core from power down and stale values being
1630 * returned.
1631 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001632void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1633void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001634int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001635
Ben Widawsky42c05262012-09-26 10:34:00 -07001636int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1637int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1638
Keith Packard5f753772010-11-22 09:24:22 +00001639#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001640 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001641
Keith Packard5f753772010-11-22 09:24:22 +00001642__i915_read(8, b)
1643__i915_read(16, w)
1644__i915_read(32, l)
1645__i915_read(64, q)
1646#undef __i915_read
1647
1648#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001649 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1650
Keith Packard5f753772010-11-22 09:24:22 +00001651__i915_write(8, b)
1652__i915_write(16, w)
1653__i915_write(32, l)
1654__i915_write(64, q)
1655#undef __i915_write
1656
1657#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1658#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1659
1660#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1661#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1662#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1663#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1664
1665#define I915_READ(reg) i915_read32(dev_priv, (reg))
1666#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001667#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1668#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001669
1670#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1671#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001672
1673#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1674#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1675
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001676
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677#endif