blob: 472d98ea48e7267fe3a8be8bdfc3b3cd92fdbf42 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000035#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
Padmanabh Ratnakar47c1b7b2012-10-20 06:04:53 +000037#define DRV_VER "4.4.161.0u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070038#define DRV_NAME "be2net"
39#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070040#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
Ajit Khapardec4ca2372009-05-18 15:38:55 -070041#define OC_NAME "Emulex OneConnect 10Gbps NIC"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000042#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000044#define OC_NAME_SH OC_NAME "(Skyhawk)"
Ajit Khaparde35ecf032010-02-09 01:38:06 +000045#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070046
Ajit Khapardec4ca2372009-05-18 15:38:55 -070047#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000048#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070049#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070050#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000054#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000055#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000056#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000057#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061
62static inline char *nic_name(struct pci_dev *pdev)
63{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070064 switch (pdev->device) {
65 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070066 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000067 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000068 return OC_NAME_BE;
69 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000070 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000071 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070072 case BE_DEVICE_ID2:
73 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000074 case OC_DEVICE_ID5:
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000075 case OC_DEVICE_ID6:
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000076 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070077 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070078 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070079 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070080}
81
Sathya Perla6b7c5b92009-03-11 23:32:03 -070082/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000083#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000084/* allocate extra space to allow tunneling decapsulation without head reallocation */
85#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
86
Sathya Perla6b7c5b92009-03-11 23:32:03 -070087#define BE_MAX_JUMBO_FRAME_SIZE 9018
88#define BE_MIN_MTU 256
89
90#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +000091#define BE_MAX_EQD 96u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070092#define BE_MAX_TX_FRAG_COUNT 30
93
94#define EVNT_Q_LEN 1024
95#define TX_Q_LEN 2048
96#define TX_CQ_LEN 1024
97#define RX_Q_LEN 1024 /* Does not support any other value */
98#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000099#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700100#define MCC_CQ_LEN 256
101
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000102#define BE3_MAX_RSS_QS 8
103#define BE2_MAX_RSS_QS 4
104#define MAX_RSS_QS BE3_MAX_RSS_QS
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000105#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000106
Sathya Perla3c8def92011-06-12 20:01:58 +0000107#define MAX_TX_QS 8
Parav Pandit045508a2012-03-26 14:27:13 +0000108#define MAX_ROCE_EQS 5
109#define MAX_MSIX_VECTORS (MAX_RSS_QS + MAX_ROCE_EQS) /* RSS qs + RoCE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000110#define BE_TX_BUDGET 256
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700111#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000112#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700113#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
114
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000115#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000116#define FW_VER_LEN 32
117
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700118struct be_dma_mem {
119 void *va;
120 dma_addr_t dma;
121 u32 size;
122};
123
124struct be_queue_info {
125 struct be_dma_mem dma_mem;
126 u16 len;
127 u16 entry_size; /* Size of an element in the queue */
128 u16 id;
129 u16 tail, head;
130 bool created;
131 atomic_t used; /* Number of valid elements in the queue */
132};
133
Sathya Perla5fb379e2009-06-18 00:02:59 +0000134static inline u32 MODULO(u16 val, u16 limit)
135{
136 BUG_ON(limit & (limit - 1));
137 return val & (limit - 1);
138}
139
140static inline void index_adv(u16 *index, u16 val, u16 limit)
141{
142 *index = MODULO((*index + val), limit);
143}
144
145static inline void index_inc(u16 *index, u16 limit)
146{
147 *index = MODULO((*index + 1), limit);
148}
149
150static inline void *queue_head_node(struct be_queue_info *q)
151{
152 return q->dma_mem.va + q->head * q->entry_size;
153}
154
155static inline void *queue_tail_node(struct be_queue_info *q)
156{
157 return q->dma_mem.va + q->tail * q->entry_size;
158}
159
Somnath Kotur3de09452011-09-30 07:25:05 +0000160static inline void *queue_index_node(struct be_queue_info *q, u16 index)
161{
162 return q->dma_mem.va + index * q->entry_size;
163}
164
Sathya Perla5fb379e2009-06-18 00:02:59 +0000165static inline void queue_head_inc(struct be_queue_info *q)
166{
167 index_inc(&q->head, q->len);
168}
169
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000170static inline void index_dec(u16 *index, u16 limit)
171{
172 *index = MODULO((*index - 1), limit);
173}
174
Sathya Perla5fb379e2009-06-18 00:02:59 +0000175static inline void queue_tail_inc(struct be_queue_info *q)
176{
177 index_inc(&q->tail, q->len);
178}
179
Sathya Perla5fb379e2009-06-18 00:02:59 +0000180struct be_eq_obj {
181 struct be_queue_info q;
182 char desc[32];
183
184 /* Adaptive interrupt coalescing (AIC) info */
185 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000186 u32 min_eqd; /* in usecs */
187 u32 max_eqd; /* in usecs */
188 u32 eqd; /* configured val when aic is off */
189 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000190
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000191 u8 idx; /* array index */
192 u16 tx_budget;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000193 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000194 struct be_adapter *adapter;
195} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196
197struct be_mcc_obj {
198 struct be_queue_info q;
199 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000200 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000201};
202
Sathya Perla3abcded2010-10-03 22:12:27 -0700203struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000204 u64 tx_bytes;
205 u64 tx_pkts;
206 u64 tx_reqs;
207 u64 tx_wrbs;
208 u64 tx_compl;
209 ulong tx_jiffies;
210 u32 tx_stops;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000211 struct u64_stats_sync sync;
212 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700213};
214
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700215struct be_tx_obj {
216 struct be_queue_info q;
217 struct be_queue_info cq;
218 /* Remember the skbs that were transmitted */
219 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000220 struct be_tx_stats stats;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000221} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700222
223/* Struct to remember the pages posted for rx frags */
224struct be_rx_page_info {
225 struct page *page;
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000226 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700227 u16 page_offset;
228 bool last_page_user;
229};
230
Sathya Perla3abcded2010-10-03 22:12:27 -0700231struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700232 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700233 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000234 u64 rx_pkts_prev;
235 ulong rx_jiffies;
236 u32 rx_drops_no_skbs; /* skb allocation errors */
237 u32 rx_drops_no_frags; /* HW has no fetched frags */
238 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000239 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700240 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000241 u32 rx_compl_err; /* completions with err set */
242 u32 rx_pps; /* pkts per second */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000243 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700244};
245
Sathya Perla2e588f82011-03-11 02:49:26 +0000246struct be_rx_compl_info {
247 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000248 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000249 u16 pkt_size;
250 u16 rxq_idx;
Sathya Perla12004ae2011-08-02 19:57:46 +0000251 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000252 u8 vlanf;
253 u8 num_rcvd;
254 u8 err;
255 u8 ipf;
256 u8 tcpf;
257 u8 udpf;
258 u8 ip_csum;
259 u8 l4_csum;
260 u8 ipv6;
261 u8 vtm;
262 u8 pkt_type;
263};
264
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700265struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700266 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700267 struct be_queue_info q;
268 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000269 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700270 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700271 struct be_rx_stats stats;
272 u8 rss_id;
273 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000274} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700275
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000276struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000277 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000278 u32 eth_red_drops;
279 u32 rx_drops_no_pbuf;
280 u32 rx_drops_no_txpb;
281 u32 rx_drops_no_erx_descr;
282 u32 rx_drops_no_tpre_descr;
283 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000284 u32 forwarded_packets;
285 u32 rx_drops_mtu;
286 u32 rx_crc_errors;
287 u32 rx_alignment_symbol_errors;
288 u32 rx_pause_frames;
289 u32 rx_priority_pause_frames;
290 u32 rx_control_frames;
291 u32 rx_in_range_errors;
292 u32 rx_out_range_errors;
293 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000294 u32 rx_address_mismatch_drops;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000295 u32 rx_dropped_too_small;
296 u32 rx_dropped_too_short;
297 u32 rx_dropped_header_too_small;
298 u32 rx_dropped_tcp_length;
299 u32 rx_dropped_runt;
300 u32 rx_ip_checksum_errs;
301 u32 rx_tcp_checksum_errs;
302 u32 rx_udp_checksum_errs;
303 u32 tx_pauseframes;
304 u32 tx_priority_pauseframes;
305 u32 tx_controlframes;
306 u32 rxpp_fifo_overflow_drop;
307 u32 rx_input_fifo_overflow_drop;
308 u32 pmem_fifo_overflow_drop;
309 u32 jabber_events;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000310};
311
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000312struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000313 unsigned char mac_addr[ETH_ALEN];
314 int if_handle;
315 int pmac_id;
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000316 u16 def_vid;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000317 u16 vlan_tag;
318 u32 tx_rate;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000319};
320
Sathya Perla39f1d942012-05-08 19:41:24 +0000321enum vf_state {
322 ENABLED = 0,
323 ASSIGNED = 1
324};
325
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000326#define BE_FLAGS_LINK_STATUS_INIT 1
Sathya Perla191eb752012-02-23 18:50:13 +0000327#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000328#define BE_UC_PMAC_COUNT 30
329#define BE_VF_UC_PMAC_COUNT 2
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000330
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000331struct phy_info {
332 u8 transceiver;
333 u8 autoneg;
334 u8 fc_autoneg;
335 u8 port_type;
336 u16 phy_type;
337 u16 interface_type;
338 u32 misc_params;
339 u16 auto_speeds_supported;
340 u16 fixed_speeds_supported;
341 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000342 u32 dac_cable_len;
343 u32 advertising;
344 u32 supported;
345};
346
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700347struct be_adapter {
348 struct pci_dev *pdev;
349 struct net_device *netdev;
350
Sathya Perla8788fdc2009-07-27 22:52:03 +0000351 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000352
Ivan Vecera29849612010-12-14 05:43:19 +0000353 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000354 struct be_dma_mem mbox_mem;
355 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
356 * is stored for freeing purpose */
357 struct be_dma_mem mbox_mem_alloced;
358
359 struct be_mcc_obj mcc_obj;
360 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
361 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700362
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000363 u32 num_msix_vec;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000364 u32 num_evt_qs;
365 struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
366 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700367 bool isr_registered;
368
369 /* TX Rings */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000370 u32 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000371 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700372
373 /* Rx rings */
Sathya Perla3abcded2010-10-03 22:12:27 -0700374 u32 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000375 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700376 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700377
Padmanabh Ratnakarecd62102011-04-03 01:54:11 +0000378 u8 eq_next_idx;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000379 struct be_drv_stats drv_stats;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000380
Ajit Khaparde82903e42010-02-09 01:34:57 +0000381 u16 vlans_added;
Jesse Grossb7381272010-10-20 13:56:02 +0000382 u8 vlan_tag[VLAN_N_VID];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700383 u8 vlan_prio_bmap; /* Available Priority BitMap */
384 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000385 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700386
Sathya Perla3abcded2010-10-03 22:12:27 -0700387 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388 /* Work queue used to perform periodic tasks like getting statistics */
389 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000390 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700391
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000392 struct delayed_work func_recovery_work;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000393 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000394 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700395 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396 char fw_ver[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000397 int if_handle; /* Used to configure filtering */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000398 u32 *pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000399 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700400
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000401 bool eeh_error;
Sathya Perla6589ade2011-11-10 19:18:00 +0000402 bool fw_timeout;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000403 bool hw_error;
404
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700405 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000406 bool promiscuous;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000407 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700408 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000409 u32 rx_fc; /* Rx flow control */
410 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000411 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000412 u32 if_type;
413 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000414 u32 size;
415 u32 total_size;
416 u64 io_addr;
417 } roce_db;
418 u32 num_msix_roce_vec;
419 struct ocrdma_dev *ocrdma_dev;
420 struct list_head entry;
421
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700422 u32 flash_status;
423 struct completion flash_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000424
Sathya Perla39f1d942012-05-08 19:41:24 +0000425 u32 num_vfs; /* Number of VFs provisioned by PF driver */
426 u32 dev_num_vfs; /* Number of VFs supported by HW */
427 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000428 struct be_vf_cfg *vf_cfg;
429 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000430 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000431 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000432 u16 pvid;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000433 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000434 u8 wol_cap;
435 bool wol;
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000436 u32 uc_macs; /* Count of secondary UC MAC programmed */
Somnath Kotur941a77d2012-05-17 22:59:03 +0000437 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000438 int be_get_temp_freq;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000439 u16 max_mcast_mac;
440 u16 max_tx_queues;
441 u16 max_rss_queues;
442 u16 max_rx_queues;
443 u16 max_pmac_cnt;
444 u16 max_vlans;
445 u16 max_event_queues;
446 u32 if_cap_flags;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000447 u8 pf_number;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700448};
449
Sathya Perla39f1d942012-05-08 19:41:24 +0000450#define be_physfn(adapter) (!adapter->virtfn)
Sathya Perla11ac75e2011-12-13 00:58:50 +0000451#define sriov_enabled(adapter) (adapter->num_vfs > 0)
Sathya Perla39f1d942012-05-08 19:41:24 +0000452#define sriov_want(adapter) (adapter->dev_num_vfs && num_vfs && \
453 be_physfn(adapter))
Sathya Perla11ac75e2011-12-13 00:58:50 +0000454#define for_all_vfs(adapter, vf_cfg, i) \
455 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
456 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000457
Sathya Perla5b8821b2011-08-02 19:57:44 +0000458#define ON 1
459#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000460
461#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
462 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000463
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000464#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
465 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000466
Sathya Perlaca34fe32012-11-06 17:48:56 +0000467#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
468 adapter->pdev->device == OC_DEVICE_ID2)
469
470#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
471 adapter->pdev->device == OC_DEVICE_ID1)
472
473#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000474
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000475#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
476 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000477
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700478extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700479
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000480#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000481#define num_irqs(adapter) (msix_enabled(adapter) ? \
482 adapter->num_msix_vec : 1)
483#define tx_stats(txo) (&(txo)->stats)
484#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000486/* The default RXQ is the last RXQ */
487#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488
Sathya Perla3abcded2010-10-03 22:12:27 -0700489#define for_all_rx_queues(adapter, rxo, i) \
490 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
491 i++, rxo++)
492
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000493/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700494#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000495 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700496 i++, rxo++)
497
Sathya Perla3c8def92011-06-12 20:01:58 +0000498#define for_all_tx_queues(adapter, txo, i) \
499 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
500 i++, txo++)
501
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000502#define for_all_evt_queues(adapter, eqo, i) \
503 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
504 i++, eqo++)
505
506#define is_mcc_eqo(eqo) (eqo->idx == 0)
507#define mcc_eqo(adapter) (&adapter->eq_obj[0])
508
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509#define PAGE_SHIFT_4K 12
510#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
511
512/* Returns number of pages spanned by the data starting at the given addr */
513#define PAGES_4K_SPANNED(_address, size) \
514 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
515 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
516
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700517/* Returns bit offset within a DWORD of a bitfield */
518#define AMAP_BIT_OFFSET(_struct, field) \
519 (((size_t)&(((_struct *)0)->field))%32)
520
521/* Returns the bit mask of the field that is NOT shifted into location. */
522static inline u32 amap_mask(u32 bitsize)
523{
524 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
525}
526
527static inline void
528amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
529{
530 u32 *dw = (u32 *) ptr + dw_offset;
531 *dw &= ~(mask << offset);
532 *dw |= (mask & value) << offset;
533}
534
535#define AMAP_SET_BITS(_struct, field, ptr, val) \
536 amap_set(ptr, \
537 offsetof(_struct, field)/32, \
538 amap_mask(sizeof(((_struct *)0)->field)), \
539 AMAP_BIT_OFFSET(_struct, field), \
540 val)
541
542static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
543{
544 u32 *dw = (u32 *) ptr;
545 return mask & (*(dw + dw_offset) >> offset);
546}
547
548#define AMAP_GET_BITS(_struct, field, ptr) \
549 amap_get(ptr, \
550 offsetof(_struct, field)/32, \
551 amap_mask(sizeof(((_struct *)0)->field)), \
552 AMAP_BIT_OFFSET(_struct, field))
553
554#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
555#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
556static inline void swap_dws(void *wrb, int len)
557{
558#ifdef __BIG_ENDIAN
559 u32 *dw = wrb;
560 BUG_ON(len % 4);
561 do {
562 *dw = cpu_to_le32(*dw);
563 dw++;
564 len -= 4;
565 } while (len);
566#endif /* __BIG_ENDIAN */
567}
568
569static inline u8 is_tcp_pkt(struct sk_buff *skb)
570{
571 u8 val = 0;
572
573 if (ip_hdr(skb)->version == 4)
574 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
575 else if (ip_hdr(skb)->version == 6)
576 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
577
578 return val;
579}
580
581static inline u8 is_udp_pkt(struct sk_buff *skb)
582{
583 u8 val = 0;
584
585 if (ip_hdr(skb)->version == 4)
586 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
587 else if (ip_hdr(skb)->version == 6)
588 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
589
590 return val;
591}
592
Somnath Kotur93040ae2012-06-26 22:32:10 +0000593static inline bool is_ipv4_pkt(struct sk_buff *skb)
594{
Li RongQinge8efcec2012-07-04 16:05:42 +0000595 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000596}
597
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000598static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
599{
600 u32 addr;
601
602 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
603
604 mac[5] = (u8)(addr & 0xFF);
605 mac[4] = (u8)((addr >> 8) & 0xFF);
606 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000607 /* Use the OUI from the current MAC address */
608 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000609}
610
Ajit Khaparde4b972912011-04-06 18:07:43 +0000611static inline bool be_multi_rxq(const struct be_adapter *adapter)
612{
613 return adapter->num_rx_qs > 1;
614}
615
Sathya Perla6589ade2011-11-10 19:18:00 +0000616static inline bool be_error(struct be_adapter *adapter)
617{
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000618 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
619}
620
621static inline bool be_crit_error(struct be_adapter *adapter)
622{
623 return adapter->eeh_error || adapter->hw_error;
624}
625
626static inline void be_clear_all_error(struct be_adapter *adapter)
627{
628 adapter->eeh_error = false;
629 adapter->hw_error = false;
630 adapter->fw_timeout = false;
Sathya Perla6589ade2011-11-10 19:18:00 +0000631}
632
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000633static inline bool be_is_wol_excluded(struct be_adapter *adapter)
634{
635 struct pci_dev *pdev = adapter->pdev;
636
637 if (!be_physfn(adapter))
638 return true;
639
640 switch (pdev->subsystem_device) {
641 case OC_SUBSYS_DEVICE_ID1:
642 case OC_SUBSYS_DEVICE_ID2:
643 case OC_SUBSYS_DEVICE_ID3:
644 case OC_SUBSYS_DEVICE_ID4:
645 return true;
646 default:
647 return false;
648 }
649}
650
Sathya Perla8788fdc2009-07-27 22:52:03 +0000651extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000652 u16 num_popped);
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000653extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000654extern void be_parse_stats(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000655extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000656extern bool be_is_wol_supported(struct be_adapter *adapter);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000657extern bool be_pause_supported(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000658extern u32 be_get_fw_log_level(struct be_adapter *adapter);
659
Parav Pandit045508a2012-03-26 14:27:13 +0000660/*
661 * internal function to initialize-cleanup roce device.
662 */
663extern void be_roce_dev_add(struct be_adapter *);
664extern void be_roce_dev_remove(struct be_adapter *);
665
666/*
667 * internal function to open-close roce device during ifup-ifdown.
668 */
669extern void be_roce_dev_open(struct be_adapter *);
670extern void be_roce_dev_close(struct be_adapter *);
671
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700672#endif /* BE_H */