Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * PCI Express PCI Hot Plug Driver |
| 3 | * |
| 4 | * Copyright (C) 1995,2001 Compaq Computer Corporation |
| 5 | * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) |
| 6 | * Copyright (C) 2001 IBM Corp. |
| 7 | * Copyright (C) 2003-2004 Intel Corporation |
| 8 | * |
| 9 | * All rights reserved. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2 of the License, or (at |
| 14 | * your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, but |
| 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or |
| 19 | * NON INFRINGEMENT. See the GNU General Public License for more |
| 20 | * details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 25 | * |
Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 | * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * |
| 28 | */ |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/kernel.h> |
| 31 | #include <linux/module.h> |
| 32 | #include <linux/types.h> |
Tim Schmielau | de25968 | 2006-01-08 01:02:05 -0800 | [diff] [blame] | 33 | #include <linux/signal.h> |
| 34 | #include <linux/jiffies.h> |
| 35 | #include <linux/timer.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/pci.h> |
Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 37 | #include <linux/interrupt.h> |
Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 38 | #include <linux/time.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 39 | #include <linux/slab.h> |
Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 40 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include "../pci.h" |
| 42 | #include "pciehp.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 44 | static inline struct pci_dev *ctrl_dev(struct controller *ctrl) |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 45 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 46 | return ctrl->pcie->port; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 47 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 49 | static irqreturn_t pcie_isr(int irq, void *dev_id); |
| 50 | static void start_int_poll_timer(struct controller *ctrl, int sec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | |
| 52 | /* This is the interrupt polling timeout function. */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 53 | static void int_poll_timeout(unsigned long data) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 55 | struct controller *ctrl = (struct controller *)data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | /* Poll for interrupt events. regs == NULL => polling */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 58 | pcie_isr(0, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 60 | init_timer(&ctrl->poll_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | if (!pciehp_poll_time) |
Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 62 | pciehp_poll_time = 2; /* default polling interval is 2 sec */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 64 | start_int_poll_timer(ctrl, pciehp_poll_time); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | } |
| 66 | |
| 67 | /* This function starts the interrupt polling timer. */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 68 | static void start_int_poll_timer(struct controller *ctrl, int sec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 70 | /* Clamp to sane value */ |
| 71 | if ((sec <= 0) || (sec > 60)) |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 72 | sec = 2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 74 | ctrl->poll_timer.function = &int_poll_timeout; |
| 75 | ctrl->poll_timer.data = (unsigned long)ctrl; |
| 76 | ctrl->poll_timer.expires = jiffies + sec * HZ; |
| 77 | add_timer(&ctrl->poll_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | } |
| 79 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 80 | static inline int pciehp_request_irq(struct controller *ctrl) |
| 81 | { |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 82 | int retval, irq = ctrl->pcie->irq; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 83 | |
| 84 | /* Install interrupt polling timer. Start with 10 sec delay */ |
| 85 | if (pciehp_poll_mode) { |
| 86 | init_timer(&ctrl->poll_timer); |
| 87 | start_int_poll_timer(ctrl, 10); |
| 88 | return 0; |
| 89 | } |
| 90 | |
| 91 | /* Installs the interrupt handler */ |
| 92 | retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl); |
| 93 | if (retval) |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 94 | ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n", |
| 95 | irq); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 96 | return retval; |
| 97 | } |
| 98 | |
| 99 | static inline void pciehp_free_irq(struct controller *ctrl) |
| 100 | { |
| 101 | if (pciehp_poll_mode) |
| 102 | del_timer_sync(&ctrl->poll_timer); |
| 103 | else |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 104 | free_irq(ctrl->pcie->irq, ctrl); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 105 | } |
| 106 | |
Bjorn Helgaas | 40b9608 | 2014-06-14 09:55:49 -0600 | [diff] [blame] | 107 | static int pcie_poll_cmd(struct controller *ctrl, int timeout) |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 108 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 109 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 110 | u16 slot_status; |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 111 | |
Yijing Wang | ac10836 | 2015-06-19 15:57:45 +0800 | [diff] [blame] | 112 | while (true) { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 113 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Jarod Wilson | 1469d17 | 2015-07-21 12:25:30 -0400 | [diff] [blame] | 114 | if (slot_status == (u16) ~0) { |
| 115 | ctrl_info(ctrl, "%s: no response from device\n", |
| 116 | __func__); |
| 117 | return 0; |
| 118 | } |
| 119 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 120 | if (slot_status & PCI_EXP_SLTSTA_CC) { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 121 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 122 | PCI_EXP_SLTSTA_CC); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 123 | return 1; |
Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 124 | } |
Yijing Wang | ac10836 | 2015-06-19 15:57:45 +0800 | [diff] [blame] | 125 | if (timeout < 0) |
| 126 | break; |
| 127 | msleep(10); |
| 128 | timeout -= 10; |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 129 | } |
| 130 | return 0; /* timeout */ |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 131 | } |
| 132 | |
Bjorn Helgaas | 4283c70 | 2014-06-13 13:58:35 -0600 | [diff] [blame] | 133 | static void pcie_wait_cmd(struct controller *ctrl) |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 134 | { |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 135 | unsigned int msecs = pciehp_poll_mode ? 2500 : 1000; |
Bjorn Helgaas | 40b9608 | 2014-06-14 09:55:49 -0600 | [diff] [blame] | 136 | unsigned long duration = msecs_to_jiffies(msecs); |
| 137 | unsigned long cmd_timeout = ctrl->cmd_started + duration; |
| 138 | unsigned long now, timeout; |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 139 | int rc; |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 140 | |
Bjorn Helgaas | 4283c70 | 2014-06-13 13:58:35 -0600 | [diff] [blame] | 141 | /* |
| 142 | * If the controller does not generate notifications for command |
| 143 | * completions, we never need to wait between writes. |
| 144 | */ |
Rajat Jain | 6c1a32e | 2014-06-26 11:58:55 -0700 | [diff] [blame] | 145 | if (NO_CMD_CMPL(ctrl)) |
Bjorn Helgaas | 4283c70 | 2014-06-13 13:58:35 -0600 | [diff] [blame] | 146 | return; |
| 147 | |
| 148 | if (!ctrl->cmd_busy) |
| 149 | return; |
| 150 | |
Bjorn Helgaas | 40b9608 | 2014-06-14 09:55:49 -0600 | [diff] [blame] | 151 | /* |
| 152 | * Even if the command has already timed out, we want to call |
| 153 | * pcie_poll_cmd() so it can clear PCI_EXP_SLTSTA_CC. |
| 154 | */ |
| 155 | now = jiffies; |
| 156 | if (time_before_eq(cmd_timeout, now)) |
| 157 | timeout = 1; |
| 158 | else |
| 159 | timeout = cmd_timeout - now; |
| 160 | |
Bjorn Helgaas | 4283c70 | 2014-06-13 13:58:35 -0600 | [diff] [blame] | 161 | if (ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE && |
| 162 | ctrl->slot_ctrl & PCI_EXP_SLTCTL_CCIE) |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 163 | rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout); |
Bjorn Helgaas | 4283c70 | 2014-06-13 13:58:35 -0600 | [diff] [blame] | 164 | else |
Yinghai Lu | 7cbeb9f | 2014-09-22 20:05:45 -0600 | [diff] [blame] | 165 | rc = pcie_poll_cmd(ctrl, jiffies_to_msecs(timeout)); |
Bjorn Helgaas | 40b9608 | 2014-06-14 09:55:49 -0600 | [diff] [blame] | 166 | |
| 167 | /* |
| 168 | * Controllers with errata like Intel CF118 don't generate |
| 169 | * completion notifications unless the power/indicator/interlock |
| 170 | * control bits are changed. On such controllers, we'll emit this |
| 171 | * timeout message when we wait for completion of commands that |
| 172 | * don't change those bits, e.g., commands that merely enable |
| 173 | * interrupts. |
| 174 | */ |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 175 | if (!rc) |
Bjorn Helgaas | d537a3a | 2014-08-15 17:18:44 -0600 | [diff] [blame] | 176 | ctrl_info(ctrl, "Timeout on hotplug command %#06x (issued %u msec ago)\n", |
Bjorn Helgaas | 40b9608 | 2014-06-14 09:55:49 -0600 | [diff] [blame] | 177 | ctrl->slot_ctrl, |
Yinghai Lu | d433889 | 2014-09-22 20:07:35 -0600 | [diff] [blame] | 178 | jiffies_to_msecs(jiffies - ctrl->cmd_started)); |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 179 | } |
| 180 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 181 | static void pcie_do_write_cmd(struct controller *ctrl, u16 cmd, |
| 182 | u16 mask, bool wait) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 184 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 185 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 187 | mutex_lock(&ctrl->ctrl_lock); |
| 188 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 189 | /* |
| 190 | * Always wait for any previous command that might still be in progress |
| 191 | */ |
Bjorn Helgaas | 3461a06 | 2014-06-13 15:06:40 -0600 | [diff] [blame] | 192 | pcie_wait_cmd(ctrl); |
| 193 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 194 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
Jarod Wilson | 1469d17 | 2015-07-21 12:25:30 -0400 | [diff] [blame] | 195 | if (slot_ctrl == (u16) ~0) { |
| 196 | ctrl_info(ctrl, "%s: no response from device\n", __func__); |
| 197 | goto out; |
| 198 | } |
| 199 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 200 | slot_ctrl &= ~mask; |
Kenji Kaneshige | b7aa1f1 | 2008-04-25 14:39:14 -0700 | [diff] [blame] | 201 | slot_ctrl |= (cmd & mask); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 202 | ctrl->cmd_busy = 1; |
Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 203 | smp_mb(); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 204 | pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl); |
Bjorn Helgaas | 40b9608 | 2014-06-14 09:55:49 -0600 | [diff] [blame] | 205 | ctrl->cmd_started = jiffies; |
Bjorn Helgaas | 4283c70 | 2014-06-13 13:58:35 -0600 | [diff] [blame] | 206 | ctrl->slot_ctrl = slot_ctrl; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 207 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 208 | /* |
| 209 | * Optionally wait for the hardware to be ready for a new command, |
| 210 | * indicating completion of the above issued command. |
| 211 | */ |
| 212 | if (wait) |
| 213 | pcie_wait_cmd(ctrl); |
| 214 | |
Jarod Wilson | 1469d17 | 2015-07-21 12:25:30 -0400 | [diff] [blame] | 215 | out: |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 216 | mutex_unlock(&ctrl->ctrl_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | } |
| 218 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 219 | /** |
| 220 | * pcie_write_cmd - Issue controller command |
| 221 | * @ctrl: controller to which the command is issued |
| 222 | * @cmd: command value written to slot control register |
| 223 | * @mask: bitmask of slot control register to be modified |
| 224 | */ |
| 225 | static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask) |
| 226 | { |
| 227 | pcie_do_write_cmd(ctrl, cmd, mask, true); |
| 228 | } |
| 229 | |
| 230 | /* Same as above without waiting for the hardware to latch */ |
| 231 | static void pcie_write_cmd_nowait(struct controller *ctrl, u16 cmd, u16 mask) |
| 232 | { |
| 233 | pcie_do_write_cmd(ctrl, cmd, mask, false); |
| 234 | } |
| 235 | |
Rajat Jain | 4703389 | 2014-02-04 18:28:43 -0800 | [diff] [blame] | 236 | bool pciehp_check_link_active(struct controller *ctrl) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 237 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 238 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Yinghai Lu | 4e2ce40 | 2012-01-27 10:55:12 -0800 | [diff] [blame] | 239 | u16 lnk_status; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 240 | bool ret; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 241 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 242 | pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status); |
Yinghai Lu | 4e2ce40 | 2012-01-27 10:55:12 -0800 | [diff] [blame] | 243 | ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA); |
| 244 | |
| 245 | if (ret) |
| 246 | ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); |
| 247 | |
| 248 | return ret; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 249 | } |
| 250 | |
Yinghai Lu | bffe4f7 | 2012-01-27 10:55:13 -0800 | [diff] [blame] | 251 | static void __pcie_wait_link_active(struct controller *ctrl, bool active) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 252 | { |
| 253 | int timeout = 1000; |
| 254 | |
Rajat Jain | 4703389 | 2014-02-04 18:28:43 -0800 | [diff] [blame] | 255 | if (pciehp_check_link_active(ctrl) == active) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 256 | return; |
| 257 | while (timeout > 0) { |
| 258 | msleep(10); |
| 259 | timeout -= 10; |
Rajat Jain | 4703389 | 2014-02-04 18:28:43 -0800 | [diff] [blame] | 260 | if (pciehp_check_link_active(ctrl) == active) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 261 | return; |
| 262 | } |
Yinghai Lu | bffe4f7 | 2012-01-27 10:55:13 -0800 | [diff] [blame] | 263 | ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n", |
| 264 | active ? "set" : "cleared"); |
| 265 | } |
| 266 | |
| 267 | static void pcie_wait_link_active(struct controller *ctrl) |
| 268 | { |
| 269 | __pcie_wait_link_active(ctrl, true); |
| 270 | } |
| 271 | |
Yinghai Lu | 2f5d8e4 | 2012-01-27 10:55:11 -0800 | [diff] [blame] | 272 | static bool pci_bus_check_dev(struct pci_bus *bus, int devfn) |
| 273 | { |
| 274 | u32 l; |
| 275 | int count = 0; |
| 276 | int delay = 1000, step = 20; |
| 277 | bool found = false; |
| 278 | |
| 279 | do { |
| 280 | found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0); |
| 281 | count++; |
| 282 | |
| 283 | if (found) |
| 284 | break; |
| 285 | |
| 286 | msleep(step); |
| 287 | delay -= step; |
| 288 | } while (delay > 0); |
| 289 | |
| 290 | if (count > 1 && pciehp_debug) |
| 291 | printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n", |
| 292 | pci_domain_nr(bus), bus->number, PCI_SLOT(devfn), |
| 293 | PCI_FUNC(devfn), count, step, l); |
| 294 | |
| 295 | return found; |
| 296 | } |
| 297 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 298 | int pciehp_check_link_status(struct controller *ctrl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 300 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 301 | bool found; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | u16 lnk_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 304 | /* |
| 305 | * Data Link Layer Link Active Reporting must be capable for |
| 306 | * hot-plug capable downstream port. But old controller might |
| 307 | * not implement it. In this case, we wait for 1000 ms. |
| 308 | */ |
| 309 | if (ctrl->link_active_reporting) |
| 310 | pcie_wait_link_active(ctrl); |
| 311 | else |
| 312 | msleep(1000); |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 313 | |
Yinghai Lu | 2f5d8e4 | 2012-01-27 10:55:11 -0800 | [diff] [blame] | 314 | /* wait 100ms before read pci conf, and try in 1s */ |
| 315 | msleep(100); |
| 316 | found = pci_bus_check_dev(ctrl->pcie->port->subordinate, |
| 317 | PCI_DEVFN(0, 0)); |
Kenji Kaneshige | 0027cb3 | 2011-11-10 16:40:37 +0900 | [diff] [blame] | 318 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 319 | pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 320 | ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 321 | if ((lnk_status & PCI_EXP_LNKSTA_LT) || |
| 322 | !(lnk_status & PCI_EXP_LNKSTA_NLW)) { |
Bjorn Helgaas | 3784e0c | 2015-06-15 16:28:29 -0500 | [diff] [blame] | 323 | ctrl_err(ctrl, "link training error: status %#06x\n", |
| 324 | lnk_status); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 325 | return -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | } |
| 327 | |
Yinghai Lu | fdbd3ce | 2011-11-07 07:53:23 -0800 | [diff] [blame] | 328 | pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status); |
| 329 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 330 | if (!found) |
| 331 | return -1; |
Yinghai Lu | 2f5d8e4 | 2012-01-27 10:55:11 -0800 | [diff] [blame] | 332 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 333 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | } |
| 335 | |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 336 | static int __pciehp_link_set(struct controller *ctrl, bool enable) |
| 337 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 338 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 339 | u16 lnk_ctrl; |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 340 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 341 | pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl); |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 342 | |
| 343 | if (enable) |
| 344 | lnk_ctrl &= ~PCI_EXP_LNKCTL_LD; |
| 345 | else |
| 346 | lnk_ctrl |= PCI_EXP_LNKCTL_LD; |
| 347 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 348 | pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl); |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 349 | ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 350 | return 0; |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | static int pciehp_link_enable(struct controller *ctrl) |
| 354 | { |
| 355 | return __pciehp_link_set(ctrl, true); |
| 356 | } |
| 357 | |
Keith Busch | 576243b | 2016-09-13 10:31:59 -0600 | [diff] [blame] | 358 | int pciehp_get_raw_indicator_status(struct hotplug_slot *hotplug_slot, |
| 359 | u8 *status) |
| 360 | { |
| 361 | struct slot *slot = hotplug_slot->private; |
| 362 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
| 363 | u16 slot_ctrl; |
| 364 | |
| 365 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
| 366 | *status = (slot_ctrl & (PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC)) >> 6; |
| 367 | return 0; |
| 368 | } |
| 369 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 370 | void pciehp_get_attention_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 372 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 373 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 376 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 377 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__, |
| 378 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 380 | switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) { |
| 381 | case PCI_EXP_SLTCTL_ATTN_IND_ON: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | *status = 1; /* On */ |
| 383 | break; |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 384 | case PCI_EXP_SLTCTL_ATTN_IND_BLINK: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | *status = 2; /* Blink */ |
| 386 | break; |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 387 | case PCI_EXP_SLTCTL_ATTN_IND_OFF: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | *status = 0; /* Off */ |
| 389 | break; |
| 390 | default: |
| 391 | *status = 0xFF; |
| 392 | break; |
| 393 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | } |
| 395 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 396 | void pciehp_get_power_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 398 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 399 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 402 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 403 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__, |
| 404 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 406 | switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) { |
| 407 | case PCI_EXP_SLTCTL_PWR_ON: |
| 408 | *status = 1; /* On */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | break; |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 410 | case PCI_EXP_SLTCTL_PWR_OFF: |
| 411 | *status = 0; /* Off */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | break; |
| 413 | default: |
| 414 | *status = 0xFF; |
| 415 | break; |
| 416 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | } |
| 418 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 419 | void pciehp_get_latch_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 421 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 422 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 424 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 425 | *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | } |
| 427 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 428 | void pciehp_get_adapter_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 430 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 433 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 434 | *status = !!(slot_status & PCI_EXP_SLTSTA_PDS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | } |
| 436 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 437 | int pciehp_query_power_fault(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 439 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 442 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 443 | return !!(slot_status & PCI_EXP_SLTSTA_PFD); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | } |
| 445 | |
Keith Busch | 576243b | 2016-09-13 10:31:59 -0600 | [diff] [blame] | 446 | int pciehp_set_raw_indicator_status(struct hotplug_slot *hotplug_slot, |
| 447 | u8 status) |
| 448 | { |
| 449 | struct slot *slot = hotplug_slot->private; |
| 450 | struct controller *ctrl = slot->ctrl; |
| 451 | |
| 452 | pcie_write_cmd_nowait(ctrl, status << 6, |
| 453 | PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC); |
| 454 | return 0; |
| 455 | } |
| 456 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 457 | void pciehp_set_attention_status(struct slot *slot, u8 value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 459 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 460 | u16 slot_cmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 462 | if (!ATTN_LED(ctrl)) |
| 463 | return; |
| 464 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | switch (value) { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 466 | case 0: /* turn off */ |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 467 | slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF; |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 468 | break; |
| 469 | case 1: /* turn on */ |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 470 | slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON; |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 471 | break; |
| 472 | case 2: /* turn blink */ |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 473 | slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK; |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 474 | break; |
| 475 | default: |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 476 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | } |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 478 | pcie_write_cmd_nowait(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 479 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 480 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | } |
| 482 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 483 | void pciehp_green_led_on(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 484 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 485 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 486 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 487 | if (!PWR_LED(ctrl)) |
| 488 | return; |
| 489 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 490 | pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, |
| 491 | PCI_EXP_SLTCTL_PIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 492 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 493 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 494 | PCI_EXP_SLTCTL_PWR_IND_ON); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 495 | } |
| 496 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 497 | void pciehp_green_led_off(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 499 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 501 | if (!PWR_LED(ctrl)) |
| 502 | return; |
| 503 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 504 | pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, |
| 505 | PCI_EXP_SLTCTL_PIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 506 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 507 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 508 | PCI_EXP_SLTCTL_PWR_IND_OFF); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | } |
| 510 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 511 | void pciehp_green_led_blink(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 513 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 514 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 515 | if (!PWR_LED(ctrl)) |
| 516 | return; |
| 517 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 518 | pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, |
| 519 | PCI_EXP_SLTCTL_PIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 520 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 521 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 522 | PCI_EXP_SLTCTL_PWR_IND_BLINK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | } |
| 524 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 525 | int pciehp_power_on_slot(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 527 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 528 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 529 | u16 slot_status; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 530 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | |
Rajesh Shah | 5a49f20 | 2005-11-23 15:44:54 -0800 | [diff] [blame] | 532 | /* Clear sticky power-fault bit from previous power failures */ |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 533 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Bjorn Helgaas | 2f2ed41c | 2013-12-14 13:06:40 -0700 | [diff] [blame] | 534 | if (slot_status & PCI_EXP_SLTSTA_PFD) |
| 535 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 536 | PCI_EXP_SLTSTA_PFD); |
Kenji Kaneshige | 5651c48c | 2009-11-13 15:14:10 +0900 | [diff] [blame] | 537 | ctrl->power_fault_detected = 0; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 538 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 539 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 540 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 541 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 542 | PCI_EXP_SLTCTL_PWR_ON); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 543 | |
Yinghai Lu | 2debd92 | 2012-01-27 10:55:15 -0800 | [diff] [blame] | 544 | retval = pciehp_link_enable(ctrl); |
| 545 | if (retval) |
| 546 | ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__); |
| 547 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | return retval; |
| 549 | } |
| 550 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 551 | void pciehp_power_off_slot(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 553 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 554 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 555 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 556 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 557 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 558 | PCI_EXP_SLTCTL_PWR_OFF); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | } |
| 560 | |
Mayurkumar Patel | fad214b | 2016-09-08 15:07:56 -0500 | [diff] [blame] | 561 | static irqreturn_t pciehp_isr(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 563 | struct controller *ctrl = (struct controller *)dev_id; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 564 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Bjorn Helgaas | b440bde | 2014-09-10 13:45:01 -0600 | [diff] [blame] | 565 | struct pci_bus *subordinate = pdev->subordinate; |
| 566 | struct pci_dev *dev; |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 567 | struct slot *slot = ctrl->slot; |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 568 | u16 status, events; |
Bjorn Helgaas | 2db0f71 | 2015-07-01 17:17:49 -0500 | [diff] [blame] | 569 | u8 present; |
Bjorn Helgaas | 4f092fe | 2015-06-14 21:35:13 -0500 | [diff] [blame] | 570 | bool link; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 571 | |
Lukas Wunner | ed91de7 | 2016-05-13 13:15:31 +0200 | [diff] [blame] | 572 | /* Interrupts cannot originate from a controller that's asleep */ |
| 573 | if (pdev->current_state == PCI_D3cold) |
| 574 | return IRQ_NONE; |
| 575 | |
Mayurkumar Patel | fad214b | 2016-09-08 15:07:56 -0500 | [diff] [blame] | 576 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &status); |
| 577 | if (status == (u16) ~0) { |
| 578 | ctrl_info(ctrl, "%s: no response from device\n", __func__); |
| 579 | return IRQ_NONE; |
| 580 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 581 | |
Mayurkumar Patel | fad214b | 2016-09-08 15:07:56 -0500 | [diff] [blame] | 582 | /* |
| 583 | * Slot Status contains plain status bits as well as event |
| 584 | * notification bits; right now we only want the event bits. |
| 585 | */ |
| 586 | events = status & (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 587 | PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_CC | |
| 588 | PCI_EXP_SLTSTA_DLLSC); |
Mayurkumar Patel | fad214b | 2016-09-08 15:07:56 -0500 | [diff] [blame] | 589 | if (!events) |
| 590 | return IRQ_NONE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | |
Mayurkumar Patel | 0c923d1 | 2016-09-09 09:10:17 -0500 | [diff] [blame] | 592 | /* Capture link status before clearing interrupts */ |
| 593 | if (events & PCI_EXP_SLTSTA_DLLSC) |
| 594 | link = pciehp_check_link_active(ctrl); |
| 595 | |
Mayurkumar Patel | fad214b | 2016-09-08 15:07:56 -0500 | [diff] [blame] | 596 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, events); |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 597 | ctrl_dbg(ctrl, "pending interrupts %#06x from Slot Status\n", events); |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 598 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 599 | /* Check Command Complete Interrupt Pending */ |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 600 | if (events & PCI_EXP_SLTSTA_CC) { |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 601 | ctrl->cmd_busy = 0; |
Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 602 | smp_mb(); |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 603 | wake_up(&ctrl->queue); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | } |
| 605 | |
Bjorn Helgaas | b440bde | 2014-09-10 13:45:01 -0600 | [diff] [blame] | 606 | if (subordinate) { |
| 607 | list_for_each_entry(dev, &subordinate->devices, bus_list) { |
| 608 | if (dev->ignore_hotplug) { |
| 609 | ctrl_dbg(ctrl, "ignoring hotplug event %#06x (%s requested no hotplug)\n", |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 610 | events, pci_name(dev)); |
Bjorn Helgaas | b440bde | 2014-09-10 13:45:01 -0600 | [diff] [blame] | 611 | return IRQ_HANDLED; |
| 612 | } |
| 613 | } |
| 614 | } |
| 615 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 616 | /* Check Attention Button Pressed */ |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 617 | if (events & PCI_EXP_SLTSTA_ABP) { |
Bjorn Helgaas | 6e49b304 | 2016-09-08 15:19:58 -0500 | [diff] [blame] | 618 | ctrl_info(ctrl, "Slot(%s): Attention button pressed\n", |
Bjorn Helgaas | 4f092fe | 2015-06-14 21:35:13 -0500 | [diff] [blame] | 619 | slot_name(slot)); |
| 620 | pciehp_queue_interrupt_event(slot, INT_BUTTON_PRESS); |
| 621 | } |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 622 | |
Ashok Raj | 385895f | 2016-11-19 00:32:45 -0800 | [diff] [blame] | 623 | /* |
| 624 | * Check Link Status Changed at higher precedence than Presence |
| 625 | * Detect Changed. The PDS value may be set to "card present" from |
| 626 | * out-of-band detection, which may be in conflict with a Link Down |
| 627 | * and cause the wrong event to queue. |
| 628 | */ |
| 629 | if (events & PCI_EXP_SLTSTA_DLLSC) { |
| 630 | ctrl_info(ctrl, "Slot(%s): Link %s\n", slot_name(slot), |
| 631 | link ? "Up" : "Down"); |
| 632 | pciehp_queue_interrupt_event(slot, link ? INT_LINK_UP : |
| 633 | INT_LINK_DOWN); |
| 634 | } else if (events & PCI_EXP_SLTSTA_PDC) { |
Mayurkumar Patel | 0c923d1 | 2016-09-09 09:10:17 -0500 | [diff] [blame] | 635 | present = !!(status & PCI_EXP_SLTSTA_PDS); |
Bjorn Helgaas | 6e49b304 | 2016-09-08 15:19:58 -0500 | [diff] [blame] | 636 | ctrl_info(ctrl, "Slot(%s): Card %spresent\n", slot_name(slot), |
| 637 | present ? "" : "not "); |
Bjorn Helgaas | 4f092fe | 2015-06-14 21:35:13 -0500 | [diff] [blame] | 638 | pciehp_queue_interrupt_event(slot, present ? INT_PRESENCE_ON : |
| 639 | INT_PRESENCE_OFF); |
| 640 | } |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 641 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 642 | /* Check Power Fault Detected */ |
Bjorn Helgaas | a8499f2 | 2016-09-08 17:30:38 -0500 | [diff] [blame] | 643 | if ((events & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) { |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 644 | ctrl->power_fault_detected = 1; |
Bjorn Helgaas | 6e49b304 | 2016-09-08 15:19:58 -0500 | [diff] [blame] | 645 | ctrl_err(ctrl, "Slot(%s): Power fault\n", slot_name(slot)); |
Bjorn Helgaas | 4f092fe | 2015-06-14 21:35:13 -0500 | [diff] [blame] | 646 | pciehp_queue_interrupt_event(slot, INT_POWER_FAULT); |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 647 | } |
Rajat Jain | e48f1b6 | 2014-02-04 18:29:10 -0800 | [diff] [blame] | 648 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 649 | return IRQ_HANDLED; |
| 650 | } |
| 651 | |
Mayurkumar Patel | fad214b | 2016-09-08 15:07:56 -0500 | [diff] [blame] | 652 | static irqreturn_t pcie_isr(int irq, void *dev_id) |
| 653 | { |
| 654 | irqreturn_t rc, handled = IRQ_NONE; |
| 655 | |
| 656 | /* |
| 657 | * To guarantee that all interrupt events are serviced, we need to |
| 658 | * re-inspect Slot Status register after clearing what is presumed |
| 659 | * to be the last pending interrupt. |
| 660 | */ |
| 661 | do { |
| 662 | rc = pciehp_isr(irq, dev_id); |
| 663 | if (rc == IRQ_HANDLED) |
| 664 | handled = IRQ_HANDLED; |
| 665 | } while (rc == IRQ_HANDLED); |
| 666 | |
| 667 | /* Return IRQ_HANDLED if we handled one or more events */ |
| 668 | return handled; |
| 669 | } |
| 670 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 671 | void pcie_enable_notification(struct controller *ctrl) |
Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 672 | { |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 673 | u16 cmd, mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 674 | |
Kenji Kaneshige | 5651c48c | 2009-11-13 15:14:10 +0900 | [diff] [blame] | 675 | /* |
| 676 | * TBD: Power fault detected software notification support. |
| 677 | * |
| 678 | * Power fault detected software notification is not enabled |
| 679 | * now, because it caused power fault detected interrupt storm |
| 680 | * on some machines. On those machines, power fault detected |
| 681 | * bit in the slot status register was set again immediately |
| 682 | * when it is cleared in the interrupt service routine, and |
| 683 | * next power fault detected interrupt was notified again. |
| 684 | */ |
Rajat Jain | 4f854f2 | 2014-02-04 18:29:23 -0800 | [diff] [blame] | 685 | |
| 686 | /* |
| 687 | * Always enable link events: thus link-up and link-down shall |
| 688 | * always be treated as hotplug and unplug respectively. Enable |
| 689 | * presence detect only if Attention Button is not present. |
| 690 | */ |
| 691 | cmd = PCI_EXP_SLTCTL_DLLSCE; |
Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 692 | if (ATTN_BUTTN(ctrl)) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 693 | cmd |= PCI_EXP_SLTCTL_ABPE; |
Rajat Jain | 4f854f2 | 2014-02-04 18:29:23 -0800 | [diff] [blame] | 694 | else |
| 695 | cmd |= PCI_EXP_SLTCTL_PDCE; |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 696 | if (!pciehp_poll_mode) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 697 | cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE; |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 698 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 699 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | |
Bjorn Helgaas | 2db0f71 | 2015-07-01 17:17:49 -0500 | [diff] [blame] | 700 | PCI_EXP_SLTCTL_PFDE | |
Rajat Jain | 4f854f2 | 2014-02-04 18:29:23 -0800 | [diff] [blame] | 701 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE | |
| 702 | PCI_EXP_SLTCTL_DLLSCE); |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 703 | |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 704 | pcie_write_cmd_nowait(ctrl, cmd, mask); |
Yinghai Lu | cf8d7b5 | 2014-09-22 20:36:09 -0600 | [diff] [blame] | 705 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 706 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 707 | } |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 708 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 709 | static void pcie_disable_notification(struct controller *ctrl) |
| 710 | { |
| 711 | u16 mask; |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 712 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 713 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | |
| 714 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | |
Kenji Kaneshige | f22daf1 | 2009-10-05 17:40:02 +0900 | [diff] [blame] | 715 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE | |
| 716 | PCI_EXP_SLTCTL_DLLSCE); |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 717 | pcie_write_cmd(ctrl, 0, mask); |
Yinghai Lu | cf8d7b5 | 2014-09-22 20:36:09 -0600 | [diff] [blame] | 718 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 719 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 720 | } |
| 721 | |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 722 | /* |
| 723 | * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary |
Rajat Jain | 2b3940b | 2014-02-18 18:53:19 -0800 | [diff] [blame] | 724 | * bus reset of the bridge, but at the same time we want to ensure that it is |
| 725 | * not seen as a hot-unplug, followed by the hot-plug of the device. Thus, |
| 726 | * disable link state notification and presence detection change notification |
| 727 | * momentarily, if we see that they could interfere. Also, clear any spurious |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 728 | * events after. |
| 729 | */ |
| 730 | int pciehp_reset_slot(struct slot *slot, int probe) |
| 731 | { |
| 732 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 733 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 734 | u16 stat_mask = 0, ctrl_mask = 0; |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 735 | |
| 736 | if (probe) |
| 737 | return 0; |
| 738 | |
Rajat Jain | 2b3940b | 2014-02-18 18:53:19 -0800 | [diff] [blame] | 739 | if (!ATTN_BUTTN(ctrl)) { |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 740 | ctrl_mask |= PCI_EXP_SLTCTL_PDCE; |
| 741 | stat_mask |= PCI_EXP_SLTSTA_PDC; |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 742 | } |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 743 | ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE; |
| 744 | stat_mask |= PCI_EXP_SLTSTA_DLLSC; |
| 745 | |
| 746 | pcie_write_cmd(ctrl, 0, ctrl_mask); |
Yinghai Lu | cf8d7b5 | 2014-09-22 20:36:09 -0600 | [diff] [blame] | 747 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 748 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0); |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 749 | if (pciehp_poll_mode) |
| 750 | del_timer_sync(&ctrl->poll_timer); |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 751 | |
| 752 | pci_reset_bridge_secondary_bus(ctrl->pcie->port); |
| 753 | |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 754 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask); |
Alex Williamson | a5dd4b4 | 2015-06-08 17:10:50 -0600 | [diff] [blame] | 755 | pcie_write_cmd_nowait(ctrl, ctrl_mask, ctrl_mask); |
Yinghai Lu | cf8d7b5 | 2014-09-22 20:36:09 -0600 | [diff] [blame] | 756 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 757 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, ctrl_mask); |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 758 | if (pciehp_poll_mode) |
| 759 | int_poll_timeout(ctrl->poll_timer.data); |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 760 | |
| 761 | return 0; |
| 762 | } |
| 763 | |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 764 | int pcie_init_notification(struct controller *ctrl) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 765 | { |
| 766 | if (pciehp_request_irq(ctrl)) |
| 767 | return -1; |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 768 | pcie_enable_notification(ctrl); |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 769 | ctrl->notification_enabled = 1; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 770 | return 0; |
| 771 | } |
| 772 | |
| 773 | static void pcie_shutdown_notification(struct controller *ctrl) |
| 774 | { |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 775 | if (ctrl->notification_enabled) { |
| 776 | pcie_disable_notification(ctrl); |
| 777 | pciehp_free_irq(ctrl); |
| 778 | ctrl->notification_enabled = 0; |
| 779 | } |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 780 | } |
| 781 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 782 | static int pcie_init_slot(struct controller *ctrl) |
| 783 | { |
| 784 | struct slot *slot; |
| 785 | |
| 786 | slot = kzalloc(sizeof(*slot), GFP_KERNEL); |
| 787 | if (!slot) |
| 788 | return -ENOMEM; |
| 789 | |
Kees Cook | d853754 | 2013-07-03 15:04:57 -0700 | [diff] [blame] | 790 | slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl)); |
Yijing Wang | c2be6f9 | 2013-01-11 10:15:54 +0800 | [diff] [blame] | 791 | if (!slot->wq) |
| 792 | goto abort; |
| 793 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 794 | slot->ctrl = ctrl; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 795 | mutex_init(&slot->lock); |
Rajat Jain | 50b52fd | 2014-02-04 18:31:11 -0800 | [diff] [blame] | 796 | mutex_init(&slot->hotplug_lock); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 797 | INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work); |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 798 | ctrl->slot = slot; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 799 | return 0; |
Yijing Wang | c2be6f9 | 2013-01-11 10:15:54 +0800 | [diff] [blame] | 800 | abort: |
| 801 | kfree(slot); |
| 802 | return -ENOMEM; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 803 | } |
| 804 | |
| 805 | static void pcie_cleanup_slot(struct controller *ctrl) |
| 806 | { |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 807 | struct slot *slot = ctrl->slot; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 808 | cancel_delayed_work(&slot->work); |
Yijing Wang | c2be6f9 | 2013-01-11 10:15:54 +0800 | [diff] [blame] | 809 | destroy_workqueue(slot->wq); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 810 | kfree(slot); |
| 811 | } |
| 812 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 813 | static inline void dbg_ctrl(struct controller *ctrl) |
| 814 | { |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 815 | struct pci_dev *pdev = ctrl->pcie->port; |
Bjorn Helgaas | 3784e0c | 2015-06-15 16:28:29 -0500 | [diff] [blame] | 816 | u16 reg16; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 817 | |
| 818 | if (!pciehp_debug) |
| 819 | return; |
| 820 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 821 | ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap); |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 822 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, ®16); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 823 | ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16); |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 824 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, ®16); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 825 | ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 826 | } |
| 827 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 828 | #define FLAG(x, y) (((x) & (y)) ? '+' : '-') |
Bjorn Helgaas | afe2478 | 2013-12-14 13:06:36 -0700 | [diff] [blame] | 829 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 830 | struct controller *pcie_init(struct pcie_device *dev) |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 831 | { |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 832 | struct controller *ctrl; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 833 | u32 slot_cap, link_cap; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 834 | struct pci_dev *pdev = dev->port; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 835 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 836 | ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL); |
| 837 | if (!ctrl) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 838 | dev_err(&dev->device, "%s: Out of memory\n", __func__); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 839 | goto abort; |
| 840 | } |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 841 | ctrl->pcie = dev; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 842 | pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap); |
Keith Busch | 576243b | 2016-09-13 10:31:59 -0600 | [diff] [blame] | 843 | |
| 844 | if (pdev->hotplug_user_indicators) |
| 845 | slot_cap &= ~(PCI_EXP_SLTCAP_AIP | PCI_EXP_SLTCAP_PIP); |
| 846 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 847 | ctrl->slot_cap = slot_cap; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 848 | mutex_init(&ctrl->ctrl_lock); |
| 849 | init_waitqueue_head(&ctrl->queue); |
| 850 | dbg_ctrl(ctrl); |
Bjorn Helgaas | 2cc56f3 | 2014-06-14 10:56:31 -0600 | [diff] [blame] | 851 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 852 | /* Check if Data Link Layer Link Active Reporting is implemented */ |
| 853 | pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap); |
Bjorn Helgaas | 3784e0c | 2015-06-15 16:28:29 -0500 | [diff] [blame] | 854 | if (link_cap & PCI_EXP_LNKCAP_DLLLARC) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 855 | ctrl->link_active_reporting = 1; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 856 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 857 | /* Clear all remaining event bits in Slot Status register */ |
Bjorn Helgaas | df72648 | 2013-12-14 13:06:47 -0700 | [diff] [blame] | 858 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 859 | PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | |
| 860 | PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC | |
Myron Stowe | 0d25d35 | 2014-06-17 13:27:34 -0600 | [diff] [blame] | 861 | PCI_EXP_SLTSTA_CC | PCI_EXP_SLTSTA_DLLSC); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 862 | |
Bjorn Helgaas | 3784e0c | 2015-06-15 16:28:29 -0500 | [diff] [blame] | 863 | ctrl_info(ctrl, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interlock%c NoCompl%c LLActRep%c\n", |
Bjorn Helgaas | afe2478 | 2013-12-14 13:06:36 -0700 | [diff] [blame] | 864 | (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19, |
| 865 | FLAG(slot_cap, PCI_EXP_SLTCAP_ABP), |
Bjorn Helgaas | afe2478 | 2013-12-14 13:06:36 -0700 | [diff] [blame] | 866 | FLAG(slot_cap, PCI_EXP_SLTCAP_PCP), |
| 867 | FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP), |
Bjorn Helgaas | 3784e0c | 2015-06-15 16:28:29 -0500 | [diff] [blame] | 868 | FLAG(slot_cap, PCI_EXP_SLTCAP_AIP), |
| 869 | FLAG(slot_cap, PCI_EXP_SLTCAP_PIP), |
| 870 | FLAG(slot_cap, PCI_EXP_SLTCAP_HPC), |
| 871 | FLAG(slot_cap, PCI_EXP_SLTCAP_HPS), |
Bjorn Helgaas | afe2478 | 2013-12-14 13:06:36 -0700 | [diff] [blame] | 872 | FLAG(slot_cap, PCI_EXP_SLTCAP_EIP), |
| 873 | FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS), |
| 874 | FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC)); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 875 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 876 | if (pcie_init_slot(ctrl)) |
| 877 | goto abort_ctrl; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 878 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 879 | return ctrl; |
| 880 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 881 | abort_ctrl: |
| 882 | kfree(ctrl); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 883 | abort: |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 884 | return NULL; |
| 885 | } |
| 886 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 887 | void pciehp_release_ctrl(struct controller *ctrl) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 888 | { |
| 889 | pcie_shutdown_notification(ctrl); |
| 890 | pcie_cleanup_slot(ctrl); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 891 | kfree(ctrl); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 892 | } |