Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 1 | /* |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 2 | * (C) Copyright 2007 |
| 3 | * Texas Instruments |
| 4 | * Karthik Dasu <karthik-dp@ti.com> |
| 5 | * |
| 6 | * (C) Copyright 2004 |
| 7 | * Texas Instruments, <www.ti.com> |
| 8 | * Richard Woodruff <r-woodruff2@ti.com> |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | #include <linux/linkage.h> |
| 26 | #include <asm/assembler.h> |
Jean Pihet | b4b36fd | 2010-12-18 16:44:42 +0100 | [diff] [blame] | 27 | #include <plat/sram.h> |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 28 | #include <mach/io.h> |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 29 | |
Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 30 | #include "cm2xxx_3xxx.h" |
| 31 | #include "prm2xxx_3xxx.h" |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 32 | #include "sdrc.h" |
Paul Walmsley | 4814ced | 2010-10-08 11:40:20 -0600 | [diff] [blame] | 33 | #include "control.h" |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 34 | |
Jean Pihet | fe360e1 | 2010-12-18 16:44:43 +0100 | [diff] [blame] | 35 | /* |
| 36 | * Registers access definitions |
| 37 | */ |
| 38 | #define SDRC_SCRATCHPAD_SEM_OFFS 0xc |
| 39 | #define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\ |
| 40 | (SDRC_SCRATCHPAD_SEM_OFFS) |
| 41 | #define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\ |
| 42 | OMAP3430_PM_PREPWSTST |
Abhijit Pagare | 3790300 | 2010-01-26 20:12:51 -0700 | [diff] [blame] | 43 | #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 44 | #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1) |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 45 | #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST) |
Jean Pihet | fe360e1 | 2010-12-18 16:44:43 +0100 | [diff] [blame] | 46 | #define SRAM_BASE_P OMAP3_SRAM_PA |
| 47 | #define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS |
| 48 | #define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\ |
| 49 | OMAP36XX_CONTROL_MEM_RTA_CTRL) |
| 50 | |
| 51 | /* Move this as correct place is available */ |
| 52 | #define SCRATCHPAD_MEM_OFFS 0x310 |
| 53 | #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\ |
| 54 | OMAP343X_CONTROL_MEM_WKUP +\ |
| 55 | SCRATCHPAD_MEM_OFFS) |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 56 | #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER) |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 57 | #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG) |
| 58 | #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0) |
| 59 | #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0) |
| 60 | #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0) |
| 61 | #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1) |
| 62 | #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1) |
| 63 | #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1) |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 64 | #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS) |
| 65 | #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL) |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 66 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 67 | /* |
| 68 | * This file needs be built unconditionally as ARM to interoperate correctly |
| 69 | * with non-Thumb-2-capable firmware. |
| 70 | */ |
| 71 | .arm |
Rajendra Nayak | a89b6f0 | 2009-05-28 18:13:06 +0530 | [diff] [blame] | 72 | |
Jean Pihet | d3cdfd2 | 2010-12-18 16:44:41 +0100 | [diff] [blame] | 73 | /* |
| 74 | * API functions |
| 75 | */ |
Rajendra Nayak | a89b6f0 | 2009-05-28 18:13:06 +0530 | [diff] [blame] | 76 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 77 | /* |
| 78 | * The "get_*restore_pointer" functions are used to provide a |
| 79 | * physical restore address where the ROM code jumps while waking |
| 80 | * up from MPU OFF/OSWR state. |
| 81 | * The restore pointer is stored into the scratchpad. |
| 82 | */ |
| 83 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 84 | .text |
| 85 | /* Function call to get the restore pointer for resume from OFF */ |
| 86 | ENTRY(get_restore_pointer) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 87 | stmfd sp!, {lr} @ save registers on stack |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 88 | adr r0, restore |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 89 | ldmfd sp!, {pc} @ restore regs and return |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 90 | ENDPROC(get_restore_pointer) |
| 91 | .align |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 92 | ENTRY(get_restore_pointer_sz) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 93 | .word . - get_restore_pointer |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 94 | |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 95 | .text |
| 96 | /* Function call to get the restore pointer for 3630 resume from OFF */ |
| 97 | ENTRY(get_omap3630_restore_pointer) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 98 | stmfd sp!, {lr} @ save registers on stack |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 99 | adr r0, restore_3630 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 100 | ldmfd sp!, {pc} @ restore regs and return |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 101 | ENDPROC(get_omap3630_restore_pointer) |
| 102 | .align |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 103 | ENTRY(get_omap3630_restore_pointer_sz) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 104 | .word . - get_omap3630_restore_pointer |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 105 | |
| 106 | .text |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 107 | /* Function call to get the restore pointer for ES3 to resume from OFF */ |
| 108 | ENTRY(get_es3_restore_pointer) |
| 109 | stmfd sp!, {lr} @ save registers on stack |
| 110 | adr r0, restore_es3 |
| 111 | ldmfd sp!, {pc} @ restore regs and return |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 112 | ENDPROC(get_es3_restore_pointer) |
| 113 | .align |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 114 | ENTRY(get_es3_restore_pointer_sz) |
| 115 | .word . - get_es3_restore_pointer |
| 116 | |
| 117 | .text |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 118 | /* |
| 119 | * L2 cache needs to be toggled for stable OFF mode functionality on 3630. |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 120 | * This function sets up a flag that will allow for this toggling to take |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 121 | * place on 3630. Hopefully some version in the future may not need this. |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 122 | */ |
| 123 | ENTRY(enable_omap3630_toggle_l2_on_restore) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 124 | stmfd sp!, {lr} @ save registers on stack |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 125 | /* Setup so that we will disable and enable l2 */ |
| 126 | mov r1, #0x1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 127 | adrl r2, l2dis_3630 @ may be too distant for plain adr |
| 128 | str r1, [r2] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 129 | ldmfd sp!, {pc} @ restore regs and return |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 130 | ENDPROC(enable_omap3630_toggle_l2_on_restore) |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 131 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 132 | .text |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 133 | /* Function to call rom code to save secure ram context */ |
| 134 | ENTRY(save_secure_ram_context) |
| 135 | stmfd sp!, {r1-r12, lr} @ save registers on stack |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 136 | adr r3, api_params @ r3 points to parameters |
| 137 | str r0, [r3,#0x4] @ r0 has sdram address |
| 138 | ldr r12, high_mask |
| 139 | and r3, r3, r12 |
| 140 | ldr r12, sram_phy_addr_mask |
| 141 | orr r3, r3, r12 |
| 142 | mov r0, #25 @ set service ID for PPA |
| 143 | mov r12, r0 @ copy secure service ID in r12 |
| 144 | mov r1, #0 @ set task id for ROM code in r1 |
Kalle Jokiniemi | ba50ea7 | 2009-03-26 15:59:00 +0200 | [diff] [blame] | 145 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 146 | mov r6, #0xff |
| 147 | mcr p15, 0, r0, c7, c10, 4 @ data write barrier |
| 148 | mcr p15, 0, r0, c7, c10, 5 @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 149 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 150 | nop |
| 151 | nop |
| 152 | nop |
| 153 | nop |
| 154 | ldmfd sp!, {r1-r12, pc} |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 155 | .align |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 156 | sram_phy_addr_mask: |
| 157 | .word SRAM_BASE_P |
| 158 | high_mask: |
| 159 | .word 0xffff |
| 160 | api_params: |
| 161 | .word 0x4, 0x0, 0x0, 0x1, 0x1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 162 | ENDPROC(save_secure_ram_context) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 163 | ENTRY(save_secure_ram_context_sz) |
| 164 | .word . - save_secure_ram_context |
| 165 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 166 | /* |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 167 | * ====================== |
| 168 | * == Idle entry point == |
| 169 | * ====================== |
| 170 | */ |
| 171 | |
| 172 | /* |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 173 | * Forces OMAP into idle state |
| 174 | * |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 175 | * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed |
| 176 | * and executes the WFI instruction. Calling WFI effectively changes the |
| 177 | * power domains states to the desired target power states. |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 178 | * |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 179 | * |
| 180 | * Notes: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 181 | * - this code gets copied to internal SRAM at boot and after wake-up |
| 182 | * from OFF mode. The execution pointer in SRAM is _omap_sram_idle. |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 183 | * - when the OMAP wakes up it continues at different execution points |
| 184 | * depending on the low power mode (non-OFF vs OFF modes), |
| 185 | * cf. 'Resume path for xxx mode' comments. |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 186 | */ |
| 187 | ENTRY(omap34xx_cpu_suspend) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 188 | stmfd sp!, {r0-r12, lr} @ save registers on stack |
Jean Pihet | d3cdfd2 | 2010-12-18 16:44:41 +0100 | [diff] [blame] | 189 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 190 | /* |
| 191 | * r0 contains restore pointer in sdram |
| 192 | * r1 contains information about saving context: |
| 193 | * 0 - No context lost |
| 194 | * 1 - Only L1 and logic lost |
| 195 | * 2 - Only L2 lost |
| 196 | * 3 - Both L1 and L2 lost |
| 197 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 198 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 199 | /* Directly jump to WFI is the context save is not required */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 200 | cmp r1, #0x0 |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 201 | beq omap3_do_wfi |
| 202 | |
| 203 | /* Otherwise fall through to the save context code */ |
| 204 | save_context_wfi: |
| 205 | mov r8, r0 @ Store SDRAM address in r8 |
| 206 | mrc p15, 0, r5, c1, c0, 1 @ Read Auxiliary Control Register |
| 207 | mov r4, #0x1 @ Number of parameters for restore call |
| 208 | stmia r8!, {r4-r5} @ Push parameters for restore call |
| 209 | mrc p15, 1, r5, c9, c0, 2 @ Read L2 AUX ctrl register |
| 210 | stmia r8!, {r4-r5} @ Push parameters for restore call |
| 211 | |
| 212 | /* Check what that target sleep state is from r1 */ |
| 213 | cmp r1, #0x2 @ Only L2 lost, no need to save context |
| 214 | beq clean_caches |
| 215 | |
| 216 | l1_logic_lost: |
| 217 | /* Store sp and spsr to SDRAM */ |
| 218 | mov r4, sp |
| 219 | mrs r5, spsr |
| 220 | mov r6, lr |
| 221 | stmia r8!, {r4-r6} |
| 222 | /* Save all ARM registers */ |
| 223 | /* Coprocessor access control register */ |
| 224 | mrc p15, 0, r6, c1, c0, 2 |
| 225 | stmia r8!, {r6} |
| 226 | /* TTBR0, TTBR1 and Translation table base control */ |
| 227 | mrc p15, 0, r4, c2, c0, 0 |
| 228 | mrc p15, 0, r5, c2, c0, 1 |
| 229 | mrc p15, 0, r6, c2, c0, 2 |
| 230 | stmia r8!, {r4-r6} |
| 231 | /* |
| 232 | * Domain access control register, data fault status register, |
| 233 | * and instruction fault status register |
| 234 | */ |
| 235 | mrc p15, 0, r4, c3, c0, 0 |
| 236 | mrc p15, 0, r5, c5, c0, 0 |
| 237 | mrc p15, 0, r6, c5, c0, 1 |
| 238 | stmia r8!, {r4-r6} |
| 239 | /* |
| 240 | * Data aux fault status register, instruction aux fault status, |
| 241 | * data fault address register and instruction fault address register |
| 242 | */ |
| 243 | mrc p15, 0, r4, c5, c1, 0 |
| 244 | mrc p15, 0, r5, c5, c1, 1 |
| 245 | mrc p15, 0, r6, c6, c0, 0 |
| 246 | mrc p15, 0, r7, c6, c0, 2 |
| 247 | stmia r8!, {r4-r7} |
| 248 | /* |
| 249 | * user r/w thread and process ID, user r/o thread and process ID, |
| 250 | * priv only thread and process ID, cache size selection |
| 251 | */ |
| 252 | mrc p15, 0, r4, c13, c0, 2 |
| 253 | mrc p15, 0, r5, c13, c0, 3 |
| 254 | mrc p15, 0, r6, c13, c0, 4 |
| 255 | mrc p15, 2, r7, c0, c0, 0 |
| 256 | stmia r8!, {r4-r7} |
| 257 | /* Data TLB lockdown, instruction TLB lockdown registers */ |
| 258 | mrc p15, 0, r5, c10, c0, 0 |
| 259 | mrc p15, 0, r6, c10, c0, 1 |
| 260 | stmia r8!, {r5-r6} |
| 261 | /* Secure or non secure vector base address, FCSE PID, Context PID*/ |
| 262 | mrc p15, 0, r4, c12, c0, 0 |
| 263 | mrc p15, 0, r5, c13, c0, 0 |
| 264 | mrc p15, 0, r6, c13, c0, 1 |
| 265 | stmia r8!, {r4-r6} |
| 266 | /* Primary remap, normal remap registers */ |
| 267 | mrc p15, 0, r4, c10, c2, 0 |
| 268 | mrc p15, 0, r5, c10, c2, 1 |
| 269 | stmia r8!,{r4-r5} |
| 270 | |
| 271 | /* Store current cpsr*/ |
| 272 | mrs r2, cpsr |
| 273 | stmia r8!, {r2} |
| 274 | |
| 275 | mrc p15, 0, r4, c1, c0, 0 |
| 276 | /* save control register */ |
| 277 | stmia r8!, {r4} |
| 278 | |
| 279 | clean_caches: |
| 280 | /* |
| 281 | * Clean Data or unified cache to POU |
| 282 | * How to invalidate only L1 cache???? - #FIX_ME# |
| 283 | * mcr p15, 0, r11, c7, c11, 1 |
| 284 | */ |
| 285 | cmp r1, #0x1 @ Check whether L2 inval is required |
| 286 | beq omap3_do_wfi |
| 287 | |
| 288 | clean_l2: |
| 289 | /* |
| 290 | * jump out to kernel flush routine |
| 291 | * - reuse that code is better |
| 292 | * - it executes in a cached space so is faster than refetch per-block |
| 293 | * - should be faster and will change with kernel |
| 294 | * - 'might' have to copy address, load and jump to it |
| 295 | */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 296 | ldr r1, kernel_flush |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 297 | blx r1 |
| 298 | /* |
| 299 | * The kernel doesn't interwork: v7_flush_dcache_all in particluar will |
| 300 | * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled. |
| 301 | * This sequence switches back to ARM. Note that .align may insert a |
| 302 | * nop: bx pc needs to be word-aligned in order to work. |
| 303 | */ |
| 304 | THUMB( .thumb ) |
| 305 | THUMB( .align ) |
| 306 | THUMB( bx pc ) |
| 307 | THUMB( nop ) |
| 308 | .arm |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 309 | |
| 310 | omap3_do_wfi: |
| 311 | ldr r4, sdrc_power @ read the SDRC_POWER register |
| 312 | ldr r5, [r4] @ read the contents of SDRC_POWER |
| 313 | orr r5, r5, #0x40 @ enable self refresh on idle req |
| 314 | str r5, [r4] @ write back to SDRC_POWER register |
| 315 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 316 | /* Data memory barrier and Data sync barrier */ |
| 317 | mov r1, #0 |
| 318 | mcr p15, 0, r1, c7, c10, 4 |
| 319 | mcr p15, 0, r1, c7, c10, 5 |
| 320 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 321 | /* |
| 322 | * =================================== |
| 323 | * == WFI instruction => Enter idle == |
| 324 | * =================================== |
| 325 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 326 | wfi @ wait for interrupt |
| 327 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 328 | /* |
| 329 | * =================================== |
| 330 | * == Resume path for non-OFF modes == |
| 331 | * =================================== |
| 332 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 333 | nop |
| 334 | nop |
| 335 | nop |
| 336 | nop |
| 337 | nop |
| 338 | nop |
| 339 | nop |
| 340 | nop |
| 341 | nop |
| 342 | nop |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 343 | bl wait_sdrc_ok |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 344 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 345 | /* |
| 346 | * =================================== |
| 347 | * == Exit point from non-OFF modes == |
| 348 | * =================================== |
| 349 | */ |
| 350 | ldmfd sp!, {r0-r12, pc} @ restore regs and return |
| 351 | |
| 352 | |
| 353 | /* |
| 354 | * ============================== |
| 355 | * == Resume path for OFF mode == |
| 356 | * ============================== |
| 357 | */ |
| 358 | |
| 359 | /* |
| 360 | * The restore_* functions are called by the ROM code |
| 361 | * when back from WFI in OFF mode. |
| 362 | * Cf. the get_*restore_pointer functions. |
| 363 | * |
| 364 | * restore_es3: applies to 34xx >= ES3.0 |
| 365 | * restore_3630: applies to 36xx |
| 366 | * restore: common code for 3xxx |
| 367 | */ |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 368 | restore_es3: |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 369 | ldr r5, pm_prepwstst_core_p |
| 370 | ldr r4, [r5] |
| 371 | and r4, r4, #0x3 |
| 372 | cmp r4, #0x0 @ Check if previous power state of CORE is OFF |
| 373 | bne restore |
| 374 | adr r0, es3_sdrc_fix |
| 375 | ldr r1, sram_base |
| 376 | ldr r2, es3_sdrc_fix_sz |
| 377 | mov r2, r2, ror #2 |
| 378 | copy_to_sram: |
| 379 | ldmia r0!, {r3} @ val = *src |
| 380 | stmia r1!, {r3} @ *dst = val |
| 381 | subs r2, r2, #0x1 @ num_words-- |
| 382 | bne copy_to_sram |
| 383 | ldr r1, sram_base |
| 384 | blx r1 |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 385 | b restore |
| 386 | |
| 387 | restore_3630: |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 388 | ldr r1, pm_prepwstst_core_p |
| 389 | ldr r2, [r1] |
| 390 | and r2, r2, #0x3 |
| 391 | cmp r2, #0x0 @ Check if previous power state of CORE is OFF |
| 392 | bne restore |
| 393 | /* Disable RTA before giving control */ |
| 394 | ldr r1, control_mem_rta |
| 395 | mov r2, #OMAP36XX_RTA_DISABLE |
| 396 | str r2, [r1] |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 397 | |
| 398 | /* Fall through to common code for the remaining logic */ |
| 399 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 400 | restore: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 401 | /* |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 402 | * Check what was the reason for mpu reset and store the reason in r9: |
| 403 | * 0 - No context lost |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 404 | * 1 - Only L1 and logic lost |
| 405 | * 2 - Only L2 lost - In this case, we wont be here |
| 406 | * 3 - Both L1 and L2 lost |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 407 | */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 408 | ldr r1, pm_pwstctrl_mpu |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 409 | ldr r2, [r1] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 410 | and r2, r2, #0x3 |
| 411 | cmp r2, #0x0 @ Check if target power state was OFF or RET |
| 412 | moveq r9, #0x3 @ MPU OFF => L1 and L2 lost |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 413 | movne r9, #0x1 @ Only L1 and L2 lost => avoid L2 invalidation |
| 414 | bne logic_l1_restore |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 415 | |
| 416 | ldr r0, l2dis_3630 |
| 417 | cmp r0, #0x1 @ should we disable L2 on 3630? |
| 418 | bne skipl2dis |
| 419 | mrc p15, 0, r0, c1, c0, 1 |
| 420 | bic r0, r0, #2 @ disable L2 cache |
| 421 | mcr p15, 0, r0, c1, c0, 1 |
| 422 | skipl2dis: |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 423 | ldr r0, control_stat |
| 424 | ldr r1, [r0] |
| 425 | and r1, #0x700 |
| 426 | cmp r1, #0x300 |
| 427 | beq l2_inv_gp |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 428 | mov r0, #40 @ set service ID for PPA |
| 429 | mov r12, r0 @ copy secure Service ID in r12 |
| 430 | mov r1, #0 @ set task id for ROM code in r1 |
| 431 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 432 | mov r6, #0xff |
| 433 | adr r3, l2_inv_api_params @ r3 points to dummy parameters |
| 434 | mcr p15, 0, r0, c7, c10, 4 @ data write barrier |
| 435 | mcr p15, 0, r0, c7, c10, 5 @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 436 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 437 | /* Write to Aux control register to set some bits */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 438 | mov r0, #42 @ set service ID for PPA |
| 439 | mov r12, r0 @ copy secure Service ID in r12 |
| 440 | mov r1, #0 @ set task id for ROM code in r1 |
| 441 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 442 | mov r6, #0xff |
Tero Kristo | a087cad | 2009-11-12 12:07:20 +0200 | [diff] [blame] | 443 | ldr r4, scratchpad_base |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 444 | ldr r3, [r4, #0xBC] @ r3 points to parameters |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 445 | mcr p15, 0, r0, c7, c10, 4 @ data write barrier |
| 446 | mcr p15, 0, r0, c7, c10, 5 @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 447 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 448 | |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 449 | #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE |
| 450 | /* Restore L2 aux control register */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 451 | @ set service ID for PPA |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 452 | mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 453 | mov r12, r0 @ copy service ID in r12 |
| 454 | mov r1, #0 @ set task ID for ROM code in r1 |
| 455 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 456 | mov r6, #0xff |
| 457 | ldr r4, scratchpad_base |
| 458 | ldr r3, [r4, #0xBC] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 459 | adds r3, r3, #8 @ r3 points to parameters |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 460 | mcr p15, 0, r0, c7, c10, 4 @ data write barrier |
| 461 | mcr p15, 0, r0, c7, c10, 5 @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 462 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 463 | #endif |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 464 | b logic_l1_restore |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 465 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 466 | .align |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 467 | l2_inv_api_params: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 468 | .word 0x1, 0x00 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 469 | l2_inv_gp: |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 470 | /* Execute smi to invalidate L2 cache */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 471 | mov r12, #0x1 @ set up to invalidate L2 |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 472 | smc #0 @ Call SMI monitor (smieq) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 473 | /* Write to Aux control register to set some bits */ |
Tero Kristo | a087cad | 2009-11-12 12:07:20 +0200 | [diff] [blame] | 474 | ldr r4, scratchpad_base |
| 475 | ldr r3, [r4,#0xBC] |
| 476 | ldr r0, [r3,#4] |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 477 | mov r12, #0x3 |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 478 | smc #0 @ Call SMI monitor (smieq) |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 479 | ldr r4, scratchpad_base |
| 480 | ldr r3, [r4,#0xBC] |
| 481 | ldr r0, [r3,#12] |
| 482 | mov r12, #0x2 |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 483 | smc #0 @ Call SMI monitor (smieq) |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 484 | logic_l1_restore: |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 485 | ldr r1, l2dis_3630 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 486 | cmp r1, #0x1 @ Test if L2 re-enable needed on 3630 |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 487 | bne skipl2reen |
| 488 | mrc p15, 0, r1, c1, c0, 1 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 489 | orr r1, r1, #2 @ re-enable L2 cache |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 490 | mcr p15, 0, r1, c1, c0, 1 |
| 491 | skipl2reen: |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 492 | mov r1, #0 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 493 | /* |
| 494 | * Invalidate all instruction caches to PoU |
| 495 | * and flush branch target cache |
| 496 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 497 | mcr p15, 0, r1, c7, c5, 0 |
| 498 | |
| 499 | ldr r4, scratchpad_base |
| 500 | ldr r3, [r4,#0xBC] |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 501 | adds r3, r3, #16 |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 502 | ldmia r3!, {r4-r6} |
| 503 | mov sp, r4 |
| 504 | msr spsr_cxsf, r5 |
| 505 | mov lr, r6 |
| 506 | |
| 507 | ldmia r3!, {r4-r9} |
| 508 | /* Coprocessor access Control Register */ |
| 509 | mcr p15, 0, r4, c1, c0, 2 |
| 510 | |
| 511 | /* TTBR0 */ |
| 512 | MCR p15, 0, r5, c2, c0, 0 |
| 513 | /* TTBR1 */ |
| 514 | MCR p15, 0, r6, c2, c0, 1 |
| 515 | /* Translation table base control register */ |
| 516 | MCR p15, 0, r7, c2, c0, 2 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 517 | /* Domain access Control Register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 518 | MCR p15, 0, r8, c3, c0, 0 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 519 | /* Data fault status Register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 520 | MCR p15, 0, r9, c5, c0, 0 |
| 521 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 522 | ldmia r3!,{r4-r8} |
| 523 | /* Instruction fault status Register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 524 | MCR p15, 0, r4, c5, c0, 1 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 525 | /* Data Auxiliary Fault Status Register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 526 | MCR p15, 0, r5, c5, c1, 0 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 527 | /* Instruction Auxiliary Fault Status Register*/ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 528 | MCR p15, 0, r6, c5, c1, 1 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 529 | /* Data Fault Address Register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 530 | MCR p15, 0, r7, c6, c0, 0 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 531 | /* Instruction Fault Address Register*/ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 532 | MCR p15, 0, r8, c6, c0, 2 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 533 | ldmia r3!,{r4-r7} |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 534 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 535 | /* User r/w thread and process ID */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 536 | MCR p15, 0, r4, c13, c0, 2 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 537 | /* User ro thread and process ID */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 538 | MCR p15, 0, r5, c13, c0, 3 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 539 | /* Privileged only thread and process ID */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 540 | MCR p15, 0, r6, c13, c0, 4 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 541 | /* Cache size selection */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 542 | MCR p15, 2, r7, c0, c0, 0 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 543 | ldmia r3!,{r4-r8} |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 544 | /* Data TLB lockdown registers */ |
| 545 | MCR p15, 0, r4, c10, c0, 0 |
| 546 | /* Instruction TLB lockdown registers */ |
| 547 | MCR p15, 0, r5, c10, c0, 1 |
| 548 | /* Secure or Nonsecure Vector Base Address */ |
| 549 | MCR p15, 0, r6, c12, c0, 0 |
| 550 | /* FCSE PID */ |
| 551 | MCR p15, 0, r7, c13, c0, 0 |
| 552 | /* Context PID */ |
| 553 | MCR p15, 0, r8, c13, c0, 1 |
| 554 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 555 | ldmia r3!,{r4-r5} |
| 556 | /* Primary memory remap register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 557 | MCR p15, 0, r4, c10, c2, 0 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 558 | /* Normal memory remap register */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 559 | MCR p15, 0, r5, c10, c2, 1 |
| 560 | |
| 561 | /* Restore cpsr */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 562 | ldmia r3!,{r4} @ load CPSR from SDRAM |
| 563 | msr cpsr, r4 @ store cpsr |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 564 | |
| 565 | /* Enabling MMU here */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 566 | mrc p15, 0, r7, c2, c0, 2 @ Read TTBRControl |
| 567 | /* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1 */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 568 | and r7, #0x7 |
| 569 | cmp r7, #0x0 |
| 570 | beq usettbr0 |
| 571 | ttbr_error: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 572 | /* |
| 573 | * More work needs to be done to support N[0:2] value other than 0 |
| 574 | * So looping here so that the error can be detected |
| 575 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 576 | b ttbr_error |
| 577 | usettbr0: |
| 578 | mrc p15, 0, r2, c2, c0, 0 |
| 579 | ldr r5, ttbrbit_mask |
| 580 | and r2, r5 |
| 581 | mov r4, pc |
| 582 | ldr r5, table_index_mask |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 583 | and r4, r5 @ r4 = 31 to 20 bits of pc |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 584 | /* Extract the value to be written to table entry */ |
| 585 | ldr r1, table_entry |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 586 | /* r1 has the value to be written to table entry*/ |
| 587 | add r1, r1, r4 |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 588 | /* Getting the address of table entry to modify */ |
| 589 | lsr r4, #18 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 590 | /* r2 has the location which needs to be modified */ |
| 591 | add r2, r4 |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 592 | /* Storing previous entry of location being modified */ |
| 593 | ldr r5, scratchpad_base |
| 594 | ldr r4, [r2] |
| 595 | str r4, [r5, #0xC0] |
| 596 | /* Modify the table entry */ |
| 597 | str r1, [r2] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 598 | /* |
| 599 | * Storing address of entry being modified |
| 600 | * - will be restored after enabling MMU |
| 601 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 602 | ldr r5, scratchpad_base |
| 603 | str r2, [r5, #0xC4] |
| 604 | |
| 605 | mov r0, #0 |
| 606 | mcr p15, 0, r0, c7, c5, 4 @ Flush prefetch buffer |
| 607 | mcr p15, 0, r0, c7, c5, 6 @ Invalidate branch predictor array |
| 608 | mcr p15, 0, r0, c8, c5, 0 @ Invalidate instruction TLB |
| 609 | mcr p15, 0, r0, c8, c6, 0 @ Invalidate data TLB |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 610 | /* |
| 611 | * Restore control register. This enables the MMU. |
| 612 | * The caches and prediction are not enabled here, they |
| 613 | * will be enabled after restoring the MMU table entry. |
| 614 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 615 | ldmia r3!, {r4} |
| 616 | /* Store previous value of control register in scratchpad */ |
| 617 | str r4, [r5, #0xC8] |
| 618 | ldr r2, cache_pred_disable_mask |
| 619 | and r4, r2 |
| 620 | mcr p15, 0, r4, c1, c0, 0 |
| 621 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 622 | /* |
| 623 | * ============================== |
| 624 | * == Exit point from OFF mode == |
| 625 | * ============================== |
| 626 | */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 627 | ldmfd sp!, {r0-r12, pc} @ restore regs and return |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 628 | |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 629 | |
| 630 | /* |
| 631 | * Internal functions |
| 632 | */ |
| 633 | |
Jean Pihet | 8352129 | 2010-12-18 16:44:46 +0100 | [diff] [blame] | 634 | /* This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0 */ |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 635 | .text |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 636 | .align 3 |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 637 | ENTRY(es3_sdrc_fix) |
| 638 | ldr r4, sdrc_syscfg @ get config addr |
| 639 | ldr r5, [r4] @ get value |
| 640 | tst r5, #0x100 @ is part access blocked |
| 641 | it eq |
| 642 | biceq r5, r5, #0x100 @ clear bit if set |
| 643 | str r5, [r4] @ write back change |
| 644 | ldr r4, sdrc_mr_0 @ get config addr |
| 645 | ldr r5, [r4] @ get value |
| 646 | str r5, [r4] @ write back change |
| 647 | ldr r4, sdrc_emr2_0 @ get config addr |
| 648 | ldr r5, [r4] @ get value |
| 649 | str r5, [r4] @ write back change |
| 650 | ldr r4, sdrc_manual_0 @ get config addr |
| 651 | mov r5, #0x2 @ autorefresh command |
| 652 | str r5, [r4] @ kick off refreshes |
| 653 | ldr r4, sdrc_mr_1 @ get config addr |
| 654 | ldr r5, [r4] @ get value |
| 655 | str r5, [r4] @ write back change |
| 656 | ldr r4, sdrc_emr2_1 @ get config addr |
| 657 | ldr r5, [r4] @ get value |
| 658 | str r5, [r4] @ write back change |
| 659 | ldr r4, sdrc_manual_1 @ get config addr |
| 660 | mov r5, #0x2 @ autorefresh command |
| 661 | str r5, [r4] @ kick off refreshes |
| 662 | bx lr |
| 663 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 664 | .align |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 665 | sdrc_syscfg: |
| 666 | .word SDRC_SYSCONFIG_P |
| 667 | sdrc_mr_0: |
| 668 | .word SDRC_MR_0_P |
| 669 | sdrc_emr2_0: |
| 670 | .word SDRC_EMR2_0_P |
| 671 | sdrc_manual_0: |
| 672 | .word SDRC_MANUAL_0_P |
| 673 | sdrc_mr_1: |
| 674 | .word SDRC_MR_1_P |
| 675 | sdrc_emr2_1: |
| 676 | .word SDRC_EMR2_1_P |
| 677 | sdrc_manual_1: |
| 678 | .word SDRC_MANUAL_1_P |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 679 | ENDPROC(es3_sdrc_fix) |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 680 | ENTRY(es3_sdrc_fix_sz) |
| 681 | .word . - es3_sdrc_fix |
| 682 | |
Jean Pihet | 8352129 | 2010-12-18 16:44:46 +0100 | [diff] [blame] | 683 | /* |
| 684 | * This function implements the erratum ID i581 WA: |
| 685 | * SDRC state restore before accessing the SDRAM |
| 686 | * |
| 687 | * Only used at return from non-OFF mode. For OFF |
| 688 | * mode the ROM code configures the SDRC and |
| 689 | * the DPLL before calling the restore code directly |
| 690 | * from DDR. |
| 691 | */ |
| 692 | |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 693 | /* Make sure SDRC accesses are ok */ |
| 694 | wait_sdrc_ok: |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 695 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 696 | /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */ |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 697 | ldr r4, cm_idlest_ckgen |
| 698 | wait_dpll3_lock: |
| 699 | ldr r5, [r4] |
| 700 | tst r5, #1 |
| 701 | beq wait_dpll3_lock |
| 702 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 703 | ldr r4, cm_idlest1_core |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 704 | wait_sdrc_ready: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 705 | ldr r5, [r4] |
| 706 | tst r5, #0x2 |
| 707 | bne wait_sdrc_ready |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 708 | /* allow DLL powerdown upon hw idle req */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 709 | ldr r4, sdrc_power |
| 710 | ldr r5, [r4] |
| 711 | bic r5, r5, #0x40 |
| 712 | str r5, [r4] |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 713 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 714 | /* |
| 715 | * PC-relative stores lead to undefined behaviour in Thumb-2: use a r7 as a |
| 716 | * base instead. |
| 717 | * Be careful not to clobber r7 when maintaing this code. |
| 718 | */ |
| 719 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 720 | is_dll_in_lock_mode: |
| 721 | /* Is dll in lock mode? */ |
| 722 | ldr r4, sdrc_dlla_ctrl |
| 723 | ldr r5, [r4] |
| 724 | tst r5, #0x4 |
| 725 | bxne lr @ Return if locked |
| 726 | /* wait till dll locks */ |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 727 | adr r7, kick_counter |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 728 | wait_dll_lock_timed: |
| 729 | ldr r4, wait_dll_lock_counter |
| 730 | add r4, r4, #1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 731 | str r4, [r7, #wait_dll_lock_counter - kick_counter] |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 732 | ldr r4, sdrc_dlla_status |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 733 | /* Wait 20uS for lock */ |
| 734 | mov r6, #8 |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 735 | wait_dll_lock: |
| 736 | subs r6, r6, #0x1 |
| 737 | beq kick_dll |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 738 | ldr r5, [r4] |
| 739 | and r5, r5, #0x4 |
| 740 | cmp r5, #0x4 |
| 741 | bne wait_dll_lock |
| 742 | bx lr @ Return when locked |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 743 | |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 744 | /* disable/reenable DLL if not locked */ |
| 745 | kick_dll: |
| 746 | ldr r4, sdrc_dlla_ctrl |
| 747 | ldr r5, [r4] |
| 748 | mov r6, r5 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 749 | bic r6, #(1<<3) @ disable dll |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 750 | str r6, [r4] |
| 751 | dsb |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 752 | orr r6, r6, #(1<<3) @ enable dll |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 753 | str r6, [r4] |
| 754 | dsb |
| 755 | ldr r4, kick_counter |
| 756 | add r4, r4, #1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 757 | str r4, [r7] @ kick_counter |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 758 | b wait_dll_lock_timed |
| 759 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 760 | .align |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 761 | cm_idlest1_core: |
| 762 | .word CM_IDLEST1_CORE_V |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 763 | cm_idlest_ckgen: |
| 764 | .word CM_IDLEST_CKGEN_V |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 765 | sdrc_dlla_status: |
| 766 | .word SDRC_DLLA_STATUS_V |
| 767 | sdrc_dlla_ctrl: |
| 768 | .word SDRC_DLLA_CTRL_V |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 769 | pm_prepwstst_core_p: |
| 770 | .word PM_PREPWSTST_CORE_P |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 771 | pm_pwstctrl_mpu: |
| 772 | .word PM_PWSTCTRL_MPU_P |
| 773 | scratchpad_base: |
| 774 | .word SCRATCHPAD_BASE_P |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 775 | sram_base: |
| 776 | .word SRAM_BASE_P + 0x8000 |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 777 | sdrc_power: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 778 | .word SDRC_POWER_V |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 779 | ttbrbit_mask: |
| 780 | .word 0xFFFFC000 |
| 781 | table_index_mask: |
| 782 | .word 0xFFF00000 |
| 783 | table_entry: |
| 784 | .word 0x00000C02 |
| 785 | cache_pred_disable_mask: |
| 786 | .word 0xFFFFE7FB |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 787 | control_stat: |
| 788 | .word CONTROL_STAT |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 789 | control_mem_rta: |
| 790 | .word CONTROL_MEM_RTA_CTRL |
Richard Woodruff | 0bd4053 | 2010-12-20 14:05:03 -0600 | [diff] [blame] | 791 | kernel_flush: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 792 | .word v7_flush_dcache_all |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 793 | l2dis_3630: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 794 | .word 0 |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 795 | /* |
| 796 | * When exporting to userspace while the counters are in SRAM, |
| 797 | * these 2 words need to be at the end to facilitate retrival! |
| 798 | */ |
| 799 | kick_counter: |
| 800 | .word 0 |
| 801 | wait_dll_lock_counter: |
| 802 | .word 0 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame^] | 803 | ENDPROC(omap34xx_cpu_suspend) |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 804 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 805 | ENTRY(omap34xx_cpu_suspend_sz) |
| 806 | .word . - omap34xx_cpu_suspend |