blob: 98f380dae3d233a88e7ea8f48189b2bf3ff36fe3 [file] [log] [blame]
Heiko Schocher33085b32012-08-30 14:21:04 +05301/*
2 * Copyright 2012 DENX Software Engineering GmbH
3 * Heiko Schocher <hs@denx.de>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
Philip Avinasha2bcd772013-06-14 15:15:53 +053010#include "skeleton.dtsi"
Heiko Schocher33085b32012-08-30 14:21:04 +053011
12/ {
13 arm {
14 #address-cells = <1>;
15 #size-cells = <1>;
16 ranges;
17 intc: interrupt-controller {
18 compatible = "ti,cp-intc";
19 interrupt-controller;
20 #interrupt-cells = <1>;
21 ti,intc-size = <100>;
22 reg = <0xfffee000 0x2000>;
23 };
24 };
25 soc {
26 compatible = "simple-bus";
27 model = "da850";
28 #address-cells = <1>;
29 #size-cells = <1>;
30 ranges = <0x0 0x01c00000 0x400000>;
Lad, Prabhakarc57ff582013-01-25 16:48:44 +053031 interrupt-parent = <&intc>;
Heiko Schocher33085b32012-08-30 14:21:04 +053032
Kumar, Anil1faaba32013-01-16 14:37:39 +053033 pmx_core: pinmux@1c14120 {
34 compatible = "pinctrl-single";
35 reg = <0x14120 0x50>;
36 #address-cells = <1>;
37 #size-cells = <0>;
38 pinctrl-single,bit-per-mux;
39 pinctrl-single,register-width = <32>;
Manjunathappa, Prakash055cb2a92013-05-21 19:38:02 +053040 pinctrl-single,function-mask = <0xf>;
Kumar, Anil1faaba32013-01-16 14:37:39 +053041 status = "disabled";
Kumar, Anil99b88002013-01-16 14:37:41 +053042
43 nand_cs3_pins: pinmux_nand_pins {
44 pinctrl-single,bits = <
45 /* EMA_OE, EMA_WE */
46 0x1c 0x00110000 0x00ff0000
47 /* EMA_CS[4],EMA_CS[3]*/
48 0x1c 0x00000110 0x00000ff0
49 /*
50 * EMA_D[0], EMA_D[1], EMA_D[2],
51 * EMA_D[3], EMA_D[4], EMA_D[5],
52 * EMA_D[6], EMA_D[7]
53 */
54 0x24 0x11111111 0xffffffff
55 /* EMA_A[1], EMA_A[2] */
56 0x30 0x01100000 0x0ff00000
57 >;
58 };
Vishwanathrao Badarkhe, Manish01729cc2013-02-06 15:06:22 +053059 i2c0_pins: pinmux_i2c0_pins {
60 pinctrl-single,bits = <
61 /* I2C0_SDA,I2C0_SCL */
62 0x10 0x00002200 0x0000ff00
63 >;
64 };
Manjunathappa, Prakash88df4122013-03-28 18:42:01 +053065 mmc0_pins: pinmux_mmc_pins {
66 pinctrl-single,bits = <
67 /* MMCSD0_DAT[3] MMCSD0_DAT[2]
68 * MMCSD0_DAT[1] MMCSD0_DAT[0]
69 * MMCSD0_CMD MMCSD0_CLK
70 */
71 0x28 0x00222222 0x00ffffff
72 >;
73 };
Philip Avinash64fa59c2013-04-10 17:42:41 +053074 ehrpwm0a_pins: pinmux_ehrpwm0a_pins {
75 pinctrl-single,bits = <
76 /* EPWM0A */
77 0xc 0x00000002 0x0000000f
78 >;
79 };
80 ehrpwm0b_pins: pinmux_ehrpwm0b_pins {
81 pinctrl-single,bits = <
82 /* EPWM0B */
83 0xc 0x00000020 0x000000f0
84 >;
85 };
86 ehrpwm1a_pins: pinmux_ehrpwm1a_pins {
87 pinctrl-single,bits = <
88 /* EPWM1A */
89 0x14 0x00000002 0x0000000f
90 >;
91 };
92 ehrpwm1b_pins: pinmux_ehrpwm1b_pins {
93 pinctrl-single,bits = <
94 /* EPWM1B */
95 0x14 0x00000020 0x000000f0
96 >;
97 };
98 ecap0_pins: pinmux_ecap0_pins {
99 pinctrl-single,bits = <
100 /* ECAP0_APWM0 */
101 0x8 0x20000000 0xf0000000
102 >;
103 };
104 ecap1_pins: pinmux_ecap1_pins {
105 pinctrl-single,bits = <
106 /* ECAP1_APWM1 */
107 0x4 0x40000000 0xf0000000
108 >;
109 };
110 ecap2_pins: pinmux_ecap2_pins {
111 pinctrl-single,bits = <
112 /* ECAP2_APWM2 */
113 0x4 0x00000004 0x0000000f
114 >;
115 };
Manjunathappa, Prakashc6347e42013-04-03 19:39:08 +0530116 spi1_pins: pinmux_spi_pins {
117 pinctrl-single,bits = <
118 /* SIMO, SOMI, CLK */
119 0x14 0x00110100 0x00ff0f00
120 >;
121 };
122 spi1_cs0_pin: pinmux_spi1_cs0 {
123 pinctrl-single,bits = <
124 /* CS0 */
125 0x14 0x00000010 0x000000f0
126 >;
127 };
Lad, Prabhakar609f4bc2013-08-15 11:31:34 +0530128 mdio_pins: pinmux_mdio_pins {
129 pinctrl-single,bits = <
130 /* MDIO_CLK, MDIO_D */
131 0x10 0x00000088 0x000000ff
132 >;
133 };
Lad, Prabhakardd7deaf2013-08-16 22:37:09 +0530134 mii_pins: pinmux_mii_pins {
135 pinctrl-single,bits = <
136 /*
137 * MII_TXEN, MII_TXCLK, MII_COL
138 * MII_TXD_3, MII_TXD_2, MII_TXD_1
139 * MII_TXD_0
140 */
141 0x8 0x88888880 0xfffffff0
142 /*
143 * MII_RXER, MII_CRS, MII_RXCLK
144 * MII_RXDV, MII_RXD_3, MII_RXD_2
145 * MII_RXD_1, MII_RXD_0
146 */
147 0xc 0x88888888 0xffffffff
148 >;
149 };
Lad, Prabhakar609f4bc2013-08-15 11:31:34 +0530150
Kumar, Anil1faaba32013-01-16 14:37:39 +0530151 };
Heiko Schocher33085b32012-08-30 14:21:04 +0530152 serial0: serial@1c42000 {
153 compatible = "ns16550a";
154 reg = <0x42000 0x100>;
155 clock-frequency = <150000000>;
156 reg-shift = <2>;
157 interrupts = <25>;
Heiko Schocher33085b32012-08-30 14:21:04 +0530158 status = "disabled";
159 };
160 serial1: serial@1d0c000 {
161 compatible = "ns16550a";
162 reg = <0x10c000 0x100>;
163 clock-frequency = <150000000>;
164 reg-shift = <2>;
165 interrupts = <53>;
Heiko Schocher33085b32012-08-30 14:21:04 +0530166 status = "disabled";
167 };
168 serial2: serial@1d0d000 {
169 compatible = "ns16550a";
170 reg = <0x10d000 0x100>;
171 clock-frequency = <150000000>;
172 reg-shift = <2>;
173 interrupts = <61>;
Heiko Schocher33085b32012-08-30 14:21:04 +0530174 status = "disabled";
175 };
Mrugesh Katepallewar16616362013-01-28 13:17:48 +0530176 rtc0: rtc@1c23000 {
177 compatible = "ti,da830-rtc";
178 reg = <0x23000 0x1000>;
179 interrupts = <19
180 19>;
181 status = "disabled";
182 };
Vishwanathrao Badarkhe, Manish01729cc2013-02-06 15:06:22 +0530183 i2c0: i2c@1c22000 {
184 compatible = "ti,davinci-i2c";
185 reg = <0x22000 0x1000>;
186 interrupts = <15>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 status = "disabled";
190 };
Kumar, Anil518f97d2013-02-06 09:30:03 +0530191 wdt: wdt@1c21000 {
192 compatible = "ti,davinci-wdt";
193 reg = <0x21000 0x1000>;
194 status = "disabled";
195 };
Manjunathappa, Prakash88df4122013-03-28 18:42:01 +0530196 mmc0: mmc@1c40000 {
197 compatible = "ti,da830-mmc";
198 reg = <0x40000 0x1000>;
199 interrupts = <16>;
200 status = "disabled";
201 };
Philip Avinash64fa59c2013-04-10 17:42:41 +0530202 ehrpwm0: ehrpwm@01f00000 {
203 compatible = "ti,da850-ehrpwm", "ti,am33xx-ehrpwm";
204 #pwm-cells = <3>;
205 reg = <0x300000 0x2000>;
206 status = "disabled";
207 };
208 ehrpwm1: ehrpwm@01f02000 {
209 compatible = "ti,da850-ehrpwm", "ti,am33xx-ehrpwm";
210 #pwm-cells = <3>;
211 reg = <0x302000 0x2000>;
212 status = "disabled";
213 };
214 ecap0: ecap@01f06000 {
215 compatible = "ti,da850-ecap", "ti,am33xx-ecap";
216 #pwm-cells = <3>;
217 reg = <0x306000 0x80>;
218 status = "disabled";
219 };
220 ecap1: ecap@01f07000 {
221 compatible = "ti,da850-ecap", "ti,am33xx-ecap";
222 #pwm-cells = <3>;
223 reg = <0x307000 0x80>;
224 status = "disabled";
225 };
226 ecap2: ecap@01f08000 {
227 compatible = "ti,da850-ecap", "ti,am33xx-ecap";
228 #pwm-cells = <3>;
229 reg = <0x308000 0x80>;
230 status = "disabled";
231 };
Manjunathappa, Prakashc6347e42013-04-03 19:39:08 +0530232 spi1: spi@1f0e000 {
233 #address-cells = <1>;
234 #size-cells = <0>;
235 compatible = "ti,da830-spi";
236 reg = <0x30e000 0x1000>;
237 num-cs = <4>;
238 ti,davinci-spi-intr-line = <1>;
239 interrupts = <56>;
240 status = "disabled";
241 };
Lad, Prabhakar609f4bc2013-08-15 11:31:34 +0530242 mdio: mdio@1e24000 {
243 compatible = "ti,davinci_mdio";
244 #address-cells = <1>;
245 #size-cells = <0>;
246 reg = <0x224000 0x1000>;
247 };
Lad, Prabhakardd7deaf2013-08-16 22:37:09 +0530248 eth0: ethernet@1e20000 {
249 compatible = "ti,davinci-dm6467-emac";
250 reg = <0x220000 0x4000>;
251 ti,davinci-ctrl-reg-offset = <0x3000>;
252 ti,davinci-ctrl-mod-reg-offset = <0x2000>;
253 ti,davinci-ctrl-ram-offset = <0>;
254 ti,davinci-ctrl-ram-size = <0x2000>;
255 local-mac-address = [ 00 00 00 00 00 00 ];
256 interrupts = <33
257 34
258 35
259 36
260 >;
261 };
Heiko Schocher33085b32012-08-30 14:21:04 +0530262 };
Kumar, Anil99b88002013-01-16 14:37:41 +0530263 nand_cs3@62000000 {
264 compatible = "ti,davinci-nand";
265 reg = <0x62000000 0x807ff
266 0x68000000 0x8000>;
267 ti,davinci-chipselect = <1>;
268 ti,davinci-mask-ale = <0>;
269 ti,davinci-mask-cle = <0>;
270 ti,davinci-mask-chipsel = <0>;
271 ti,davinci-ecc-mode = "hw";
272 ti,davinci-ecc-bits = <4>;
273 ti,davinci-nand-use-bbt;
274 status = "disabled";
275 };
Heiko Schocher33085b32012-08-30 14:21:04 +0530276};