blob: f252370073e5b31a7a47f24881686bfae612cd81 [file] [log] [blame]
Nicolin Chen43d24e72014-01-10 17:54:06 +08001/*
2 * Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver
3 *
4 * Copyright (C) 2014 Freescale Semiconductor, Inc.
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
11#include <linux/clk.h>
12#include <linux/dmaengine.h>
13#include <linux/module.h>
14#include <linux/of_irq.h>
15#include <linux/of_platform.h>
16#include <sound/dmaengine_pcm.h>
17#include <sound/pcm_params.h>
18
19#include "fsl_esai.h"
20#include "imx-pcm.h"
Xiubo Lia603c8e2014-03-21 14:17:14 +080021#include "fsl_utils.h"
Nicolin Chen43d24e72014-01-10 17:54:06 +080022
23#define FSL_ESAI_RATES SNDRV_PCM_RATE_8000_192000
24#define FSL_ESAI_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
25 SNDRV_PCM_FMTBIT_S16_LE | \
26 SNDRV_PCM_FMTBIT_S20_3LE | \
27 SNDRV_PCM_FMTBIT_S24_LE)
28
29/**
30 * fsl_esai: ESAI private data
31 *
32 * @dma_params_rx: DMA parameters for receive channel
33 * @dma_params_tx: DMA parameters for transmit channel
34 * @pdev: platform device pointer
35 * @regmap: regmap handler
36 * @coreclk: clock source to access register
37 * @extalclk: esai clock source to derive HCK, SCK and FS
38 * @fsysclk: system clock source to derive HCK, SCK and FS
39 * @fifo_depth: depth of tx/rx FIFO
40 * @slot_width: width of each DAI slot
Shengjiu Wangde0d7122014-08-08 14:47:21 +080041 * @slots: number of slots
Nicolin Chen43d24e72014-01-10 17:54:06 +080042 * @hck_rate: clock rate of desired HCKx clock
Nicolin Chenf975ca42014-05-06 16:56:01 +080043 * @sck_rate: clock rate of desired SCKx clock
44 * @hck_dir: the direction of HCKx pads
Nicolin Chen43d24e72014-01-10 17:54:06 +080045 * @sck_div: if using PSR/PM dividers for SCKx clock
46 * @slave_mode: if fully using DAI slave mode
47 * @synchronous: if using tx/rx synchronous mode
48 * @name: driver name
49 */
50struct fsl_esai {
51 struct snd_dmaengine_dai_dma_data dma_params_rx;
52 struct snd_dmaengine_dai_dma_data dma_params_tx;
53 struct platform_device *pdev;
54 struct regmap *regmap;
55 struct clk *coreclk;
56 struct clk *extalclk;
57 struct clk *fsysclk;
58 u32 fifo_depth;
59 u32 slot_width;
Shengjiu Wangde0d7122014-08-08 14:47:21 +080060 u32 slots;
Nicolin Chen43d24e72014-01-10 17:54:06 +080061 u32 hck_rate[2];
Nicolin Chenf975ca42014-05-06 16:56:01 +080062 u32 sck_rate[2];
63 bool hck_dir[2];
Nicolin Chen43d24e72014-01-10 17:54:06 +080064 bool sck_div[2];
65 bool slave_mode;
66 bool synchronous;
67 char name[32];
68};
69
70static irqreturn_t esai_isr(int irq, void *devid)
71{
72 struct fsl_esai *esai_priv = (struct fsl_esai *)devid;
73 struct platform_device *pdev = esai_priv->pdev;
74 u32 esr;
75
76 regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr);
77
78 if (esr & ESAI_ESR_TINIT_MASK)
79 dev_dbg(&pdev->dev, "isr: Transmition Initialized\n");
80
81 if (esr & ESAI_ESR_RFF_MASK)
82 dev_warn(&pdev->dev, "isr: Receiving overrun\n");
83
84 if (esr & ESAI_ESR_TFE_MASK)
85 dev_warn(&pdev->dev, "isr: Transmition underrun\n");
86
87 if (esr & ESAI_ESR_TLS_MASK)
88 dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n");
89
90 if (esr & ESAI_ESR_TDE_MASK)
91 dev_dbg(&pdev->dev, "isr: Transmition data exception\n");
92
93 if (esr & ESAI_ESR_TED_MASK)
94 dev_dbg(&pdev->dev, "isr: Transmitting even slots\n");
95
96 if (esr & ESAI_ESR_TD_MASK)
97 dev_dbg(&pdev->dev, "isr: Transmitting data\n");
98
99 if (esr & ESAI_ESR_RLS_MASK)
100 dev_dbg(&pdev->dev, "isr: Just received the last slot\n");
101
102 if (esr & ESAI_ESR_RDE_MASK)
103 dev_dbg(&pdev->dev, "isr: Receiving data exception\n");
104
105 if (esr & ESAI_ESR_RED_MASK)
106 dev_dbg(&pdev->dev, "isr: Receiving even slots\n");
107
108 if (esr & ESAI_ESR_RD_MASK)
109 dev_dbg(&pdev->dev, "isr: Receiving data\n");
110
111 return IRQ_HANDLED;
112}
113
114/**
115 * This function is used to calculate the divisors of psr, pm, fp and it is
116 * supposed to be called in set_dai_sysclk() and set_bclk().
117 *
118 * @ratio: desired overall ratio for the paticipating dividers
119 * @usefp: for HCK setting, there is no need to set fp divider
120 * @fp: bypass other dividers by setting fp directly if fp != 0
121 * @tx: current setting is for playback or capture
122 */
123static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio,
124 bool usefp, u32 fp)
125{
126 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
127 u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j;
128
129 maxfp = usefp ? 16 : 1;
130
131 if (usefp && fp)
132 goto out_fp;
133
134 if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) {
135 dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n",
136 2 * 8 * 256 * maxfp);
137 return -EINVAL;
138 } else if (ratio % 2) {
139 dev_err(dai->dev, "the raio must be even if using upper divider\n");
140 return -EINVAL;
141 }
142
143 ratio /= 2;
144
145 psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8;
146
147 /* Set the max fluctuation -- 0.1% of the max devisor */
148 savesub = (psr ? 1 : 8) * 256 * maxfp / 1000;
149
150 /* Find the best value for PM */
151 for (i = 1; i <= 256; i++) {
152 for (j = 1; j <= maxfp; j++) {
153 /* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */
154 prod = (psr ? 1 : 8) * i * j;
155
156 if (prod == ratio)
157 sub = 0;
158 else if (prod / ratio == 1)
159 sub = prod - ratio;
160 else if (ratio / prod == 1)
161 sub = ratio - prod;
162 else
163 continue;
164
165 /* Calculate the fraction */
166 sub = sub * 1000 / ratio;
167 if (sub < savesub) {
168 savesub = sub;
169 pm = i;
170 fp = j;
171 }
172
173 /* We are lucky */
174 if (savesub == 0)
175 goto out;
176 }
177 }
178
179 if (pm == 999) {
180 dev_err(dai->dev, "failed to calculate proper divisors\n");
181 return -EINVAL;
182 }
183
184out:
185 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
186 ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK,
187 psr | ESAI_xCCR_xPM(pm));
188
189out_fp:
190 /* Bypass fp if not being required */
191 if (maxfp <= 1)
192 return 0;
193
194 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
195 ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp));
196
197 return 0;
198}
199
200/**
201 * This function mainly configures the clock frequency of MCLK (HCKT/HCKR)
202 *
203 * @Parameters:
204 * clk_id: The clock source of HCKT/HCKR
205 * (Input from outside; output from inside, FSYS or EXTAL)
206 * freq: The required clock rate of HCKT/HCKR
207 * dir: The clock direction of HCKT/HCKR
208 *
209 * Note: If the direction is input, we do not care about clk_id.
210 */
211static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
212 unsigned int freq, int dir)
213{
214 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
215 struct clk *clksrc = esai_priv->extalclk;
216 bool tx = clk_id <= ESAI_HCKT_EXTAL;
217 bool in = dir == SND_SOC_CLOCK_IN;
Xiubo Li3e185232014-04-04 15:10:26 +0800218 u32 ratio, ecr = 0;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800219 unsigned long clk_rate;
Xiubo Li3e185232014-04-04 15:10:26 +0800220 int ret;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800221
Nicolin Chenf975ca42014-05-06 16:56:01 +0800222 /* Bypass divider settings if the requirement doesn't change */
223 if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx])
224 return 0;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800225
226 /* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */
227 esai_priv->sck_div[tx] = true;
228
229 /* Set the direction of HCKT/HCKR pins */
230 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
231 ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD);
232
233 if (in)
234 goto out;
235
236 switch (clk_id) {
237 case ESAI_HCKT_FSYS:
238 case ESAI_HCKR_FSYS:
239 clksrc = esai_priv->fsysclk;
240 break;
241 case ESAI_HCKT_EXTAL:
242 ecr |= ESAI_ECR_ETI;
243 case ESAI_HCKR_EXTAL:
244 ecr |= ESAI_ECR_ERI;
245 break;
246 default:
247 return -EINVAL;
248 }
249
250 if (IS_ERR(clksrc)) {
251 dev_err(dai->dev, "no assigned %s clock\n",
252 clk_id % 2 ? "extal" : "fsys");
253 return PTR_ERR(clksrc);
254 }
255 clk_rate = clk_get_rate(clksrc);
256
257 ratio = clk_rate / freq;
258 if (ratio * freq > clk_rate)
259 ret = ratio * freq - clk_rate;
260 else if (ratio * freq < clk_rate)
261 ret = clk_rate - ratio * freq;
262 else
263 ret = 0;
264
265 /* Block if clock source can not be divided into the required rate */
266 if (ret != 0 && clk_rate / ret < 1000) {
267 dev_err(dai->dev, "failed to derive required HCK%c rate\n",
268 tx ? 'T' : 'R');
269 return -EINVAL;
270 }
271
Nicolin Chen57ebbca2014-05-06 16:56:00 +0800272 /* Only EXTAL source can be output directly without using PSR and PM */
273 if (ratio == 1 && clksrc == esai_priv->extalclk) {
Nicolin Chen43d24e72014-01-10 17:54:06 +0800274 /* Bypass all the dividers if not being needed */
275 ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO;
276 goto out;
Nicolin Chen57ebbca2014-05-06 16:56:00 +0800277 } else if (ratio < 2) {
278 /* The ratio should be no less than 2 if using other sources */
279 dev_err(dai->dev, "failed to derive required HCK%c rate\n",
280 tx ? 'T' : 'R');
281 return -EINVAL;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800282 }
283
284 ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0);
285 if (ret)
286 return ret;
287
288 esai_priv->sck_div[tx] = false;
289
290out:
Nicolin Chenf975ca42014-05-06 16:56:01 +0800291 esai_priv->hck_dir[tx] = dir;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800292 esai_priv->hck_rate[tx] = freq;
293
294 regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
295 tx ? ESAI_ECR_ETI | ESAI_ECR_ETO :
296 ESAI_ECR_ERI | ESAI_ECR_ERO, ecr);
297
298 return 0;
299}
300
301/**
302 * This function configures the related dividers according to the bclk rate
303 */
304static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
305{
306 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
307 u32 hck_rate = esai_priv->hck_rate[tx];
308 u32 sub, ratio = hck_rate / freq;
Nicolin Chenf975ca42014-05-06 16:56:01 +0800309 int ret;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800310
Nicolin Chenf975ca42014-05-06 16:56:01 +0800311 /* Don't apply for fully slave mode or unchanged bclk */
312 if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq)
Nicolin Chen43d24e72014-01-10 17:54:06 +0800313 return 0;
314
315 if (ratio * freq > hck_rate)
316 sub = ratio * freq - hck_rate;
317 else if (ratio * freq < hck_rate)
318 sub = hck_rate - ratio * freq;
319 else
320 sub = 0;
321
322 /* Block if clock source can not be divided into the required rate */
323 if (sub != 0 && hck_rate / sub < 1000) {
324 dev_err(dai->dev, "failed to derive required SCK%c rate\n",
325 tx ? 'T' : 'R');
326 return -EINVAL;
327 }
328
Nicolin Chen89e47f62014-05-06 16:55:59 +0800329 /* The ratio should be contented by FP alone if bypassing PM and PSR */
330 if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) {
Nicolin Chen43d24e72014-01-10 17:54:06 +0800331 dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n");
332 return -EINVAL;
333 }
334
Nicolin Chenf975ca42014-05-06 16:56:01 +0800335 ret = fsl_esai_divisor_cal(dai, tx, ratio, true,
Nicolin Chen43d24e72014-01-10 17:54:06 +0800336 esai_priv->sck_div[tx] ? 0 : ratio);
Nicolin Chenf975ca42014-05-06 16:56:01 +0800337 if (ret)
338 return ret;
339
340 /* Save current bclk rate */
341 esai_priv->sck_rate[tx] = freq;
342
343 return 0;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800344}
345
346static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
347 u32 rx_mask, int slots, int slot_width)
348{
349 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
350
351 regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
352 ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
353
354 regmap_update_bits(esai_priv->regmap, REG_ESAI_TSMA,
355 ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(tx_mask));
356 regmap_update_bits(esai_priv->regmap, REG_ESAI_TSMB,
Xiubo Li236014a2014-02-10 14:47:17 +0800357 ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(tx_mask));
Nicolin Chen43d24e72014-01-10 17:54:06 +0800358
359 regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
360 ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
361
362 regmap_update_bits(esai_priv->regmap, REG_ESAI_RSMA,
363 ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(rx_mask));
364 regmap_update_bits(esai_priv->regmap, REG_ESAI_RSMB,
Xiubo Li236014a2014-02-10 14:47:17 +0800365 ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(rx_mask));
Nicolin Chen43d24e72014-01-10 17:54:06 +0800366
367 esai_priv->slot_width = slot_width;
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800368 esai_priv->slots = slots;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800369
370 return 0;
371}
372
373static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
374{
375 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
376 u32 xcr = 0, xccr = 0, mask;
377
378 /* DAI mode */
379 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
380 case SND_SOC_DAIFMT_I2S:
381 /* Data on rising edge of bclk, frame low, 1clk before data */
382 xcr |= ESAI_xCR_xFSR;
383 xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
384 break;
385 case SND_SOC_DAIFMT_LEFT_J:
386 /* Data on rising edge of bclk, frame high */
387 xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
388 break;
389 case SND_SOC_DAIFMT_RIGHT_J:
390 /* Data on rising edge of bclk, frame high, right aligned */
391 xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCR_xWA;
392 break;
393 case SND_SOC_DAIFMT_DSP_A:
394 /* Data on rising edge of bclk, frame high, 1clk before data */
395 xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR;
396 xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
397 break;
398 case SND_SOC_DAIFMT_DSP_B:
399 /* Data on rising edge of bclk, frame high */
400 xcr |= ESAI_xCR_xFSL;
401 xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
402 break;
403 default:
404 return -EINVAL;
405 }
406
407 /* DAI clock inversion */
408 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
409 case SND_SOC_DAIFMT_NB_NF:
410 /* Nothing to do for both normal cases */
411 break;
412 case SND_SOC_DAIFMT_IB_NF:
413 /* Invert bit clock */
414 xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
415 break;
416 case SND_SOC_DAIFMT_NB_IF:
417 /* Invert frame clock */
418 xccr ^= ESAI_xCCR_xFSP;
419 break;
420 case SND_SOC_DAIFMT_IB_IF:
421 /* Invert both clocks */
422 xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP;
423 break;
424 default:
425 return -EINVAL;
426 }
427
428 esai_priv->slave_mode = false;
429
430 /* DAI clock master masks */
431 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
432 case SND_SOC_DAIFMT_CBM_CFM:
433 esai_priv->slave_mode = true;
434 break;
435 case SND_SOC_DAIFMT_CBS_CFM:
436 xccr |= ESAI_xCCR_xCKD;
437 break;
438 case SND_SOC_DAIFMT_CBM_CFS:
439 xccr |= ESAI_xCCR_xFSD;
440 break;
441 case SND_SOC_DAIFMT_CBS_CFS:
442 xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
443 break;
444 default:
445 return -EINVAL;
446 }
447
448 mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR;
449 regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr);
450 regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr);
451
452 mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP |
453 ESAI_xCCR_xFSD | ESAI_xCCR_xCKD | ESAI_xCR_xWA;
454 regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr);
455 regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr);
456
457 return 0;
458}
459
460static int fsl_esai_startup(struct snd_pcm_substream *substream,
461 struct snd_soc_dai *dai)
462{
463 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
Xiubo Li3e185232014-04-04 15:10:26 +0800464 int ret;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800465
466 /*
467 * Some platforms might use the same bit to gate all three or two of
468 * clocks, so keep all clocks open/close at the same time for safety
469 */
Fabio Estevam33529ec2014-02-10 16:01:28 -0200470 ret = clk_prepare_enable(esai_priv->coreclk);
471 if (ret)
472 return ret;
473 if (!IS_ERR(esai_priv->extalclk)) {
474 ret = clk_prepare_enable(esai_priv->extalclk);
475 if (ret)
476 goto err_extalck;
477 }
478 if (!IS_ERR(esai_priv->fsysclk)) {
479 ret = clk_prepare_enable(esai_priv->fsysclk);
480 if (ret)
481 goto err_fsysclk;
482 }
Nicolin Chen43d24e72014-01-10 17:54:06 +0800483
484 if (!dai->active) {
Nicolin Chen43d24e72014-01-10 17:54:06 +0800485 /* Set synchronous mode */
486 regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR,
487 ESAI_SAICR_SYNC, esai_priv->synchronous ?
488 ESAI_SAICR_SYNC : 0);
489
490 /* Set a default slot number -- 2 */
491 regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
492 ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
493 regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
494 ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
495 }
496
497 return 0;
Fabio Estevam33529ec2014-02-10 16:01:28 -0200498
499err_fsysclk:
500 if (!IS_ERR(esai_priv->extalclk))
501 clk_disable_unprepare(esai_priv->extalclk);
502err_extalck:
503 clk_disable_unprepare(esai_priv->coreclk);
504
505 return ret;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800506}
507
508static int fsl_esai_hw_params(struct snd_pcm_substream *substream,
509 struct snd_pcm_hw_params *params,
510 struct snd_soc_dai *dai)
511{
512 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
513 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
514 u32 width = snd_pcm_format_width(params_format(params));
515 u32 channels = params_channels(params);
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800516 u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
Xiubo Li3e185232014-04-04 15:10:26 +0800517 u32 bclk, mask, val;
518 int ret;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800519
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800520 bclk = params_rate(params) * esai_priv->slot_width * esai_priv->slots;
Nicolin Chen43d24e72014-01-10 17:54:06 +0800521
522 ret = fsl_esai_set_bclk(dai, tx, bclk);
523 if (ret)
524 return ret;
525
526 /* Use Normal mode to support monaural audio */
527 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
528 ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ?
529 ESAI_xCR_xMOD_NETWORK : 0);
530
531 regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
532 ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR);
533
534 mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK |
535 (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK);
536 val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) |
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800537 (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins));
Nicolin Chen43d24e72014-01-10 17:54:06 +0800538
539 regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val);
540
541 mask = ESAI_xCR_xSWS_MASK | (tx ? ESAI_xCR_PADC : 0);
542 val = ESAI_xCR_xSWS(esai_priv->slot_width, width) | (tx ? ESAI_xCR_PADC : 0);
543
544 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val);
545
Nicolin Chen4f8210f2014-05-06 16:56:02 +0800546 /* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */
547 regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
548 ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
549 regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
550 ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
Nicolin Chen43d24e72014-01-10 17:54:06 +0800551 return 0;
552}
553
554static void fsl_esai_shutdown(struct snd_pcm_substream *substream,
555 struct snd_soc_dai *dai)
556{
557 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
558
559 if (!IS_ERR(esai_priv->fsysclk))
560 clk_disable_unprepare(esai_priv->fsysclk);
561 if (!IS_ERR(esai_priv->extalclk))
562 clk_disable_unprepare(esai_priv->extalclk);
563 clk_disable_unprepare(esai_priv->coreclk);
564}
565
566static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd,
567 struct snd_soc_dai *dai)
568{
569 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
570 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
571 u8 i, channels = substream->runtime->channels;
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800572 u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
Nicolin Chen43d24e72014-01-10 17:54:06 +0800573
574 switch (cmd) {
575 case SNDRV_PCM_TRIGGER_START:
576 case SNDRV_PCM_TRIGGER_RESUME:
577 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
578 regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
579 ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN);
580
581 /* Write initial words reqiured by ESAI as normal procedure */
582 for (i = 0; tx && i < channels; i++)
583 regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0);
584
585 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
586 tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK,
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800587 tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins));
Nicolin Chen43d24e72014-01-10 17:54:06 +0800588 break;
589 case SNDRV_PCM_TRIGGER_SUSPEND:
590 case SNDRV_PCM_TRIGGER_STOP:
591 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
592 regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
593 tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0);
594
595 /* Disable and reset FIFO */
596 regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
597 ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR);
598 regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
599 ESAI_xFCR_xFR, 0);
600 break;
601 default:
602 return -EINVAL;
603 }
604
605 return 0;
606}
607
608static struct snd_soc_dai_ops fsl_esai_dai_ops = {
609 .startup = fsl_esai_startup,
610 .shutdown = fsl_esai_shutdown,
611 .trigger = fsl_esai_trigger,
612 .hw_params = fsl_esai_hw_params,
613 .set_sysclk = fsl_esai_set_dai_sysclk,
614 .set_fmt = fsl_esai_set_dai_fmt,
Xiubo Lia603c8e2014-03-21 14:17:14 +0800615 .xlate_tdm_slot_mask = fsl_asoc_xlate_tdm_slot_mask,
Nicolin Chen43d24e72014-01-10 17:54:06 +0800616 .set_tdm_slot = fsl_esai_set_dai_tdm_slot,
617};
618
619static int fsl_esai_dai_probe(struct snd_soc_dai *dai)
620{
621 struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
622
623 snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx,
624 &esai_priv->dma_params_rx);
625
626 return 0;
627}
628
629static struct snd_soc_dai_driver fsl_esai_dai = {
630 .probe = fsl_esai_dai_probe,
631 .playback = {
Nicolin Chen74ccb272014-07-30 11:10:26 +0800632 .stream_name = "CPU-Playback",
Nicolin Chen43d24e72014-01-10 17:54:06 +0800633 .channels_min = 1,
634 .channels_max = 12,
635 .rates = FSL_ESAI_RATES,
636 .formats = FSL_ESAI_FORMATS,
637 },
638 .capture = {
Nicolin Chen74ccb272014-07-30 11:10:26 +0800639 .stream_name = "CPU-Capture",
Nicolin Chen43d24e72014-01-10 17:54:06 +0800640 .channels_min = 1,
641 .channels_max = 8,
642 .rates = FSL_ESAI_RATES,
643 .formats = FSL_ESAI_FORMATS,
644 },
645 .ops = &fsl_esai_dai_ops,
646};
647
648static const struct snd_soc_component_driver fsl_esai_component = {
649 .name = "fsl-esai",
650};
651
652static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg)
653{
654 switch (reg) {
655 case REG_ESAI_ERDR:
656 case REG_ESAI_ECR:
657 case REG_ESAI_ESR:
658 case REG_ESAI_TFCR:
659 case REG_ESAI_TFSR:
660 case REG_ESAI_RFCR:
661 case REG_ESAI_RFSR:
662 case REG_ESAI_RX0:
663 case REG_ESAI_RX1:
664 case REG_ESAI_RX2:
665 case REG_ESAI_RX3:
666 case REG_ESAI_SAISR:
667 case REG_ESAI_SAICR:
668 case REG_ESAI_TCR:
669 case REG_ESAI_TCCR:
670 case REG_ESAI_RCR:
671 case REG_ESAI_RCCR:
672 case REG_ESAI_TSMA:
673 case REG_ESAI_TSMB:
674 case REG_ESAI_RSMA:
675 case REG_ESAI_RSMB:
676 case REG_ESAI_PRRC:
677 case REG_ESAI_PCRC:
678 return true;
679 default:
680 return false;
681 }
682}
683
684static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg)
685{
686 switch (reg) {
687 case REG_ESAI_ETDR:
688 case REG_ESAI_ECR:
689 case REG_ESAI_TFCR:
690 case REG_ESAI_RFCR:
691 case REG_ESAI_TX0:
692 case REG_ESAI_TX1:
693 case REG_ESAI_TX2:
694 case REG_ESAI_TX3:
695 case REG_ESAI_TX4:
696 case REG_ESAI_TX5:
697 case REG_ESAI_TSR:
698 case REG_ESAI_SAICR:
699 case REG_ESAI_TCR:
700 case REG_ESAI_TCCR:
701 case REG_ESAI_RCR:
702 case REG_ESAI_RCCR:
703 case REG_ESAI_TSMA:
704 case REG_ESAI_TSMB:
705 case REG_ESAI_RSMA:
706 case REG_ESAI_RSMB:
707 case REG_ESAI_PRRC:
708 case REG_ESAI_PCRC:
709 return true;
710 default:
711 return false;
712 }
713}
714
Xiubo Lieaba6032014-02-11 15:42:49 +0800715static struct regmap_config fsl_esai_regmap_config = {
Nicolin Chen43d24e72014-01-10 17:54:06 +0800716 .reg_bits = 32,
717 .reg_stride = 4,
718 .val_bits = 32,
719
720 .max_register = REG_ESAI_PCRC,
721 .readable_reg = fsl_esai_readable_reg,
722 .writeable_reg = fsl_esai_writeable_reg,
723};
724
725static int fsl_esai_probe(struct platform_device *pdev)
726{
727 struct device_node *np = pdev->dev.of_node;
728 struct fsl_esai *esai_priv;
729 struct resource *res;
730 const uint32_t *iprop;
731 void __iomem *regs;
732 int irq, ret;
733
734 esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL);
735 if (!esai_priv)
736 return -ENOMEM;
737
738 esai_priv->pdev = pdev;
739 strcpy(esai_priv->name, np->name);
740
Xiubo Lieaba6032014-02-11 15:42:49 +0800741 if (of_property_read_bool(np, "big-endian"))
742 fsl_esai_regmap_config.val_format_endian = REGMAP_ENDIAN_BIG;
743
Nicolin Chen43d24e72014-01-10 17:54:06 +0800744 /* Get the addresses and IRQ */
745 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
746 regs = devm_ioremap_resource(&pdev->dev, res);
747 if (IS_ERR(regs))
748 return PTR_ERR(regs);
749
750 esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
751 "core", regs, &fsl_esai_regmap_config);
752 if (IS_ERR(esai_priv->regmap)) {
753 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
754 PTR_ERR(esai_priv->regmap));
755 return PTR_ERR(esai_priv->regmap);
756 }
757
758 esai_priv->coreclk = devm_clk_get(&pdev->dev, "core");
759 if (IS_ERR(esai_priv->coreclk)) {
760 dev_err(&pdev->dev, "failed to get core clock: %ld\n",
761 PTR_ERR(esai_priv->coreclk));
762 return PTR_ERR(esai_priv->coreclk);
763 }
764
765 esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal");
766 if (IS_ERR(esai_priv->extalclk))
767 dev_warn(&pdev->dev, "failed to get extal clock: %ld\n",
768 PTR_ERR(esai_priv->extalclk));
769
770 esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys");
771 if (IS_ERR(esai_priv->fsysclk))
772 dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n",
773 PTR_ERR(esai_priv->fsysclk));
774
775 irq = platform_get_irq(pdev, 0);
776 if (irq < 0) {
777 dev_err(&pdev->dev, "no irq for node %s\n", np->full_name);
778 return irq;
779 }
780
781 ret = devm_request_irq(&pdev->dev, irq, esai_isr, 0,
782 esai_priv->name, esai_priv);
783 if (ret) {
784 dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
785 return ret;
786 }
787
788 /* Set a default slot size */
789 esai_priv->slot_width = 32;
790
Shengjiu Wangde0d7122014-08-08 14:47:21 +0800791 /* Set a default slot number */
792 esai_priv->slots = 2;
793
Nicolin Chen43d24e72014-01-10 17:54:06 +0800794 /* Set a default master/slave state */
795 esai_priv->slave_mode = true;
796
797 /* Determine the FIFO depth */
798 iprop = of_get_property(np, "fsl,fifo-depth", NULL);
799 if (iprop)
800 esai_priv->fifo_depth = be32_to_cpup(iprop);
801 else
802 esai_priv->fifo_depth = 64;
803
804 esai_priv->dma_params_tx.maxburst = 16;
805 esai_priv->dma_params_rx.maxburst = 16;
806 esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR;
807 esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR;
808
809 esai_priv->synchronous =
810 of_property_read_bool(np, "fsl,esai-synchronous");
811
812 /* Implement full symmetry for synchronous mode */
813 if (esai_priv->synchronous) {
814 fsl_esai_dai.symmetric_rates = 1;
815 fsl_esai_dai.symmetric_channels = 1;
816 fsl_esai_dai.symmetric_samplebits = 1;
817 }
818
819 dev_set_drvdata(&pdev->dev, esai_priv);
820
821 /* Reset ESAI unit */
822 ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ERST);
823 if (ret) {
824 dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret);
825 return ret;
826 }
827
828 /*
829 * We need to enable ESAI so as to access some of its registers.
830 * Otherwise, we would fail to dump regmap from user space.
831 */
832 ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ESAIEN);
833 if (ret) {
834 dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret);
835 return ret;
836 }
837
838 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component,
839 &fsl_esai_dai, 1);
840 if (ret) {
841 dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
842 return ret;
843 }
844
845 ret = imx_pcm_dma_init(pdev);
846 if (ret)
847 dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret);
848
849 return ret;
850}
851
852static const struct of_device_id fsl_esai_dt_ids[] = {
853 { .compatible = "fsl,imx35-esai", },
Xiubo Lib21cc2f2014-04-04 15:10:28 +0800854 { .compatible = "fsl,vf610-esai", },
Nicolin Chen43d24e72014-01-10 17:54:06 +0800855 {}
856};
857MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids);
858
859static struct platform_driver fsl_esai_driver = {
860 .probe = fsl_esai_probe,
861 .driver = {
862 .name = "fsl-esai-dai",
863 .owner = THIS_MODULE,
864 .of_match_table = fsl_esai_dt_ids,
865 },
866};
867
868module_platform_driver(fsl_esai_driver);
869
870MODULE_AUTHOR("Freescale Semiconductor, Inc.");
871MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver");
872MODULE_LICENSE("GPL v2");
873MODULE_ALIAS("platform:fsl-esai-dai");