Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 1 | /* |
| 2 | * EHCI HCD (Host Controller Driver) PCI Bus Glue. |
| 3 | * |
| 4 | * Copyright (c) 2000-2004 by David Brownell |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License as published by the |
| 8 | * Free Software Foundation; either version 2 of the License, or (at your |
| 9 | * option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but |
| 12 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 13 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 14 | * for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software Foundation, |
| 18 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 19 | */ |
| 20 | |
Alan Stern | adfa79d | 2012-11-01 11:13:04 -0400 | [diff] [blame] | 21 | #include <linux/kernel.h> |
| 22 | #include <linux/module.h> |
| 23 | #include <linux/pci.h> |
| 24 | #include <linux/usb.h> |
| 25 | #include <linux/usb/hcd.h> |
| 26 | |
| 27 | #include "ehci.h" |
| 28 | #include "pci-quirks.h" |
| 29 | |
| 30 | #define DRIVER_DESC "EHCI PCI platform driver" |
| 31 | |
| 32 | static const char hcd_name[] = "ehci-pci"; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 33 | |
Dirk Brandewie | 4f68384 | 2010-11-17 07:43:09 -0800 | [diff] [blame] | 34 | /* defined here to avoid adding to pci_ids.h for single instance use */ |
| 35 | #define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70 |
| 36 | |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 37 | /*-------------------------------------------------------------------------*/ |
Bryan O'Donoghue | 6e69373 | 2014-07-02 01:58:18 -0700 | [diff] [blame] | 38 | #define PCI_DEVICE_ID_INTEL_QUARK_X1000_SOC 0x0939 |
| 39 | static inline bool is_intel_quark_x1000(struct pci_dev *pdev) |
| 40 | { |
| 41 | return pdev->vendor == PCI_VENDOR_ID_INTEL && |
| 42 | pdev->device == PCI_DEVICE_ID_INTEL_QUARK_X1000_SOC; |
| 43 | } |
| 44 | |
Andy Shevchenko | 518ca8d | 2015-02-03 18:08:39 +0200 | [diff] [blame] | 45 | /* |
| 46 | * This is the list of PCI IDs for the devices that have EHCI USB class and |
| 47 | * specific drivers for that. One of the example is a ChipIdea device installed |
| 48 | * on some Intel MID platforms. |
| 49 | */ |
| 50 | static const struct pci_device_id bypass_pci_id_table[] = { |
| 51 | /* ChipIdea on Intel MID platform */ |
Andy Shevchenko | cefa9a3 | 2015-01-28 20:04:06 +0200 | [diff] [blame] | 52 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x0811), }, |
| 53 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x0829), }, |
| 54 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0xe006), }, |
| 55 | {} |
| 56 | }; |
| 57 | |
Andy Shevchenko | 518ca8d | 2015-02-03 18:08:39 +0200 | [diff] [blame] | 58 | static inline bool is_bypassed_id(struct pci_dev *pdev) |
Andy Shevchenko | cefa9a3 | 2015-01-28 20:04:06 +0200 | [diff] [blame] | 59 | { |
Andy Shevchenko | 518ca8d | 2015-02-03 18:08:39 +0200 | [diff] [blame] | 60 | return !!pci_match_id(bypass_pci_id_table, pdev); |
Andy Shevchenko | cefa9a3 | 2015-01-28 20:04:06 +0200 | [diff] [blame] | 61 | } |
| 62 | |
Bryan O'Donoghue | 6e69373 | 2014-07-02 01:58:18 -0700 | [diff] [blame] | 63 | /* |
| 64 | * 0x84 is the offset of in/out threshold register, |
| 65 | * and it is the same offset as the register of 'hostpc'. |
| 66 | */ |
| 67 | #define intel_quark_x1000_insnreg01 hostpc |
| 68 | |
| 69 | /* Maximum usable threshold value is 0x7f dwords for both IN and OUT */ |
| 70 | #define INTEL_QUARK_X1000_EHCI_MAX_THRESHOLD 0x007f007f |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 71 | |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 72 | /* called after powerup, by probe or system-pm "wakeup" */ |
| 73 | static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev) |
| 74 | { |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 75 | int retval; |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 76 | |
David Brownell | 401feaf | 2006-01-24 07:15:30 -0800 | [diff] [blame] | 77 | /* we expect static quirk code to handle the "extended capabilities" |
| 78 | * (currently just BIOS handoff) allowed starting with EHCI 0.96 |
| 79 | */ |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 80 | |
| 81 | /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */ |
| 82 | retval = pci_set_mwi(pdev); |
| 83 | if (!retval) |
| 84 | ehci_dbg(ehci, "MWI active\n"); |
| 85 | |
Bryan O'Donoghue | 6e69373 | 2014-07-02 01:58:18 -0700 | [diff] [blame] | 86 | /* Reset the threshold limit */ |
| 87 | if (is_intel_quark_x1000(pdev)) { |
| 88 | /* |
| 89 | * For the Intel QUARK X1000, raise the I/O threshold to the |
| 90 | * maximum usable value in order to improve performance. |
| 91 | */ |
| 92 | ehci_writel(ehci, INTEL_QUARK_X1000_EHCI_MAX_THRESHOLD, |
| 93 | ehci->regs->intel_quark_x1000_insnreg01); |
| 94 | } |
| 95 | |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 96 | return 0; |
| 97 | } |
| 98 | |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 99 | /* called during probe() after chip reset completes */ |
| 100 | static int ehci_pci_setup(struct usb_hcd *hcd) |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 101 | { |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 102 | struct ehci_hcd *ehci = hcd_to_ehci(hcd); |
| 103 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 104 | u32 temp; |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 105 | int retval; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 106 | |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 107 | ehci->caps = hcd->regs; |
| 108 | |
| 109 | /* |
| 110 | * ehci_init() causes memory for DMA transfers to be |
| 111 | * allocated. Thus, any vendor-specific workarounds based on |
| 112 | * limiting the type of memory used for DMA transfers must |
| 113 | * happen before ehci_setup() is called. |
| 114 | * |
| 115 | * Most other workarounds can be done either before or after |
| 116 | * init and reset; they are located here too. |
| 117 | */ |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 118 | switch (pdev->vendor) { |
| 119 | case PCI_VENDOR_ID_TOSHIBA_2: |
| 120 | /* celleb's companion chip */ |
| 121 | if (pdev->device == 0x01b5) { |
| 122 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO |
| 123 | ehci->big_endian_mmio = 1; |
| 124 | #else |
| 125 | ehci_warn(ehci, |
| 126 | "unsupported big endian Toshiba quirk\n"); |
| 127 | #endif |
| 128 | } |
| 129 | break; |
Paul Serice | c32ba30 | 2006-06-07 10:23:38 -0700 | [diff] [blame] | 130 | case PCI_VENDOR_ID_NVIDIA: |
| 131 | /* NVidia reports that certain chips don't handle |
| 132 | * QH, ITD, or SITD addresses above 2GB. (But TD, |
| 133 | * data buffer, and periodic schedule are normal.) |
| 134 | */ |
| 135 | switch (pdev->device) { |
| 136 | case 0x003c: /* MCP04 */ |
| 137 | case 0x005b: /* CK804 */ |
| 138 | case 0x00d8: /* CK8 */ |
| 139 | case 0x00e8: /* CK8S */ |
| 140 | if (pci_set_consistent_dma_mask(pdev, |
Yang Hongyang | 929a22a | 2009-04-06 19:01:16 -0700 | [diff] [blame] | 141 | DMA_BIT_MASK(31)) < 0) |
Paul Serice | c32ba30 | 2006-06-07 10:23:38 -0700 | [diff] [blame] | 142 | ehci_warn(ehci, "can't enable NVidia " |
| 143 | "workaround for >2GB RAM\n"); |
| 144 | break; |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 145 | |
| 146 | /* Some NForce2 chips have problems with selective suspend; |
| 147 | * fixed in newer silicon. |
| 148 | */ |
| 149 | case 0x0068: |
| 150 | if (pdev->revision < 0xa4) |
| 151 | ehci->no_selective_suspend = 1; |
| 152 | break; |
Paul Serice | c32ba30 | 2006-06-07 10:23:38 -0700 | [diff] [blame] | 153 | } |
| 154 | break; |
Alek Du | 403dbd3 | 2009-07-13 17:30:41 +0800 | [diff] [blame] | 155 | case PCI_VENDOR_ID_INTEL: |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 156 | if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) |
Dirk Brandewie | 4f68384 | 2010-11-17 07:43:09 -0800 | [diff] [blame] | 157 | hcd->has_tt = 1; |
Alek Du | 403dbd3 | 2009-07-13 17:30:41 +0800 | [diff] [blame] | 158 | break; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 159 | case PCI_VENDOR_ID_TDI: |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 160 | if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) |
Alan Stern | 7329e21 | 2008-04-03 18:02:56 -0400 | [diff] [blame] | 161 | hcd->has_tt = 1; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 162 | break; |
| 163 | case PCI_VENDOR_ID_AMD: |
Andiry Xu | ad93562 | 2011-03-01 14:57:05 +0800 | [diff] [blame] | 164 | /* AMD PLL quirk */ |
| 165 | if (usb_amd_find_chipset_info()) |
| 166 | ehci->amd_pll_fix = 1; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 167 | /* AMD8111 EHCI doesn't work, according to AMD errata */ |
| 168 | if (pdev->device == 0x7463) { |
| 169 | ehci_info(ehci, "ignoring AMD8111 (errata)\n"); |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 170 | retval = -EIO; |
| 171 | goto done; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 172 | } |
Brian J. Tarricone | a85b4e7 | 2010-11-21 21:15:52 -0800 | [diff] [blame] | 173 | |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 174 | /* |
| 175 | * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may |
| 176 | * read/write memory space which does not belong to it when |
| 177 | * there is NULL pointer with T-bit set to 1 in the frame list |
| 178 | * table. To avoid the issue, the frame list link pointer |
| 179 | * should always contain a valid pointer to a inactive qh. |
Brian J. Tarricone | a85b4e7 | 2010-11-21 21:15:52 -0800 | [diff] [blame] | 180 | */ |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 181 | if (pdev->device == 0x7808) { |
| 182 | ehci->use_dummy_qh = 1; |
| 183 | ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n"); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 184 | } |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 185 | break; |
Rene Herman | 055b93c | 2008-03-20 00:58:16 -0700 | [diff] [blame] | 186 | case PCI_VENDOR_ID_VIA: |
| 187 | if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) { |
| 188 | u8 tmp; |
| 189 | |
| 190 | /* The VT6212 defaults to a 1 usec EHCI sleep time which |
| 191 | * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes |
| 192 | * that sleep time use the conventional 10 usec. |
| 193 | */ |
| 194 | pci_read_config_byte(pdev, 0x4b, &tmp); |
| 195 | if (tmp & 0x20) |
| 196 | break; |
| 197 | pci_write_config_byte(pdev, 0x4b, tmp | 0x20); |
| 198 | } |
| 199 | break; |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 200 | case PCI_VENDOR_ID_ATI: |
Andiry Xu | ad93562 | 2011-03-01 14:57:05 +0800 | [diff] [blame] | 201 | /* AMD PLL quirk */ |
| 202 | if (usb_amd_find_chipset_info()) |
| 203 | ehci->amd_pll_fix = 1; |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 204 | |
| 205 | /* |
| 206 | * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may |
| 207 | * read/write memory space which does not belong to it when |
| 208 | * there is NULL pointer with T-bit set to 1 in the frame list |
| 209 | * table. To avoid the issue, the frame list link pointer |
| 210 | * should always contain a valid pointer to a inactive qh. |
| 211 | */ |
| 212 | if (pdev->device == 0x4396) { |
| 213 | ehci->use_dummy_qh = 1; |
| 214 | ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n"); |
| 215 | } |
Shane Huang | 0a99e8a | 2008-11-25 15:12:33 +0800 | [diff] [blame] | 216 | /* SB600 and old version of SB700 have a bug in EHCI controller, |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 217 | * which causes usb devices lose response in some cases. |
| 218 | */ |
Huang Rui | 3ad145b | 2013-10-03 23:37:12 +0800 | [diff] [blame] | 219 | if ((pdev->device == 0x4386 || pdev->device == 0x4396) && |
| 220 | usb_amd_hang_symptom_quirk()) { |
| 221 | u8 tmp; |
| 222 | ehci_info(ehci, "applying AMD SB600/SB700 USB freeze workaround\n"); |
| 223 | pci_read_config_byte(pdev, 0x53, &tmp); |
| 224 | pci_write_config_byte(pdev, 0x53, tmp | (1<<3)); |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 225 | } |
| 226 | break; |
Alan Stern | 68aa95d | 2011-10-12 10:39:14 -0400 | [diff] [blame] | 227 | case PCI_VENDOR_ID_NETMOS: |
| 228 | /* MosChip frame-index-register bug */ |
| 229 | ehci_info(ehci, "applying MosChip frame-index workaround\n"); |
| 230 | ehci->frame_index_bug = 1; |
| 231 | break; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 232 | } |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 233 | |
Jan Beulich | 75e1a2a | 2012-12-19 16:15:56 +0000 | [diff] [blame] | 234 | /* optional debug port, normally in the first BAR */ |
| 235 | temp = pci_find_capability(pdev, PCI_CAP_ID_DBG); |
| 236 | if (temp) { |
| 237 | pci_read_config_dword(pdev, temp, &temp); |
| 238 | temp >>= 16; |
| 239 | if (((temp >> 13) & 7) == 1) { |
| 240 | u32 hcs_params = ehci_readl(ehci, |
| 241 | &ehci->caps->hcs_params); |
| 242 | |
| 243 | temp &= 0x1fff; |
| 244 | ehci->debug = hcd->regs + temp; |
| 245 | temp = ehci_readl(ehci, &ehci->debug->control); |
| 246 | ehci_info(ehci, "debug port %d%s\n", |
| 247 | HCS_DEBUG_PORT(hcs_params), |
| 248 | (temp & DBGP_ENABLED) ? " IN USE" : ""); |
| 249 | if (!(temp & DBGP_ENABLED)) |
| 250 | ehci->debug = NULL; |
| 251 | } |
| 252 | } |
| 253 | |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 254 | retval = ehci_setup(hcd); |
| 255 | if (retval) |
| 256 | return retval; |
| 257 | |
| 258 | /* These workarounds need to be applied after ehci_setup() */ |
| 259 | switch (pdev->vendor) { |
| 260 | case PCI_VENDOR_ID_NEC: |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 261 | case PCI_VENDOR_ID_INTEL: |
Lucas Stach | 5c2ad98 | 2016-10-23 01:02:02 +0200 | [diff] [blame] | 262 | case PCI_VENDOR_ID_AMD: |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 263 | ehci->need_io_watchdog = 0; |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 264 | break; |
| 265 | case PCI_VENDOR_ID_NVIDIA: |
| 266 | switch (pdev->device) { |
| 267 | /* MCP89 chips on the MacBookAir3,1 give EPROTO when |
| 268 | * fetching device descriptors unless LPM is disabled. |
| 269 | * There are also intermittent problems enumerating |
| 270 | * devices with PPCD enabled. |
| 271 | */ |
| 272 | case 0x0d9d: |
Alan Stern | 4968f95 | 2012-10-31 13:12:11 -0400 | [diff] [blame] | 273 | ehci_info(ehci, "disable ppcd for nvidia mcp89\n"); |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 274 | ehci->has_ppcd = 0; |
| 275 | ehci->command &= ~CMD_PPCEE; |
| 276 | break; |
| 277 | } |
| 278 | break; |
| 279 | } |
| 280 | |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 281 | /* at least the Genesys GL880S needs fixup here */ |
| 282 | temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params); |
| 283 | temp &= 0x0f; |
| 284 | if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) { |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 285 | ehci_dbg(ehci, "bogus port configuration: " |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 286 | "cc=%d x pcc=%d < ports=%d\n", |
| 287 | HCS_N_CC(ehci->hcs_params), |
| 288 | HCS_N_PCC(ehci->hcs_params), |
| 289 | HCS_N_PORTS(ehci->hcs_params)); |
| 290 | |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 291 | switch (pdev->vendor) { |
| 292 | case 0x17a0: /* GENESYS */ |
| 293 | /* GL880S: should be PORTS=2 */ |
| 294 | temp |= (ehci->hcs_params & ~0xf); |
| 295 | ehci->hcs_params = temp; |
| 296 | break; |
| 297 | case PCI_VENDOR_ID_NVIDIA: |
| 298 | /* NF4: should be PCC=10 */ |
| 299 | break; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 300 | } |
| 301 | } |
| 302 | |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 303 | /* Serial Bus Release Number is at PCI 0x60 offset */ |
Alessandro Rubini | 3a0bac0 | 2012-01-06 13:33:28 +0100 | [diff] [blame] | 304 | if (pdev->vendor == PCI_VENDOR_ID_STMICRO |
| 305 | && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST) |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 306 | ; /* ConneXT has no sbrn register */ |
| 307 | else |
| 308 | pci_read_config_byte(pdev, 0x60, &ehci->sbrn); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 309 | |
Alan Stern | 6fd9086 | 2008-12-17 17:20:38 -0500 | [diff] [blame] | 310 | /* Keep this around for a while just in case some EHCI |
| 311 | * implementation uses legacy PCI PM support. This test |
| 312 | * can be removed on 17 Dec 2009 if the dev_warn() hasn't |
| 313 | * been triggered by then. |
David Brownell | 2c1c3c4 | 2005-11-07 15:24:46 -0800 | [diff] [blame] | 314 | */ |
| 315 | if (!device_can_wakeup(&pdev->dev)) { |
| 316 | u16 port_wake; |
| 317 | |
| 318 | pci_read_config_word(pdev, 0x62, &port_wake); |
Alan Stern | 6fd9086 | 2008-12-17 17:20:38 -0500 | [diff] [blame] | 319 | if (port_wake & 0x0001) { |
| 320 | dev_warn(&pdev->dev, "Enabling legacy PCI PM\n"); |
Alan Stern | bcca06e | 2009-01-13 11:35:54 -0500 | [diff] [blame] | 321 | device_set_wakeup_capable(&pdev->dev, 1); |
Alan Stern | 6fd9086 | 2008-12-17 17:20:38 -0500 | [diff] [blame] | 322 | } |
David Brownell | 2c1c3c4 | 2005-11-07 15:24:46 -0800 | [diff] [blame] | 323 | } |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 324 | |
Rafael J. Wysocki | ceb6c9c | 2014-11-29 23:47:05 +0100 | [diff] [blame] | 325 | #ifdef CONFIG_PM |
David Brownell | f8aeb3b | 2006-01-20 13:55:14 -0800 | [diff] [blame] | 326 | if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev)) |
| 327 | ehci_warn(ehci, "selective suspend/wakeup unavailable\n"); |
| 328 | #endif |
| 329 | |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 330 | retval = ehci_pci_reinit(ehci, pdev); |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 331 | done: |
| 332 | return retval; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 333 | } |
| 334 | |
| 335 | /*-------------------------------------------------------------------------*/ |
| 336 | |
| 337 | #ifdef CONFIG_PM |
| 338 | |
| 339 | /* suspend/resume, section 4.3 */ |
| 340 | |
David Brownell | f03c17f | 2005-11-23 15:45:28 -0800 | [diff] [blame] | 341 | /* These routines rely on the PCI bus glue |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 342 | * to handle powerdown and wakeup, and currently also on |
| 343 | * transceivers that don't need any software attention to set up |
| 344 | * the right sort of wakeup. |
David Brownell | f03c17f | 2005-11-23 15:45:28 -0800 | [diff] [blame] | 345 | * Also they depend on separate root hub suspend/resume. |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 346 | */ |
| 347 | |
Alan Stern | 6ec4beb | 2009-04-27 13:33:41 -0400 | [diff] [blame] | 348 | static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated) |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 349 | { |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 350 | struct ehci_hcd *ehci = hcd_to_ehci(hcd); |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 351 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 352 | |
Alan Stern | c5cf921 | 2012-06-28 11:19:02 -0400 | [diff] [blame] | 353 | if (ehci_resume(hcd, hibernated) != 0) |
| 354 | (void) ehci_pci_reinit(ehci, pdev); |
Alan Stern | 8c03356 | 2006-11-09 14:42:16 -0500 | [diff] [blame] | 355 | return 0; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 356 | } |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 357 | |
Alan Stern | adfa79d | 2012-11-01 11:13:04 -0400 | [diff] [blame] | 358 | #else |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 359 | |
Alan Stern | adfa79d | 2012-11-01 11:13:04 -0400 | [diff] [blame] | 360 | #define ehci_suspend NULL |
| 361 | #define ehci_pci_resume NULL |
| 362 | #endif /* CONFIG_PM */ |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 363 | |
Alan Stern | adfa79d | 2012-11-01 11:13:04 -0400 | [diff] [blame] | 364 | static struct hc_driver __read_mostly ehci_pci_hc_driver; |
| 365 | |
Andi Kleen | 62d08a1 | 2013-04-22 09:44:56 -0700 | [diff] [blame] | 366 | static const struct ehci_driver_overrides pci_overrides __initconst = { |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 367 | .reset = ehci_pci_setup, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 368 | }; |
| 369 | |
| 370 | /*-------------------------------------------------------------------------*/ |
| 371 | |
Andy Shevchenko | cefa9a3 | 2015-01-28 20:04:06 +0200 | [diff] [blame] | 372 | static int ehci_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) |
| 373 | { |
Andy Shevchenko | 518ca8d | 2015-02-03 18:08:39 +0200 | [diff] [blame] | 374 | if (is_bypassed_id(pdev)) |
Andy Shevchenko | cefa9a3 | 2015-01-28 20:04:06 +0200 | [diff] [blame] | 375 | return -ENODEV; |
| 376 | return usb_hcd_pci_probe(pdev, id); |
| 377 | } |
| 378 | |
Jia-Ju Bai | e3e2e36 | 2016-01-04 16:14:29 +0800 | [diff] [blame] | 379 | static void ehci_pci_remove(struct pci_dev *pdev) |
| 380 | { |
| 381 | pci_clear_mwi(pdev); |
| 382 | usb_hcd_pci_remove(pdev); |
| 383 | } |
| 384 | |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 385 | /* PCI driver selection metadata; PCI hotplugging uses this */ |
| 386 | static const struct pci_device_id pci_ids [] = { { |
| 387 | /* handle any USB 2.0 EHCI controller */ |
Jean Delvare | c67808e | 2006-04-09 20:07:35 +0200 | [diff] [blame] | 388 | PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0), |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 389 | .driver_data = (unsigned long) &ehci_pci_hc_driver, |
Alessandro Rubini | 3a0bac0 | 2012-01-06 13:33:28 +0100 | [diff] [blame] | 390 | }, { |
| 391 | PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST), |
| 392 | .driver_data = (unsigned long) &ehci_pci_hc_driver, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 393 | }, |
| 394 | { /* end: all zeroes */ } |
| 395 | }; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 396 | MODULE_DEVICE_TABLE(pci, pci_ids); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 397 | |
| 398 | /* pci driver glue; this is a "new style" PCI driver module */ |
| 399 | static struct pci_driver ehci_pci_driver = { |
| 400 | .name = (char *) hcd_name, |
| 401 | .id_table = pci_ids, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 402 | |
Andy Shevchenko | cefa9a3 | 2015-01-28 20:04:06 +0200 | [diff] [blame] | 403 | .probe = ehci_pci_probe, |
Jia-Ju Bai | e3e2e36 | 2016-01-04 16:14:29 +0800 | [diff] [blame] | 404 | .remove = ehci_pci_remove, |
Aleksey Gorelov | 64a21d0 | 2006-08-08 17:24:08 -0700 | [diff] [blame] | 405 | .shutdown = usb_hcd_pci_shutdown, |
Alan Stern | abb3064 | 2009-04-27 13:33:24 -0400 | [diff] [blame] | 406 | |
Alan Stern | f875fdb | 2013-09-24 15:45:25 -0400 | [diff] [blame] | 407 | #ifdef CONFIG_PM |
Alan Stern | abb3064 | 2009-04-27 13:33:24 -0400 | [diff] [blame] | 408 | .driver = { |
| 409 | .pm = &usb_hcd_pci_pm_ops |
| 410 | }, |
| 411 | #endif |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 412 | }; |
Alan Stern | adfa79d | 2012-11-01 11:13:04 -0400 | [diff] [blame] | 413 | |
| 414 | static int __init ehci_pci_init(void) |
| 415 | { |
| 416 | if (usb_disabled()) |
| 417 | return -ENODEV; |
| 418 | |
| 419 | pr_info("%s: " DRIVER_DESC "\n", hcd_name); |
| 420 | |
Alan Stern | 1b36810 | 2012-11-07 16:12:47 -0500 | [diff] [blame] | 421 | ehci_init_driver(&ehci_pci_hc_driver, &pci_overrides); |
Alan Stern | adfa79d | 2012-11-01 11:13:04 -0400 | [diff] [blame] | 422 | |
| 423 | /* Entries for the PCI suspend/resume callbacks are special */ |
| 424 | ehci_pci_hc_driver.pci_suspend = ehci_suspend; |
| 425 | ehci_pci_hc_driver.pci_resume = ehci_pci_resume; |
| 426 | |
| 427 | return pci_register_driver(&ehci_pci_driver); |
| 428 | } |
| 429 | module_init(ehci_pci_init); |
| 430 | |
| 431 | static void __exit ehci_pci_cleanup(void) |
| 432 | { |
| 433 | pci_unregister_driver(&ehci_pci_driver); |
| 434 | } |
| 435 | module_exit(ehci_pci_cleanup); |
| 436 | |
| 437 | MODULE_DESCRIPTION(DRIVER_DESC); |
| 438 | MODULE_AUTHOR("David Brownell"); |
| 439 | MODULE_AUTHOR("Alan Stern"); |
| 440 | MODULE_LICENSE("GPL"); |