blob: 39b2bd48dfbcf595b10c5ba7fd8afe3922e56391 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010024
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010025#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010026#include <linux/cpumask.h>
27#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020029#include <linux/math64.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/init.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010031#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010032#include <linux/irqflags.h>
33
34/*
35 * We handle most unaligned accesses in hardware. On the other hand
36 * unaligned DMA can be quite expensive on some Nehalem processors.
37 *
38 * Based on this we disable the IP header alignment in network drivers.
39 */
40#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010041
K.Prasadb332828c2009-06-01 23:43:10 +053042#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010043/*
44 * Default implementation of macro that returns current
45 * instruction pointer ("program counter").
46 */
47static inline void *current_text_addr(void)
48{
49 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010050
51 asm volatile("mov $1f, %0; 1:":"=r" (pc));
52
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010053 return pc;
54}
55
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010056#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010057# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
58# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010059#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010060# define ARCH_MIN_TASKALIGN 16
61# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010062#endif
63
Alex Shie0ba94f2012-06-28 09:02:16 +080064enum tlb_infos {
65 ENTRIES,
66 NR_INFO
67};
68
69extern u16 __read_mostly tlb_lli_4k[NR_INFO];
70extern u16 __read_mostly tlb_lli_2m[NR_INFO];
71extern u16 __read_mostly tlb_lli_4m[NR_INFO];
72extern u16 __read_mostly tlb_lld_4k[NR_INFO];
73extern u16 __read_mostly tlb_lld_2m[NR_INFO];
74extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010075/*
76 * CPU type and hardware bug flags. Kept separately for each CPU.
77 * Members of this structure are referenced in head.S, so think twice
78 * before touching them. [mj]
79 */
80
81struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010082 __u8 x86; /* CPU family */
83 __u8 x86_vendor; /* CPU vendor */
84 __u8 x86_model;
85 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010086#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010087 char wp_works_ok; /* It doesn't on 386's */
88
89 /* Problems on some 486Dx4's and old 386's: */
90 char hlt_works_ok;
91 char hard_math;
92 char rfu;
93 char fdiv_bug;
94 char f00f_bug;
95 char coma_bug;
96 char pad0;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010097#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010098 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080099 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +0000100#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100101 __u8 x86_virt_bits;
102 __u8 x86_phys_bits;
103 /* CPUID returned core id bits: */
104 __u8 x86_coreid_bits;
105 /* Max extended CPUID function supported: */
106 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100107 /* Maximum supported CPUID level, -1=no CPUID: */
108 int cpuid_level;
109 __u32 x86_capability[NCAPINTS];
110 char x86_vendor_id[16];
111 char x86_model_id[64];
112 /* in KB - valid for CPUS which support this call: */
113 int x86_cache_size;
114 int x86_cache_alignment; /* In bytes */
115 int x86_power;
116 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100117 /* cpuid returned max cores value: */
118 u16 x86_max_cores;
119 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800120 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100121 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100122 /* number of cores as seen by the OS: */
123 u16 booted_cores;
124 /* Physical processor id: */
125 u16 phys_proc_id;
126 /* Core id: */
127 u16 cpu_core_id;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200128 /* Compute unit id */
129 u8 compute_unit_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100130 /* Index into per_cpu list: */
131 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700132 u32 microcode;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100133} __attribute__((__aligned__(SMP_CACHE_BYTES)));
134
Ingo Molnar4d46a892008-02-21 04:24:40 +0100135#define X86_VENDOR_INTEL 0
136#define X86_VENDOR_CYRIX 1
137#define X86_VENDOR_AMD 2
138#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100139#define X86_VENDOR_CENTAUR 5
140#define X86_VENDOR_TRANSMETA 7
141#define X86_VENDOR_NSC 8
142#define X86_VENDOR_NUM 9
143
144#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100145
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100146/*
147 * capabilities of CPUs
148 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100149extern struct cpuinfo_x86 boot_cpu_data;
150extern struct cpuinfo_x86 new_cpu_data;
151
152extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700153extern __u32 cpu_caps_cleared[NCAPINTS];
154extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100155
156#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100157DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100158#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100159#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100160#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100161#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100162#endif
163
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530164extern const struct seq_operations cpuinfo_op;
165
Glauber Costa3d3f4872008-03-03 14:12:48 -0300166static inline int hlt_works(int cpu)
167{
168#ifdef CONFIG_X86_32
169 return cpu_data(cpu).hlt_works_ok;
170#else
171 return 1;
172#endif
173}
174
Ingo Molnar4d46a892008-02-21 04:24:40 +0100175#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
176
177extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100178
Jaswinder Singh8fd329a2008-07-21 22:54:56 +0530179extern struct pt_regs *idle_regs(struct pt_regs *);
180
Yinghai Luf5803662008-06-21 03:24:19 -0700181extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100182extern void identify_boot_cpu(void);
183extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100184extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800185void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100186extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
187extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
188extern unsigned short num_cache_leaves;
189
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200190extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100191extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100192
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100193static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100194 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100195{
196 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800197 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700198 : "=a" (*eax),
199 "=b" (*ebx),
200 "=c" (*ecx),
201 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700202 : "0" (*eax), "2" (*ecx)
203 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100204}
205
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100206static inline void load_cr3(pgd_t *pgdir)
207{
208 write_cr3(__pa(pgdir));
209}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100210
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200211#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100212/* This is the TSS defined by the hardware. */
213struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100214 unsigned short back_link, __blh;
215 unsigned long sp0;
216 unsigned short ss0, __ss0h;
217 unsigned long sp1;
218 /* ss1 caches MSR_IA32_SYSENTER_CS: */
219 unsigned short ss1, __ss1h;
220 unsigned long sp2;
221 unsigned short ss2, __ss2h;
222 unsigned long __cr3;
223 unsigned long ip;
224 unsigned long flags;
225 unsigned long ax;
226 unsigned long cx;
227 unsigned long dx;
228 unsigned long bx;
229 unsigned long sp;
230 unsigned long bp;
231 unsigned long si;
232 unsigned long di;
233 unsigned short es, __esh;
234 unsigned short cs, __csh;
235 unsigned short ss, __ssh;
236 unsigned short ds, __dsh;
237 unsigned short fs, __fsh;
238 unsigned short gs, __gsh;
239 unsigned short ldt, __ldth;
240 unsigned short trace;
241 unsigned short io_bitmap_base;
242
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100243} __attribute__((packed));
244#else
245struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100246 u32 reserved1;
247 u64 sp0;
248 u64 sp1;
249 u64 sp2;
250 u64 reserved2;
251 u64 ist[7];
252 u32 reserved3;
253 u32 reserved4;
254 u16 reserved5;
255 u16 io_bitmap_base;
256
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100257} __attribute__((packed)) ____cacheline_aligned;
258#endif
259
260/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100261 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100262 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100263#define IO_BITMAP_BITS 65536
264#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
265#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
266#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
267#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100268
269struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100270 /*
271 * The hardware state:
272 */
273 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100274
275 /*
276 * The extra 1 is there because the CPU will access an
277 * additional byte beyond the end of the IO permission
278 * bitmap. The extra byte must be all 1 bits, and must
279 * be within the limit.
280 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100281 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100282
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100283 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100284 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100285 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100286 unsigned long stack[64];
287
Richard Kennedy84e65b02008-07-04 13:56:16 +0100288} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100289
David Howells9b8de742009-04-21 23:00:24 +0100290DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100291
Ingo Molnar4d46a892008-02-21 04:24:40 +0100292/*
293 * Save the original ist values for checking stack pointers during debugging
294 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100295struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100296 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100297};
298
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100299#define MXCSR_DEFAULT 0x1f80
300
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100301struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100302 u32 cwd; /* FPU Control Word */
303 u32 swd; /* FPU Status Word */
304 u32 twd; /* FPU Tag Word */
305 u32 fip; /* FPU IP Offset */
306 u32 fcs; /* FPU IP Selector */
307 u32 foo; /* FPU Operand Pointer Offset */
308 u32 fos; /* FPU Operand Pointer Selector */
309
310 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100311 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100312
313 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100314 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100315};
316
317struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100318 u16 cwd; /* Control Word */
319 u16 swd; /* Status Word */
320 u16 twd; /* Tag Word */
321 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100322 union {
323 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100324 u64 rip; /* Instruction Pointer */
325 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100326 };
327 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100328 u32 fip; /* FPU IP Offset */
329 u32 fcs; /* FPU IP Selector */
330 u32 foo; /* FPU Operand Offset */
331 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100332 };
333 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100334 u32 mxcsr; /* MXCSR Register State */
335 u32 mxcsr_mask; /* MXCSR Mask */
336
337 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100338 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100339
340 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100341 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100342
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700343 u32 padding[12];
344
345 union {
346 u32 padding1[12];
347 u32 sw_reserved[12];
348 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100349
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100350} __attribute__((aligned(16)));
351
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100352struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100353 u32 cwd;
354 u32 swd;
355 u32 twd;
356 u32 fip;
357 u32 fcs;
358 u32 foo;
359 u32 fos;
360 /* 8*10 bytes for each FP-reg = 80 bytes: */
361 u32 st_space[20];
362 u8 ftop;
363 u8 changed;
364 u8 lookahead;
365 u8 no_update;
366 u8 rm;
367 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900368 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100369 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100370};
371
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700372struct ymmh_struct {
373 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
374 u32 ymmh_space[64];
375};
376
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700377struct xsave_hdr_struct {
378 u64 xstate_bv;
379 u64 reserved1[2];
380 u64 reserved2[5];
381} __attribute__((packed));
382
383struct xsave_struct {
384 struct i387_fxsave_struct i387;
385 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700386 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700387 /* new processor state extensions will go here */
388} __attribute__ ((packed, aligned (64)));
389
Suresh Siddha61c46282008-03-10 15:28:04 -0700390union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100391 struct i387_fsave_struct fsave;
392 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100393 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700394 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100395};
396
Avi Kivity86603282010-05-06 11:45:46 +0300397struct fpu {
Linus Torvalds7e168382012-02-19 13:27:00 -0800398 unsigned int last_cpu;
399 unsigned int has_fpu;
Avi Kivity86603282010-05-06 11:45:46 +0300400 union thread_xstate *state;
401};
402
Glauber Costafe676202008-03-03 14:12:56 -0300403#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100404DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900405
Brian Gerst947e76c2009-01-19 12:21:28 +0900406union irq_stack_union {
407 char irq_stack[IRQ_STACK_SIZE];
408 /*
409 * GCC hardcodes the stack canary as %gs:40. Since the
410 * irq_stack is the object at %gs:0, we reserve the bottom
411 * 48 bytes of the irq stack for the canary.
412 */
413 struct {
414 char gs_base[40];
415 unsigned long stack_canary;
416 };
417};
418
David Howells9b8de742009-04-21 23:00:24 +0100419DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
Brian Gerst2add8e22009-02-08 09:58:39 -0500420DECLARE_INIT_PER_CPU(irq_stack_union);
421
Brian Gerst26f80bd2009-01-19 00:38:58 +0900422DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530423DECLARE_PER_CPU(unsigned int, irq_count);
424extern unsigned long kernel_eflags;
425extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900426#else /* X86_64 */
427#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700428/*
429 * Make sure stack canary segment base is cached-aligned:
430 * "For Intel Atom processors, avoid non zero segment base address
431 * that is not aligned to cache line boundary at all cost."
432 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
433 */
434struct stack_canary {
435 char __pad[20]; /* canary at %gs:20 */
436 unsigned long canary;
437};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700438DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200439#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900440#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100441
Suresh Siddha61c46282008-03-10 15:28:04 -0700442extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700443extern void free_thread_xstate(struct task_struct *);
444extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100445
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200446struct perf_event;
447
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100448struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100449 /* Cached TLS descriptors: */
450 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
451 unsigned long sp0;
452 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100453#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100454 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100455#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100456 unsigned long usersp; /* Copy from PDA */
457 unsigned short es;
458 unsigned short ds;
459 unsigned short fsindex;
460 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100461#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400462#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100463 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400464#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400465#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100466 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400467#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100468 unsigned long gs;
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200469 /* Save middle states of ptrace breakpoints */
470 struct perf_event *ptrace_bps[HBP_NUM];
471 /* Debug status used for traps, single steps, etc... */
472 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100473 /* Keep track of the exact dr7 value set by the user */
474 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100475 /* Fault info: */
476 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530477 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100478 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700479 /* floating point and extended processor state */
Avi Kivity86603282010-05-06 11:45:46 +0300480 struct fpu fpu;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100481#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100482 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100483 struct vm86_struct __user *vm86_info;
484 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100485 unsigned long v86flags;
486 unsigned long v86mask;
487 unsigned long saved_sp0;
488 unsigned int saved_fs;
489 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100490#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100491 /* IO permissions: */
492 unsigned long *io_bitmap_ptr;
493 unsigned long iopl;
494 /* Max allowed port in the bitmap, in bytes: */
495 unsigned io_bitmap_max;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100496};
497
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100498/*
499 * Set IOPL bits in EFLAGS from given mask
500 */
501static inline void native_set_iopl_mask(unsigned mask)
502{
503#ifdef CONFIG_X86_32
504 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100505
Joe Perchescca2e6f2008-03-23 01:03:15 -0700506 asm volatile ("pushfl;"
507 "popl %0;"
508 "andl %1, %0;"
509 "orl %2, %0;"
510 "pushl %0;"
511 "popfl"
512 : "=&r" (reg)
513 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100514#endif
515}
516
Ingo Molnar4d46a892008-02-21 04:24:40 +0100517static inline void
518native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100519{
520 tss->x86_tss.sp0 = thread->sp0;
521#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100522 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100523 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
524 tss->x86_tss.ss1 = thread->sysenter_cs;
525 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
526 }
527#endif
528}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100529
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100530static inline void native_swapgs(void)
531{
532#ifdef CONFIG_X86_64
533 asm volatile("swapgs" ::: "memory");
534#endif
535}
536
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100537#ifdef CONFIG_PARAVIRT
538#include <asm/paravirt.h>
539#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100540#define __cpuid native_cpuid
541#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100542
Joe Perchescca2e6f2008-03-23 01:03:15 -0700543static inline void load_sp0(struct tss_struct *tss,
544 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100545{
546 native_load_sp0(tss, thread);
547}
548
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100549#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100550#endif /* CONFIG_PARAVIRT */
551
552/*
553 * Save the cr4 feature set we're using (ie
554 * Pentium 4MB enable and PPro Global page
555 * enable), so that any CPU's that boot up
556 * after us can get the correct flags.
557 */
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300558extern unsigned long mmu_cr4_features;
559extern u32 *trampoline_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100560
561static inline void set_in_cr4(unsigned long mask)
562{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400563 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100564
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100565 mmu_cr4_features |= mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300566 if (trampoline_cr4_features)
567 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100568 cr4 = read_cr4();
569 cr4 |= mask;
570 write_cr4(cr4);
571}
572
573static inline void clear_in_cr4(unsigned long mask)
574{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400575 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100576
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100577 mmu_cr4_features &= ~mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300578 if (trampoline_cr4_features)
579 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100580 cr4 = read_cr4();
581 cr4 &= ~mask;
582 write_cr4(cr4);
583}
584
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100585typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100586 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100587} mm_segment_t;
588
589
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100590/*
591 * create a kernel thread without removing it from tasklists
592 */
593extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
594
595/* Free all resources held by a thread. */
596extern void release_thread(struct task_struct *);
597
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100598unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100599
600/*
601 * Generic CPUID function
602 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
603 * resulting in stale register contents being returned.
604 */
605static inline void cpuid(unsigned int op,
606 unsigned int *eax, unsigned int *ebx,
607 unsigned int *ecx, unsigned int *edx)
608{
609 *eax = op;
610 *ecx = 0;
611 __cpuid(eax, ebx, ecx, edx);
612}
613
614/* Some CPUID calls want 'count' to be placed in ecx */
615static inline void cpuid_count(unsigned int op, int count,
616 unsigned int *eax, unsigned int *ebx,
617 unsigned int *ecx, unsigned int *edx)
618{
619 *eax = op;
620 *ecx = count;
621 __cpuid(eax, ebx, ecx, edx);
622}
623
624/*
625 * CPUID functions returning a single datum
626 */
627static inline unsigned int cpuid_eax(unsigned int op)
628{
629 unsigned int eax, ebx, ecx, edx;
630
631 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100632
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100633 return eax;
634}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100635
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100636static inline unsigned int cpuid_ebx(unsigned int op)
637{
638 unsigned int eax, ebx, ecx, edx;
639
640 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100641
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100642 return ebx;
643}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100644
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100645static inline unsigned int cpuid_ecx(unsigned int op)
646{
647 unsigned int eax, ebx, ecx, edx;
648
649 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100650
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100651 return ecx;
652}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100653
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100654static inline unsigned int cpuid_edx(unsigned int op)
655{
656 unsigned int eax, ebx, ecx, edx;
657
658 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100659
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100660 return edx;
661}
662
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100663/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
664static inline void rep_nop(void)
665{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700666 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100667}
668
Ingo Molnar4d46a892008-02-21 04:24:40 +0100669static inline void cpu_relax(void)
670{
671 rep_nop();
672}
673
Ben Hutchings5367b682009-09-10 02:53:50 +0100674/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100675static inline void sync_core(void)
676{
677 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100678
Ben Hutchings5367b682009-09-10 02:53:50 +0100679#if defined(CONFIG_M386) || defined(CONFIG_M486)
680 if (boot_cpu_data.x86 < 5)
681 /* There is no speculative execution.
682 * jmp is a barrier to prefetching. */
683 asm volatile("jmp 1f\n1:\n" ::: "memory");
684 else
685#endif
686 /* cpuid is a barrier to speculative execution.
687 * Prefetched instructions are automatically
688 * invalidated when modified. */
689 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
690 : "ebx", "ecx", "edx", "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100691}
692
Joe Perchescca2e6f2008-03-23 01:03:15 -0700693static inline void __monitor(const void *eax, unsigned long ecx,
694 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100695{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100696 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700697 asm volatile(".byte 0x0f, 0x01, 0xc8;"
698 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100699}
700
701static inline void __mwait(unsigned long eax, unsigned long ecx)
702{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100703 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700704 asm volatile(".byte 0x0f, 0x01, 0xc9;"
705 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100706}
707
708static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
709{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200710 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100711 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700712 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
713 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100714}
715
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100716extern void select_idle_routine(const struct cpuinfo_x86 *c);
Len Brown02c68a02011-04-01 16:59:53 -0400717extern void init_amd_e400_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100718
Ingo Molnar4d46a892008-02-21 04:24:40 +0100719extern unsigned long boot_option_idle_override;
Len Brown02c68a02011-04-01 16:59:53 -0400720extern bool amd_e400_c1e_detected;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100721
Thomas Renningerd1896042010-11-03 17:06:14 +0100722enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
723 IDLE_POLL, IDLE_FORCE_MWAIT};
724
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100725extern void enable_sep_cpu(void);
726extern int sysenter_setup(void);
727
Jan Kiszka29c84392010-05-20 21:04:29 -0500728extern void early_trap_init(void);
729
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100730/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100731extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100732
733extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900734extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900735extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100736extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100737
Markus Metzgerc2724772008-12-11 13:49:59 +0100738static inline unsigned long get_debugctlmsr(void)
739{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100740 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100741
742#ifndef CONFIG_X86_DEBUGCTLMSR
743 if (boot_cpu_data.x86 < 6)
744 return 0;
745#endif
746 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
747
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100748 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100749}
750
Jan Beulich5b0e5082008-03-10 13:11:17 +0000751static inline void update_debugctlmsr(unsigned long debugctlmsr)
752{
753#ifndef CONFIG_X86_DEBUGCTLMSR
754 if (boot_cpu_data.x86 < 6)
755 return;
756#endif
757 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
758}
759
Ingo Molnar4d46a892008-02-21 04:24:40 +0100760/*
761 * from system description table in BIOS. Mostly for MCA use, but
762 * others may find it useful:
763 */
764extern unsigned int machine_id;
765extern unsigned int machine_submodel_id;
766extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100767
Ingo Molnar4d46a892008-02-21 04:24:40 +0100768/* Boot loader type from the setup header: */
769extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700770extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100771
Ingo Molnar4d46a892008-02-21 04:24:40 +0100772extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100773
774#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
775#define ARCH_HAS_PREFETCHW
776#define ARCH_HAS_SPINLOCK_PREFETCH
777
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100778#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100779# define BASE_PREFETCH ASM_NOP4
780# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100781#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100782# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100783#endif
784
Ingo Molnar4d46a892008-02-21 04:24:40 +0100785/*
786 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
787 *
788 * It's not worth to care about 3dnow prefetches for the K6
789 * because they are microcoded there and very slow.
790 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100791static inline void prefetch(const void *x)
792{
793 alternative_input(BASE_PREFETCH,
794 "prefetchnta (%1)",
795 X86_FEATURE_XMM,
796 "r" (x));
797}
798
Ingo Molnar4d46a892008-02-21 04:24:40 +0100799/*
800 * 3dnow prefetch to get an exclusive cache line.
801 * Useful for spinlocks to avoid one state transition in the
802 * cache coherency protocol:
803 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100804static inline void prefetchw(const void *x)
805{
806 alternative_input(BASE_PREFETCH,
807 "prefetchw (%1)",
808 X86_FEATURE_3DNOW,
809 "r" (x));
810}
811
Ingo Molnar4d46a892008-02-21 04:24:40 +0100812static inline void spin_lock_prefetch(const void *x)
813{
814 prefetchw(x);
815}
816
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100817#ifdef CONFIG_X86_32
818/*
819 * User space process size: 3GB (default).
820 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100821#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100822#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100823#define STACK_TOP TASK_SIZE
824#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100825
Ingo Molnar4d46a892008-02-21 04:24:40 +0100826#define INIT_THREAD { \
827 .sp0 = sizeof(init_stack) + (long)&init_stack, \
828 .vm86_info = NULL, \
829 .sysenter_cs = __KERNEL_CS, \
830 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100831}
832
833/*
834 * Note that the .io_bitmap member must be extra-big. This is because
835 * the CPU will access an additional byte beyond the end of the IO
836 * permission bitmap. The extra byte must be all 1 bits, and must
837 * be within the limit.
838 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100839#define INIT_TSS { \
840 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100841 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100842 .ss0 = __KERNEL_DS, \
843 .ss1 = __KERNEL_CS, \
844 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
845 }, \
846 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100847}
848
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100849extern unsigned long thread_saved_pc(struct task_struct *tsk);
850
851#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
852#define KSTK_TOP(info) \
853({ \
854 unsigned long *__ptr = (unsigned long *)(info); \
855 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
856})
857
858/*
859 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
860 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400861 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100862 * on the stack (interrupt gate does not save these registers
863 * when switching to the same priv ring).
864 * Therefore beware: accessing the ss/esp fields of the
865 * "struct pt_regs" is possible, but they may contain the
866 * completely wrong values.
867 */
868#define task_pt_regs(task) \
869({ \
870 struct pt_regs *__regs__; \
871 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
872 __regs__ - 1; \
873})
874
Ingo Molnar4d46a892008-02-21 04:24:40 +0100875#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100876
877#else
878/*
879 * User space process size. 47bits minus one guard page.
880 */
Ingo Molnard9517342009-02-20 23:32:28 +0100881#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100882
883/* This decides where the kernel will search for a free chunk of vm
884 * space during mmap's.
885 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100886#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
887 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100888
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800889#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100890 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800891#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100892 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100893
David Howells922a70d2008-02-08 04:19:26 -0800894#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100895#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800896
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100897#define INIT_THREAD { \
898 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
899}
900
901#define INIT_TSS { \
902 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
903}
904
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100905/*
906 * Return saved PC of a blocked thread.
907 * What is this good for? it will be always the scheduler or ret_from_fork.
908 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100909#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100910
Ingo Molnar4d46a892008-02-21 04:24:40 +0100911#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100912extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800913
914/*
915 * User space RSP while inside the SYSCALL fast path
916 */
917DECLARE_PER_CPU(unsigned long, old_rsp);
918
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100919#endif /* CONFIG_X86_64 */
920
Ingo Molnar513ad842008-02-21 05:18:40 +0100921extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
922 unsigned long new_sp);
923
Ingo Molnar4d46a892008-02-21 04:24:40 +0100924/*
925 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100926 * space during mmap's.
927 */
928#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
929
Ingo Molnar4d46a892008-02-21 04:24:40 +0100930#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100931
Erik Bosman529e25f2008-04-14 00:24:18 +0200932/* Get/set a process' ability to use the timestamp counter instruction */
933#define GET_TSC_CTL(adr) get_tsc_mode((adr))
934#define SET_TSC_CTL(val) set_tsc_mode((val))
935
936extern int get_tsc_mode(unsigned long adr);
937extern int set_tsc_mode(unsigned int val);
938
Andreas Herrmann6a812692009-09-16 11:33:40 +0200939extern int amd_get_nb_id(int cpu);
940
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +0200941struct aperfmperf {
942 u64 aperf, mperf;
943};
944
945static inline void get_aperfmperf(struct aperfmperf *am)
946{
947 WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
948
949 rdmsrl(MSR_IA32_APERF, am->aperf);
950 rdmsrl(MSR_IA32_MPERF, am->mperf);
951}
952
953#define APERFMPERF_SHIFT 10
954
955static inline
956unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
957 struct aperfmperf *new)
958{
959 u64 aperf = new->aperf - old->aperf;
960 u64 mperf = new->mperf - old->mperf;
961 unsigned long ratio = aperf;
962
963 mperf >>= APERFMPERF_SHIFT;
964 if (mperf)
965 ratio = div64_u64(aperf, mperf);
966
967 return ratio;
968}
969
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200970/*
971 * AMD errata checking
972 */
973#ifdef CONFIG_CPU_SUP_AMD
Hans Rosenfeld1be85a62010-07-28 19:09:32 +0200974extern const int amd_erratum_383[];
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200975extern const int amd_erratum_400[];
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200976extern bool cpu_has_amd_erratum(const int *);
977
978#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
979#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
980#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
981 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
982#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
983#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
984#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
985
986#else
987#define cpu_has_amd_erratum(x) (false)
988#endif /* CONFIG_CPU_SUP_AMD */
989
David Howellsf05e7982012-03-28 18:11:12 +0100990extern unsigned long arch_align_stack(unsigned long sp);
991extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
992
993void default_idle(void);
994bool set_pm_idle_to_default(void);
995
996void stop_this_cpu(void *dummy);
997
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700998#endif /* _ASM_X86_PROCESSOR_H */