blob: 374c987038ac112c728bfe298e840ea64dbc9c56 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
40#include <plat/sram.h>
41#include <plat/clock.h>
42
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
53 DISPC_IRQ_OCP_ERR | \
54 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
55 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
56 DISPC_IRQ_SYNC_LOST | \
57 DISPC_IRQ_SYNC_LOST_DIGIT)
58
59#define DISPC_MAX_NR_ISRS 8
60
61struct omap_dispc_isr_data {
62 omap_dispc_isr_t isr;
63 void *arg;
64 u32 mask;
65};
66
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030067enum omap_burst_size {
68 BURST_SIZE_X2 = 0,
69 BURST_SIZE_X4 = 1,
70 BURST_SIZE_X8 = 2,
71};
72
Tomi Valkeinen80c39712009-11-12 11:41:42 +020073#define REG_GET(idx, start, end) \
74 FLD_GET(dispc_read_reg(idx), start, end)
75
76#define REG_FLD_MOD(idx, val, start, end) \
77 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
78
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020079struct dispc_irq_stats {
80 unsigned long last_reset;
81 unsigned irq_count;
82 unsigned irqs[32];
83};
84
Tomi Valkeinen80c39712009-11-12 11:41:42 +020085static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000086 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020087 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030088
89 int ctx_loss_cnt;
90
archit tanejaaffe3602011-02-23 08:41:03 +000091 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030092 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020093
Archit Tanejae13a1382011-08-05 19:06:04 +053094 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020095
96 spinlock_t irq_lock;
97 u32 irq_error_mask;
98 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
99 u32 error_irqs;
100 struct work_struct error_work;
101
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300102 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200103 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200104
105#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
106 spinlock_t irq_stats_lock;
107 struct dispc_irq_stats irq_stats;
108#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109} dispc;
110
Amber Jain0d66cbb2011-05-19 19:47:54 +0530111enum omap_color_component {
112 /* used for all color formats for OMAP3 and earlier
113 * and for RGB and Y color component on OMAP4
114 */
115 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
116 /* used for UV component for
117 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
118 * color formats on OMAP4
119 */
120 DISPC_COLOR_COMPONENT_UV = 1 << 1,
121};
122
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200123static void _omap_dispc_set_irqs(void);
124
Archit Taneja55978cc2011-05-06 11:45:51 +0530125static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126{
Archit Taneja55978cc2011-05-06 11:45:51 +0530127 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200128}
129
Archit Taneja55978cc2011-05-06 11:45:51 +0530130static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131{
Archit Taneja55978cc2011-05-06 11:45:51 +0530132 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200133}
134
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300135static int dispc_get_ctx_loss_count(void)
136{
137 struct device *dev = &dispc.pdev->dev;
138 struct omap_display_platform_data *pdata = dev->platform_data;
139 struct omap_dss_board_info *board_data = pdata->board_data;
140 int cnt;
141
142 if (!board_data->get_context_loss_count)
143 return -ENOENT;
144
145 cnt = board_data->get_context_loss_count(dev);
146
147 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
148
149 return cnt;
150}
151
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200152#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530153 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200154#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530155 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200156
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300157static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200158{
Archit Tanejac6104b82011-08-05 19:06:02 +0530159 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200160
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300161 DSSDBG("dispc_save_context\n");
162
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200163 SR(IRQENABLE);
164 SR(CONTROL);
165 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200166 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530167 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
168 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300169 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000170 if (dss_has_feature(FEAT_MGR_LCD2)) {
171 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000172 SR(CONFIG2);
173 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200174
Archit Tanejac6104b82011-08-05 19:06:02 +0530175 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
176 SR(DEFAULT_COLOR(i));
177 SR(TRANS_COLOR(i));
178 SR(SIZE_MGR(i));
179 if (i == OMAP_DSS_CHANNEL_DIGIT)
180 continue;
181 SR(TIMING_H(i));
182 SR(TIMING_V(i));
183 SR(POL_FREQ(i));
184 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200185
Archit Tanejac6104b82011-08-05 19:06:02 +0530186 SR(DATA_CYCLE1(i));
187 SR(DATA_CYCLE2(i));
188 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200189
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300190 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530191 SR(CPR_COEF_R(i));
192 SR(CPR_COEF_G(i));
193 SR(CPR_COEF_B(i));
194 }
195 }
196
197 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
198 SR(OVL_BA0(i));
199 SR(OVL_BA1(i));
200 SR(OVL_POSITION(i));
201 SR(OVL_SIZE(i));
202 SR(OVL_ATTRIBUTES(i));
203 SR(OVL_FIFO_THRESHOLD(i));
204 SR(OVL_ROW_INC(i));
205 SR(OVL_PIXEL_INC(i));
206 if (dss_has_feature(FEAT_PRELOAD))
207 SR(OVL_PRELOAD(i));
208 if (i == OMAP_DSS_GFX) {
209 SR(OVL_WINDOW_SKIP(i));
210 SR(OVL_TABLE_BA(i));
211 continue;
212 }
213 SR(OVL_FIR(i));
214 SR(OVL_PICTURE_SIZE(i));
215 SR(OVL_ACCU0(i));
216 SR(OVL_ACCU1(i));
217
218 for (j = 0; j < 8; j++)
219 SR(OVL_FIR_COEF_H(i, j));
220
221 for (j = 0; j < 8; j++)
222 SR(OVL_FIR_COEF_HV(i, j));
223
224 for (j = 0; j < 5; j++)
225 SR(OVL_CONV_COEF(i, j));
226
227 if (dss_has_feature(FEAT_FIR_COEF_V)) {
228 for (j = 0; j < 8; j++)
229 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300230 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000231
Archit Tanejac6104b82011-08-05 19:06:02 +0530232 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
233 SR(OVL_BA0_UV(i));
234 SR(OVL_BA1_UV(i));
235 SR(OVL_FIR2(i));
236 SR(OVL_ACCU2_0(i));
237 SR(OVL_ACCU2_1(i));
238
239 for (j = 0; j < 8; j++)
240 SR(OVL_FIR_COEF_H2(i, j));
241
242 for (j = 0; j < 8; j++)
243 SR(OVL_FIR_COEF_HV2(i, j));
244
245 for (j = 0; j < 8; j++)
246 SR(OVL_FIR_COEF_V2(i, j));
247 }
248 if (dss_has_feature(FEAT_ATTR2))
249 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000250 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600252 if (dss_has_feature(FEAT_CORE_CLK_DIV))
253 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300254
255 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
256 dispc.ctx_valid = true;
257
258 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259}
260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262{
Archit Tanejac6104b82011-08-05 19:06:02 +0530263 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300264
265 DSSDBG("dispc_restore_context\n");
266
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300267 if (!dispc.ctx_valid)
268 return;
269
270 ctx = dispc_get_ctx_loss_count();
271
272 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
273 return;
274
275 DSSDBG("ctx_loss_count: saved %d, current %d\n",
276 dispc.ctx_loss_cnt, ctx);
277
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200278 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 /*RR(CONTROL);*/
280 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530282 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
283 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300284 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530285 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000286 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200287
Archit Tanejac6104b82011-08-05 19:06:02 +0530288 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
289 RR(DEFAULT_COLOR(i));
290 RR(TRANS_COLOR(i));
291 RR(SIZE_MGR(i));
292 if (i == OMAP_DSS_CHANNEL_DIGIT)
293 continue;
294 RR(TIMING_H(i));
295 RR(TIMING_V(i));
296 RR(POL_FREQ(i));
297 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530298
Archit Tanejac6104b82011-08-05 19:06:02 +0530299 RR(DATA_CYCLE1(i));
300 RR(DATA_CYCLE2(i));
301 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000302
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300303 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530304 RR(CPR_COEF_R(i));
305 RR(CPR_COEF_G(i));
306 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200309
Archit Tanejac6104b82011-08-05 19:06:02 +0530310 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
311 RR(OVL_BA0(i));
312 RR(OVL_BA1(i));
313 RR(OVL_POSITION(i));
314 RR(OVL_SIZE(i));
315 RR(OVL_ATTRIBUTES(i));
316 RR(OVL_FIFO_THRESHOLD(i));
317 RR(OVL_ROW_INC(i));
318 RR(OVL_PIXEL_INC(i));
319 if (dss_has_feature(FEAT_PRELOAD))
320 RR(OVL_PRELOAD(i));
321 if (i == OMAP_DSS_GFX) {
322 RR(OVL_WINDOW_SKIP(i));
323 RR(OVL_TABLE_BA(i));
324 continue;
325 }
326 RR(OVL_FIR(i));
327 RR(OVL_PICTURE_SIZE(i));
328 RR(OVL_ACCU0(i));
329 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200330
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 for (j = 0; j < 8; j++)
332 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200333
Archit Tanejac6104b82011-08-05 19:06:02 +0530334 for (j = 0; j < 8; j++)
335 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200336
Archit Tanejac6104b82011-08-05 19:06:02 +0530337 for (j = 0; j < 5; j++)
338 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200339
Archit Tanejac6104b82011-08-05 19:06:02 +0530340 if (dss_has_feature(FEAT_FIR_COEF_V)) {
341 for (j = 0; j < 8; j++)
342 RR(OVL_FIR_COEF_V(i, j));
343 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200344
Archit Tanejac6104b82011-08-05 19:06:02 +0530345 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
346 RR(OVL_BA0_UV(i));
347 RR(OVL_BA1_UV(i));
348 RR(OVL_FIR2(i));
349 RR(OVL_ACCU2_0(i));
350 RR(OVL_ACCU2_1(i));
351
352 for (j = 0; j < 8; j++)
353 RR(OVL_FIR_COEF_H2(i, j));
354
355 for (j = 0; j < 8; j++)
356 RR(OVL_FIR_COEF_HV2(i, j));
357
358 for (j = 0; j < 8; j++)
359 RR(OVL_FIR_COEF_V2(i, j));
360 }
361 if (dss_has_feature(FEAT_ATTR2))
362 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300363 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600365 if (dss_has_feature(FEAT_CORE_CLK_DIV))
366 RR(DIVISOR);
367
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368 /* enable last, because LCD & DIGIT enable are here */
369 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000370 if (dss_has_feature(FEAT_MGR_LCD2))
371 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200372 /* clear spurious SYNC_LOST_DIGIT interrupts */
373 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
374
375 /*
376 * enable last so IRQs won't trigger before
377 * the context is fully restored
378 */
379 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300380
381 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382}
383
384#undef SR
385#undef RR
386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387int dispc_runtime_get(void)
388{
389 int r;
390
391 DSSDBG("dispc_runtime_get\n");
392
393 r = pm_runtime_get_sync(&dispc.pdev->dev);
394 WARN_ON(r < 0);
395 return r < 0 ? r : 0;
396}
397
398void dispc_runtime_put(void)
399{
400 int r;
401
402 DSSDBG("dispc_runtime_put\n");
403
404 r = pm_runtime_put(&dispc.pdev->dev);
405 WARN_ON(r < 0);
406}
407
Archit Tanejadac57a02011-09-08 12:30:19 +0530408static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
409{
410 if (channel == OMAP_DSS_CHANNEL_LCD ||
411 channel == OMAP_DSS_CHANNEL_LCD2)
412 return true;
413 else
414 return false;
415}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300416
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530417static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
418{
419 struct omap_overlay_manager *mgr =
420 omap_dss_get_overlay_manager(channel);
421
422 return mgr ? mgr->device : NULL;
423}
424
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200425u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
426{
427 switch (channel) {
428 case OMAP_DSS_CHANNEL_LCD:
429 return DISPC_IRQ_VSYNC;
430 case OMAP_DSS_CHANNEL_LCD2:
431 return DISPC_IRQ_VSYNC2;
432 case OMAP_DSS_CHANNEL_DIGIT:
433 return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
434 default:
435 BUG();
436 }
437}
438
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200439u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
440{
441 switch (channel) {
442 case OMAP_DSS_CHANNEL_LCD:
443 return DISPC_IRQ_FRAMEDONE;
444 case OMAP_DSS_CHANNEL_LCD2:
445 return DISPC_IRQ_FRAMEDONE2;
446 case OMAP_DSS_CHANNEL_DIGIT:
447 return 0;
448 default:
449 BUG();
450 }
451}
452
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300453bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454{
455 int bit;
456
Archit Tanejadac57a02011-09-08 12:30:19 +0530457 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458 bit = 5; /* GOLCD */
459 else
460 bit = 6; /* GODIGIT */
461
Sumit Semwal2a205f32010-12-02 11:27:12 +0000462 if (channel == OMAP_DSS_CHANNEL_LCD2)
463 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
464 else
465 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466}
467
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300468void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469{
470 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000471 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejadac57a02011-09-08 12:30:19 +0530473 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474 bit = 0; /* LCDENABLE */
475 else
476 bit = 1; /* DIGITALENABLE */
477
478 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000479 if (channel == OMAP_DSS_CHANNEL_LCD2)
480 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
481 else
482 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
483
484 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300485 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486
Archit Tanejadac57a02011-09-08 12:30:19 +0530487 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488 bit = 5; /* GOLCD */
489 else
490 bit = 6; /* GODIGIT */
491
Sumit Semwal2a205f32010-12-02 11:27:12 +0000492 if (channel == OMAP_DSS_CHANNEL_LCD2)
493 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
494 else
495 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
496
497 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200498 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300499 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500 }
501
Sumit Semwal2a205f32010-12-02 11:27:12 +0000502 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
503 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200504
Sumit Semwal2a205f32010-12-02 11:27:12 +0000505 if (channel == OMAP_DSS_CHANNEL_LCD2)
506 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
507 else
508 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200509}
510
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300511static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200512{
Archit Taneja9b372c22011-05-06 11:45:49 +0530513 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200514}
515
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300516static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517{
Archit Taneja9b372c22011-05-06 11:45:49 +0530518 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200519}
520
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300521static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200522{
Archit Taneja9b372c22011-05-06 11:45:49 +0530523 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200524}
525
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300526static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530527{
528 BUG_ON(plane == OMAP_DSS_GFX);
529
530 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
531}
532
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300533static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
534 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530535{
536 BUG_ON(plane == OMAP_DSS_GFX);
537
538 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
539}
540
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300541static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530542{
543 BUG_ON(plane == OMAP_DSS_GFX);
544
545 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
546}
547
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530548static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
549 int fir_vinc, int five_taps,
550 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530552 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553 int i;
554
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530555 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
556 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557
558 for (i = 0; i < 8; i++) {
559 u32 h, hv;
560
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530561 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
562 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
563 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
564 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
565 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
566 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
567 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
568 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569
Amber Jain0d66cbb2011-05-19 19:47:54 +0530570 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571 dispc_ovl_write_firh_reg(plane, i, h);
572 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530573 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300574 dispc_ovl_write_firh2_reg(plane, i, h);
575 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530576 }
577
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578 }
579
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200580 if (five_taps) {
581 for (i = 0; i < 8; i++) {
582 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530583 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
584 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530585 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300586 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530587 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200589 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590 }
591}
592
593static void _dispc_setup_color_conv_coef(void)
594{
Archit Tanejaac01c292011-08-05 19:06:03 +0530595 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596 const struct color_conv_coef {
597 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
598 int full_range;
599 } ctbl_bt601_5 = {
600 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
601 };
602
603 const struct color_conv_coef *ct;
604
605#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
606
607 ct = &ctbl_bt601_5;
608
Archit Tanejaac01c292011-08-05 19:06:03 +0530609 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
610 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
611 CVAL(ct->rcr, ct->ry));
612 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
613 CVAL(ct->gy, ct->rcb));
614 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
615 CVAL(ct->gcb, ct->gcr));
616 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
617 CVAL(ct->bcr, ct->by));
618 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
619 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620
Archit Tanejaac01c292011-08-05 19:06:03 +0530621 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
622 11, 11);
623 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
625#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626}
627
628
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630{
Archit Taneja9b372c22011-05-06 11:45:49 +0530631 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635{
Archit Taneja9b372c22011-05-06 11:45:49 +0530636 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637}
638
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300639static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530640{
641 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
642}
643
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300644static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530645{
646 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
647}
648
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300649static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530652
653 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654}
655
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300656static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530659
660 if (plane == OMAP_DSS_GFX)
661 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
662 else
663 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200664}
665
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667{
668 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200669
670 BUG_ON(plane == OMAP_DSS_GFX);
671
672 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530673
674 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675}
676
Archit Taneja54128702011-09-08 11:29:17 +0530677static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
678{
679 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
680
681 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
682 return;
683
684 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
685}
686
687static void dispc_ovl_enable_zorder_planes(void)
688{
689 int i;
690
691 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
692 return;
693
694 for (i = 0; i < dss_feat_get_num_ovls(); i++)
695 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
696}
697
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300698static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100699{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300700 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100701
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300702 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100703 return;
704
Archit Taneja9b372c22011-05-06 11:45:49 +0530705 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100706}
707
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300708static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530710 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300711 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300712 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300713
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300714 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100715 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530716
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300717 shift = shifts[plane];
718 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719}
720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724}
725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300726static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
Archit Taneja9b372c22011-05-06 11:45:49 +0530728 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732 enum omap_color_mode color_mode)
733{
734 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530735 if (plane != OMAP_DSS_GFX) {
736 switch (color_mode) {
737 case OMAP_DSS_COLOR_NV12:
738 m = 0x0; break;
739 case OMAP_DSS_COLOR_RGB12U:
740 m = 0x1; break;
741 case OMAP_DSS_COLOR_RGBA16:
742 m = 0x2; break;
743 case OMAP_DSS_COLOR_RGBX16:
744 m = 0x4; break;
745 case OMAP_DSS_COLOR_ARGB16:
746 m = 0x5; break;
747 case OMAP_DSS_COLOR_RGB16:
748 m = 0x6; break;
749 case OMAP_DSS_COLOR_ARGB16_1555:
750 m = 0x7; break;
751 case OMAP_DSS_COLOR_RGB24U:
752 m = 0x8; break;
753 case OMAP_DSS_COLOR_RGB24P:
754 m = 0x9; break;
755 case OMAP_DSS_COLOR_YUV2:
756 m = 0xa; break;
757 case OMAP_DSS_COLOR_UYVY:
758 m = 0xb; break;
759 case OMAP_DSS_COLOR_ARGB32:
760 m = 0xc; break;
761 case OMAP_DSS_COLOR_RGBA32:
762 m = 0xd; break;
763 case OMAP_DSS_COLOR_RGBX32:
764 m = 0xe; break;
765 case OMAP_DSS_COLOR_XRGB16_1555:
766 m = 0xf; break;
767 default:
768 BUG(); break;
769 }
770 } else {
771 switch (color_mode) {
772 case OMAP_DSS_COLOR_CLUT1:
773 m = 0x0; break;
774 case OMAP_DSS_COLOR_CLUT2:
775 m = 0x1; break;
776 case OMAP_DSS_COLOR_CLUT4:
777 m = 0x2; break;
778 case OMAP_DSS_COLOR_CLUT8:
779 m = 0x3; break;
780 case OMAP_DSS_COLOR_RGB12U:
781 m = 0x4; break;
782 case OMAP_DSS_COLOR_ARGB16:
783 m = 0x5; break;
784 case OMAP_DSS_COLOR_RGB16:
785 m = 0x6; break;
786 case OMAP_DSS_COLOR_ARGB16_1555:
787 m = 0x7; break;
788 case OMAP_DSS_COLOR_RGB24U:
789 m = 0x8; break;
790 case OMAP_DSS_COLOR_RGB24P:
791 m = 0x9; break;
792 case OMAP_DSS_COLOR_YUV2:
793 m = 0xa; break;
794 case OMAP_DSS_COLOR_UYVY:
795 m = 0xb; break;
796 case OMAP_DSS_COLOR_ARGB32:
797 m = 0xc; break;
798 case OMAP_DSS_COLOR_RGBA32:
799 m = 0xd; break;
800 case OMAP_DSS_COLOR_RGBX32:
801 m = 0xe; break;
802 case OMAP_DSS_COLOR_XRGB16_1555:
803 m = 0xf; break;
804 default:
805 BUG(); break;
806 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200807 }
808
Archit Taneja9b372c22011-05-06 11:45:49 +0530809 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200810}
811
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300812void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200813{
814 int shift;
815 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000816 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200817
818 switch (plane) {
819 case OMAP_DSS_GFX:
820 shift = 8;
821 break;
822 case OMAP_DSS_VIDEO1:
823 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530824 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825 shift = 16;
826 break;
827 default:
828 BUG();
829 return;
830 }
831
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000833 if (dss_has_feature(FEAT_MGR_LCD2)) {
834 switch (channel) {
835 case OMAP_DSS_CHANNEL_LCD:
836 chan = 0;
837 chan2 = 0;
838 break;
839 case OMAP_DSS_CHANNEL_DIGIT:
840 chan = 1;
841 chan2 = 0;
842 break;
843 case OMAP_DSS_CHANNEL_LCD2:
844 chan = 0;
845 chan2 = 1;
846 break;
847 default:
848 BUG();
849 }
850
851 val = FLD_MOD(val, chan, shift, shift);
852 val = FLD_MOD(val, chan2, 31, 30);
853 } else {
854 val = FLD_MOD(val, channel, shift, shift);
855 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530856 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200857}
858
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200859static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
860{
861 int shift;
862 u32 val;
863 enum omap_channel channel;
864
865 switch (plane) {
866 case OMAP_DSS_GFX:
867 shift = 8;
868 break;
869 case OMAP_DSS_VIDEO1:
870 case OMAP_DSS_VIDEO2:
871 case OMAP_DSS_VIDEO3:
872 shift = 16;
873 break;
874 default:
875 BUG();
876 }
877
878 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
879
880 if (dss_has_feature(FEAT_MGR_LCD2)) {
881 if (FLD_GET(val, 31, 30) == 0)
882 channel = FLD_GET(val, shift, shift);
883 else
884 channel = OMAP_DSS_CHANNEL_LCD2;
885 } else {
886 channel = FLD_GET(val, shift, shift);
887 }
888
889 return channel;
890}
891
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300892static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893 enum omap_burst_size burst_size)
894{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530895 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200896 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200897
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300898 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300899 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900}
901
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300902static void dispc_configure_burst_sizes(void)
903{
904 int i;
905 const int burst_size = BURST_SIZE_X8;
906
907 /* Configure burst size always to maximum size */
908 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300909 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300910}
911
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200912static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300913{
914 unsigned unit = dss_feat_get_burst_size_unit();
915 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
916 return unit * 8;
917}
918
Mythri P Kd3862612011-03-11 18:02:49 +0530919void dispc_enable_gamma_table(bool enable)
920{
921 /*
922 * This is partially implemented to support only disabling of
923 * the gamma table.
924 */
925 if (enable) {
926 DSSWARN("Gamma table enabling for TV not yet supported");
927 return;
928 }
929
930 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
931}
932
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200933static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300934{
935 u16 reg;
936
937 if (channel == OMAP_DSS_CHANNEL_LCD)
938 reg = DISPC_CONFIG;
939 else if (channel == OMAP_DSS_CHANNEL_LCD2)
940 reg = DISPC_CONFIG2;
941 else
942 return;
943
944 REG_FLD_MOD(reg, enable, 15, 15);
945}
946
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200947static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300948 struct omap_dss_cpr_coefs *coefs)
949{
950 u32 coef_r, coef_g, coef_b;
951
Archit Tanejadac57a02011-09-08 12:30:19 +0530952 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300953 return;
954
955 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
956 FLD_VAL(coefs->rb, 9, 0);
957 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
958 FLD_VAL(coefs->gb, 9, 0);
959 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
960 FLD_VAL(coefs->bb, 9, 0);
961
962 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
963 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
964 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
965}
966
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300967static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200968{
969 u32 val;
970
971 BUG_ON(plane == OMAP_DSS_GFX);
972
Archit Taneja9b372c22011-05-06 11:45:49 +0530973 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200974 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530975 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200976}
977
Archit Tanejac3d925292011-09-14 11:52:54 +0530978static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200979{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530980 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300981 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300983 shift = shifts[plane];
984 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200985}
986
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300987void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988{
989 u32 val;
990 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
991 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530992 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200993}
994
995void dispc_set_digit_size(u16 width, u16 height)
996{
997 u32 val;
998 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
999 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301000 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001}
1002
1003static void dispc_read_plane_fifo_sizes(void)
1004{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001005 u32 size;
1006 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301007 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001008 u32 unit;
1009
1010 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011
Archit Tanejaa0acb552010-09-15 19:20:00 +05301012 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013
Archit Tanejae13a1382011-08-05 19:06:04 +05301014 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001015 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1016 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017 dispc.fifo_size[plane] = size;
1018 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001019}
1020
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001021static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001022{
1023 return dispc.fifo_size[plane];
1024}
1025
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001026void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001027{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301028 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001029 u32 unit;
1030
1031 unit = dss_feat_get_buffer_size_unit();
1032
1033 WARN_ON(low % unit != 0);
1034 WARN_ON(high % unit != 0);
1035
1036 low /= unit;
1037 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301038
Archit Taneja9b372c22011-05-06 11:45:49 +05301039 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1040 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1041
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001042 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301044 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001045 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301046 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001047 hi_start, hi_end) * unit,
1048 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001049
Archit Taneja9b372c22011-05-06 11:45:49 +05301050 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301051 FLD_VAL(high, hi_start, hi_end) |
1052 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053}
1054
1055void dispc_enable_fifomerge(bool enable)
1056{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001057 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1058 WARN_ON(enable);
1059 return;
1060 }
1061
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1063 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001064}
1065
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001066void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1067 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
1068{
1069 /*
1070 * All sizes are in bytes. Both the buffer and burst are made of
1071 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1072 */
1073
1074 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001075 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1076 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001077
1078 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001079 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001080
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001081 if (use_fifomerge) {
1082 total_fifo_size = 0;
1083 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1084 total_fifo_size += dispc_ovl_get_fifo_size(i);
1085 } else {
1086 total_fifo_size = ovl_fifo_size;
1087 }
1088
1089 /*
1090 * We use the same low threshold for both fifomerge and non-fifomerge
1091 * cases, but for fifomerge we calculate the high threshold using the
1092 * combined fifo size
1093 */
1094
1095 if (dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1096 *fifo_low = ovl_fifo_size - burst_size * 2;
1097 *fifo_high = total_fifo_size - burst_size;
1098 } else {
1099 *fifo_low = ovl_fifo_size - burst_size;
1100 *fifo_high = total_fifo_size - buf_unit;
1101 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001102}
1103
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001104static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301105 int hinc, int vinc,
1106 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107{
1108 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109
Amber Jain0d66cbb2011-05-19 19:47:54 +05301110 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1111 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301112
Amber Jain0d66cbb2011-05-19 19:47:54 +05301113 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1114 &hinc_start, &hinc_end);
1115 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1116 &vinc_start, &vinc_end);
1117 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1118 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301119
Amber Jain0d66cbb2011-05-19 19:47:54 +05301120 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1121 } else {
1122 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1123 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1124 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125}
1126
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001127static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001128{
1129 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301130 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131
Archit Taneja87a74842011-03-02 11:19:50 +05301132 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1133 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1134
1135 val = FLD_VAL(vaccu, vert_start, vert_end) |
1136 FLD_VAL(haccu, hor_start, hor_end);
1137
Archit Taneja9b372c22011-05-06 11:45:49 +05301138 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139}
1140
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001141static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001142{
1143 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301144 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145
Archit Taneja87a74842011-03-02 11:19:50 +05301146 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1147 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1148
1149 val = FLD_VAL(vaccu, vert_start, vert_end) |
1150 FLD_VAL(haccu, hor_start, hor_end);
1151
Archit Taneja9b372c22011-05-06 11:45:49 +05301152 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001153}
1154
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001155static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1156 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301157{
1158 u32 val;
1159
1160 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1161 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1162}
1163
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001164static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1165 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301166{
1167 u32 val;
1168
1169 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1170 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1171}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001173static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001174 u16 orig_width, u16 orig_height,
1175 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301176 bool five_taps, u8 rotation,
1177 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001178{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301179 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180
Amber Jained14a3c2011-05-19 19:47:51 +05301181 fir_hinc = 1024 * orig_width / out_width;
1182 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001183
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301184 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1185 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001186 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301187}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001188
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001189static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301190 u16 orig_width, u16 orig_height,
1191 u16 out_width, u16 out_height,
1192 bool ilace, bool five_taps,
1193 bool fieldmode, enum omap_color_mode color_mode,
1194 u8 rotation)
1195{
1196 int accu0 = 0;
1197 int accu1 = 0;
1198 u32 l;
1199
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001200 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301201 out_width, out_height, five_taps,
1202 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301203 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001204
Archit Taneja87a74842011-03-02 11:19:50 +05301205 /* RESIZEENABLE and VERTICALTAPS */
1206 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301207 l |= (orig_width != out_width) ? (1 << 5) : 0;
1208 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001209 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301210
1211 /* VRESIZECONF and HRESIZECONF */
1212 if (dss_has_feature(FEAT_RESIZECONF)) {
1213 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301214 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1215 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301216 }
1217
1218 /* LINEBUFFERSPLIT */
1219 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1220 l &= ~(0x1 << 22);
1221 l |= five_taps ? (1 << 22) : 0;
1222 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001223
Archit Taneja9b372c22011-05-06 11:45:49 +05301224 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001225
1226 /*
1227 * field 0 = even field = bottom field
1228 * field 1 = odd field = top field
1229 */
1230 if (ilace && !fieldmode) {
1231 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301232 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001233 if (accu0 >= 1024/2) {
1234 accu1 = 1024/2;
1235 accu0 -= accu1;
1236 }
1237 }
1238
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001239 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1240 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001241}
1242
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001243static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301244 u16 orig_width, u16 orig_height,
1245 u16 out_width, u16 out_height,
1246 bool ilace, bool five_taps,
1247 bool fieldmode, enum omap_color_mode color_mode,
1248 u8 rotation)
1249{
1250 int scale_x = out_width != orig_width;
1251 int scale_y = out_height != orig_height;
1252
1253 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1254 return;
1255 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1256 color_mode != OMAP_DSS_COLOR_UYVY &&
1257 color_mode != OMAP_DSS_COLOR_NV12)) {
1258 /* reset chroma resampling for RGB formats */
1259 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1260 return;
1261 }
1262 switch (color_mode) {
1263 case OMAP_DSS_COLOR_NV12:
1264 /* UV is subsampled by 2 vertically*/
1265 orig_height >>= 1;
1266 /* UV is subsampled by 2 horz.*/
1267 orig_width >>= 1;
1268 break;
1269 case OMAP_DSS_COLOR_YUV2:
1270 case OMAP_DSS_COLOR_UYVY:
1271 /*For YUV422 with 90/270 rotation,
1272 *we don't upsample chroma
1273 */
1274 if (rotation == OMAP_DSS_ROT_0 ||
1275 rotation == OMAP_DSS_ROT_180)
1276 /* UV is subsampled by 2 hrz*/
1277 orig_width >>= 1;
1278 /* must use FIR for YUV422 if rotated */
1279 if (rotation != OMAP_DSS_ROT_0)
1280 scale_x = scale_y = true;
1281 break;
1282 default:
1283 BUG();
1284 }
1285
1286 if (out_width != orig_width)
1287 scale_x = true;
1288 if (out_height != orig_height)
1289 scale_y = true;
1290
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001291 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301292 out_width, out_height, five_taps,
1293 rotation, DISPC_COLOR_COMPONENT_UV);
1294
1295 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1296 (scale_x || scale_y) ? 1 : 0, 8, 8);
1297 /* set H scaling */
1298 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1299 /* set V scaling */
1300 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1301
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001302 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1303 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301304}
1305
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001306static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301307 u16 orig_width, u16 orig_height,
1308 u16 out_width, u16 out_height,
1309 bool ilace, bool five_taps,
1310 bool fieldmode, enum omap_color_mode color_mode,
1311 u8 rotation)
1312{
1313 BUG_ON(plane == OMAP_DSS_GFX);
1314
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001315 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301316 orig_width, orig_height,
1317 out_width, out_height,
1318 ilace, five_taps,
1319 fieldmode, color_mode,
1320 rotation);
1321
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001322 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301323 orig_width, orig_height,
1324 out_width, out_height,
1325 ilace, five_taps,
1326 fieldmode, color_mode,
1327 rotation);
1328}
1329
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001330static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331 bool mirroring, enum omap_color_mode color_mode)
1332{
Archit Taneja87a74842011-03-02 11:19:50 +05301333 bool row_repeat = false;
1334 int vidrot = 0;
1335
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001336 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1337 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001338
1339 if (mirroring) {
1340 switch (rotation) {
1341 case OMAP_DSS_ROT_0:
1342 vidrot = 2;
1343 break;
1344 case OMAP_DSS_ROT_90:
1345 vidrot = 1;
1346 break;
1347 case OMAP_DSS_ROT_180:
1348 vidrot = 0;
1349 break;
1350 case OMAP_DSS_ROT_270:
1351 vidrot = 3;
1352 break;
1353 }
1354 } else {
1355 switch (rotation) {
1356 case OMAP_DSS_ROT_0:
1357 vidrot = 0;
1358 break;
1359 case OMAP_DSS_ROT_90:
1360 vidrot = 1;
1361 break;
1362 case OMAP_DSS_ROT_180:
1363 vidrot = 2;
1364 break;
1365 case OMAP_DSS_ROT_270:
1366 vidrot = 3;
1367 break;
1368 }
1369 }
1370
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001371 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301372 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001373 else
Archit Taneja87a74842011-03-02 11:19:50 +05301374 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001375 }
Archit Taneja87a74842011-03-02 11:19:50 +05301376
Archit Taneja9b372c22011-05-06 11:45:49 +05301377 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301378 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301379 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1380 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001381}
1382
1383static int color_mode_to_bpp(enum omap_color_mode color_mode)
1384{
1385 switch (color_mode) {
1386 case OMAP_DSS_COLOR_CLUT1:
1387 return 1;
1388 case OMAP_DSS_COLOR_CLUT2:
1389 return 2;
1390 case OMAP_DSS_COLOR_CLUT4:
1391 return 4;
1392 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301393 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001394 return 8;
1395 case OMAP_DSS_COLOR_RGB12U:
1396 case OMAP_DSS_COLOR_RGB16:
1397 case OMAP_DSS_COLOR_ARGB16:
1398 case OMAP_DSS_COLOR_YUV2:
1399 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301400 case OMAP_DSS_COLOR_RGBA16:
1401 case OMAP_DSS_COLOR_RGBX16:
1402 case OMAP_DSS_COLOR_ARGB16_1555:
1403 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001404 return 16;
1405 case OMAP_DSS_COLOR_RGB24P:
1406 return 24;
1407 case OMAP_DSS_COLOR_RGB24U:
1408 case OMAP_DSS_COLOR_ARGB32:
1409 case OMAP_DSS_COLOR_RGBA32:
1410 case OMAP_DSS_COLOR_RGBX32:
1411 return 32;
1412 default:
1413 BUG();
1414 }
1415}
1416
1417static s32 pixinc(int pixels, u8 ps)
1418{
1419 if (pixels == 1)
1420 return 1;
1421 else if (pixels > 1)
1422 return 1 + (pixels - 1) * ps;
1423 else if (pixels < 0)
1424 return 1 - (-pixels + 1) * ps;
1425 else
1426 BUG();
1427}
1428
1429static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1430 u16 screen_width,
1431 u16 width, u16 height,
1432 enum omap_color_mode color_mode, bool fieldmode,
1433 unsigned int field_offset,
1434 unsigned *offset0, unsigned *offset1,
1435 s32 *row_inc, s32 *pix_inc)
1436{
1437 u8 ps;
1438
1439 /* FIXME CLUT formats */
1440 switch (color_mode) {
1441 case OMAP_DSS_COLOR_CLUT1:
1442 case OMAP_DSS_COLOR_CLUT2:
1443 case OMAP_DSS_COLOR_CLUT4:
1444 case OMAP_DSS_COLOR_CLUT8:
1445 BUG();
1446 return;
1447 case OMAP_DSS_COLOR_YUV2:
1448 case OMAP_DSS_COLOR_UYVY:
1449 ps = 4;
1450 break;
1451 default:
1452 ps = color_mode_to_bpp(color_mode) / 8;
1453 break;
1454 }
1455
1456 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1457 width, height);
1458
1459 /*
1460 * field 0 = even field = bottom field
1461 * field 1 = odd field = top field
1462 */
1463 switch (rotation + mirror * 4) {
1464 case OMAP_DSS_ROT_0:
1465 case OMAP_DSS_ROT_180:
1466 /*
1467 * If the pixel format is YUV or UYVY divide the width
1468 * of the image by 2 for 0 and 180 degree rotation.
1469 */
1470 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1471 color_mode == OMAP_DSS_COLOR_UYVY)
1472 width = width >> 1;
1473 case OMAP_DSS_ROT_90:
1474 case OMAP_DSS_ROT_270:
1475 *offset1 = 0;
1476 if (field_offset)
1477 *offset0 = field_offset * screen_width * ps;
1478 else
1479 *offset0 = 0;
1480
1481 *row_inc = pixinc(1 + (screen_width - width) +
1482 (fieldmode ? screen_width : 0),
1483 ps);
1484 *pix_inc = pixinc(1, ps);
1485 break;
1486
1487 case OMAP_DSS_ROT_0 + 4:
1488 case OMAP_DSS_ROT_180 + 4:
1489 /* If the pixel format is YUV or UYVY divide the width
1490 * of the image by 2 for 0 degree and 180 degree
1491 */
1492 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1493 color_mode == OMAP_DSS_COLOR_UYVY)
1494 width = width >> 1;
1495 case OMAP_DSS_ROT_90 + 4:
1496 case OMAP_DSS_ROT_270 + 4:
1497 *offset1 = 0;
1498 if (field_offset)
1499 *offset0 = field_offset * screen_width * ps;
1500 else
1501 *offset0 = 0;
1502 *row_inc = pixinc(1 - (screen_width + width) -
1503 (fieldmode ? screen_width : 0),
1504 ps);
1505 *pix_inc = pixinc(1, ps);
1506 break;
1507
1508 default:
1509 BUG();
1510 }
1511}
1512
1513static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1514 u16 screen_width,
1515 u16 width, u16 height,
1516 enum omap_color_mode color_mode, bool fieldmode,
1517 unsigned int field_offset,
1518 unsigned *offset0, unsigned *offset1,
1519 s32 *row_inc, s32 *pix_inc)
1520{
1521 u8 ps;
1522 u16 fbw, fbh;
1523
1524 /* FIXME CLUT formats */
1525 switch (color_mode) {
1526 case OMAP_DSS_COLOR_CLUT1:
1527 case OMAP_DSS_COLOR_CLUT2:
1528 case OMAP_DSS_COLOR_CLUT4:
1529 case OMAP_DSS_COLOR_CLUT8:
1530 BUG();
1531 return;
1532 default:
1533 ps = color_mode_to_bpp(color_mode) / 8;
1534 break;
1535 }
1536
1537 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1538 width, height);
1539
1540 /* width & height are overlay sizes, convert to fb sizes */
1541
1542 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1543 fbw = width;
1544 fbh = height;
1545 } else {
1546 fbw = height;
1547 fbh = width;
1548 }
1549
1550 /*
1551 * field 0 = even field = bottom field
1552 * field 1 = odd field = top field
1553 */
1554 switch (rotation + mirror * 4) {
1555 case OMAP_DSS_ROT_0:
1556 *offset1 = 0;
1557 if (field_offset)
1558 *offset0 = *offset1 + field_offset * screen_width * ps;
1559 else
1560 *offset0 = *offset1;
1561 *row_inc = pixinc(1 + (screen_width - fbw) +
1562 (fieldmode ? screen_width : 0),
1563 ps);
1564 *pix_inc = pixinc(1, ps);
1565 break;
1566 case OMAP_DSS_ROT_90:
1567 *offset1 = screen_width * (fbh - 1) * ps;
1568 if (field_offset)
1569 *offset0 = *offset1 + field_offset * ps;
1570 else
1571 *offset0 = *offset1;
1572 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1573 (fieldmode ? 1 : 0), ps);
1574 *pix_inc = pixinc(-screen_width, ps);
1575 break;
1576 case OMAP_DSS_ROT_180:
1577 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1578 if (field_offset)
1579 *offset0 = *offset1 - field_offset * screen_width * ps;
1580 else
1581 *offset0 = *offset1;
1582 *row_inc = pixinc(-1 -
1583 (screen_width - fbw) -
1584 (fieldmode ? screen_width : 0),
1585 ps);
1586 *pix_inc = pixinc(-1, ps);
1587 break;
1588 case OMAP_DSS_ROT_270:
1589 *offset1 = (fbw - 1) * ps;
1590 if (field_offset)
1591 *offset0 = *offset1 - field_offset * ps;
1592 else
1593 *offset0 = *offset1;
1594 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1595 (fieldmode ? 1 : 0), ps);
1596 *pix_inc = pixinc(screen_width, ps);
1597 break;
1598
1599 /* mirroring */
1600 case OMAP_DSS_ROT_0 + 4:
1601 *offset1 = (fbw - 1) * ps;
1602 if (field_offset)
1603 *offset0 = *offset1 + field_offset * screen_width * ps;
1604 else
1605 *offset0 = *offset1;
1606 *row_inc = pixinc(screen_width * 2 - 1 +
1607 (fieldmode ? screen_width : 0),
1608 ps);
1609 *pix_inc = pixinc(-1, ps);
1610 break;
1611
1612 case OMAP_DSS_ROT_90 + 4:
1613 *offset1 = 0;
1614 if (field_offset)
1615 *offset0 = *offset1 + field_offset * ps;
1616 else
1617 *offset0 = *offset1;
1618 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1619 (fieldmode ? 1 : 0),
1620 ps);
1621 *pix_inc = pixinc(screen_width, ps);
1622 break;
1623
1624 case OMAP_DSS_ROT_180 + 4:
1625 *offset1 = screen_width * (fbh - 1) * ps;
1626 if (field_offset)
1627 *offset0 = *offset1 - field_offset * screen_width * ps;
1628 else
1629 *offset0 = *offset1;
1630 *row_inc = pixinc(1 - screen_width * 2 -
1631 (fieldmode ? screen_width : 0),
1632 ps);
1633 *pix_inc = pixinc(1, ps);
1634 break;
1635
1636 case OMAP_DSS_ROT_270 + 4:
1637 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1638 if (field_offset)
1639 *offset0 = *offset1 - field_offset * ps;
1640 else
1641 *offset0 = *offset1;
1642 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1643 (fieldmode ? 1 : 0),
1644 ps);
1645 *pix_inc = pixinc(-screen_width, ps);
1646 break;
1647
1648 default:
1649 BUG();
1650 }
1651}
1652
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001653static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1654 u16 height, u16 out_width, u16 out_height,
1655 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001656{
1657 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001658 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001659
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301660 if (height <= out_height && width <= out_width)
1661 return (unsigned long) pclk;
1662
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001663 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301664 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1665 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001666
1667 tmp = pclk * height * out_width;
1668 do_div(tmp, 2 * out_height * ppl);
1669 fclk = tmp;
1670
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001671 if (height > 2 * out_height) {
1672 if (ppl == out_width)
1673 return 0;
1674
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001675 tmp = pclk * (height - 2 * out_height) * out_width;
1676 do_div(tmp, 2 * out_height * (ppl - out_width));
1677 fclk = max(fclk, (u32) tmp);
1678 }
1679 }
1680
1681 if (width > out_width) {
1682 tmp = pclk * width;
1683 do_div(tmp, out_width);
1684 fclk = max(fclk, (u32) tmp);
1685
1686 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1687 fclk <<= 1;
1688 }
1689
1690 return fclk;
1691}
1692
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001693static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1694 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001695{
1696 unsigned int hf, vf;
1697
1698 /*
1699 * FIXME how to determine the 'A' factor
1700 * for the no downscaling case ?
1701 */
1702
1703 if (width > 3 * out_width)
1704 hf = 4;
1705 else if (width > 2 * out_width)
1706 hf = 3;
1707 else if (width > out_width)
1708 hf = 2;
1709 else
1710 hf = 1;
1711
1712 if (height > out_height)
1713 vf = 2;
1714 else
1715 vf = 1;
1716
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301717 if (cpu_is_omap24xx()) {
1718 if (vf > 1 && hf > 1)
1719 return dispc_mgr_pclk_rate(channel) * 4;
1720 else
1721 return dispc_mgr_pclk_rate(channel) * 2;
1722 } else if (cpu_is_omap34xx()) {
1723 return dispc_mgr_pclk_rate(channel) * vf * hf;
1724 } else {
1725 return dispc_mgr_pclk_rate(channel) * hf;
1726 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001727}
1728
Archit Taneja79ad75f2011-09-08 13:15:11 +05301729static int dispc_ovl_calc_scaling(enum omap_plane plane,
1730 enum omap_channel channel, u16 width, u16 height,
1731 u16 out_width, u16 out_height,
1732 enum omap_color_mode color_mode, bool *five_taps)
1733{
1734 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301735 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301736 const int maxsinglelinewidth =
1737 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301738 unsigned long fclk = 0;
1739
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001740 if (width == out_width && height == out_height)
1741 return 0;
1742
1743 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1744 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301745
1746 if (out_width < width / maxdownscale ||
1747 out_width > width * 8)
1748 return -EINVAL;
1749
1750 if (out_height < height / maxdownscale ||
1751 out_height > height * 8)
1752 return -EINVAL;
1753
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301754 if (cpu_is_omap24xx()) {
1755 if (width > maxsinglelinewidth)
1756 DSSERR("Cannot scale max input width exceeded");
1757 *five_taps = false;
1758 fclk = calc_fclk(channel, width, height, out_width,
1759 out_height);
1760 } else if (cpu_is_omap34xx()) {
1761 if (width > (maxsinglelinewidth * 2)) {
1762 DSSERR("Cannot setup scaling");
1763 DSSERR("width exceeds maximum width possible");
1764 return -EINVAL;
1765 }
1766 fclk = calc_fclk_five_taps(channel, width, height, out_width,
1767 out_height, color_mode);
1768 if (width > maxsinglelinewidth) {
1769 if (height > out_height && height < out_height * 2)
1770 *five_taps = false;
1771 else {
1772 DSSERR("cannot setup scaling with five taps");
1773 return -EINVAL;
1774 }
1775 }
1776 if (!*five_taps)
1777 fclk = calc_fclk(channel, width, height, out_width,
1778 out_height);
1779 } else {
1780 if (width > maxsinglelinewidth) {
1781 DSSERR("Cannot scale width exceeds max line width");
1782 return -EINVAL;
1783 }
Archit Taneja79ad75f2011-09-08 13:15:11 +05301784 fclk = calc_fclk(channel, width, height, out_width,
1785 out_height);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301786 }
1787
Archit Taneja79ad75f2011-09-08 13:15:11 +05301788 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1789 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1790
1791 if (!fclk || fclk > dispc_fclk_rate()) {
1792 DSSERR("failed to set up scaling, "
1793 "required fclk rate = %lu Hz, "
1794 "current fclk rate = %lu Hz\n",
1795 fclk, dispc_fclk_rate());
1796 return -EINVAL;
1797 }
1798
1799 return 0;
1800}
1801
Archit Tanejaa4273b72011-09-14 11:10:10 +05301802int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001803 bool ilace, bool replication)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001804{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301805 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301806 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001807 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301808 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809 unsigned offset0, offset1;
1810 s32 row_inc;
1811 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301812 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001813 unsigned int field_offset = 0;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001814 u16 outw, outh;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001815 enum omap_channel channel;
1816
1817 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001818
Archit Tanejaa4273b72011-09-14 11:10:10 +05301819 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001820 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
1821 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05301822 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1823 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001824 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001825
Archit Tanejaa4273b72011-09-14 11:10:10 +05301826 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827 return -EINVAL;
1828
Tomi Valkeinencf073662011-11-03 16:08:27 +02001829 outw = oi->out_width == 0 ? oi->width : oi->out_width;
1830 outh = oi->out_height == 0 ? oi->height : oi->out_height;
1831
1832 if (ilace && oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001833 fieldmode = 1;
1834
1835 if (ilace) {
1836 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301837 oi->height /= 2;
1838 oi->pos_y /= 2;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001839 outh /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001840
1841 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1842 "out_height %d\n",
Tomi Valkeinencf073662011-11-03 16:08:27 +02001843 oi->height, oi->pos_y, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001844 }
1845
Archit Tanejaa4273b72011-09-14 11:10:10 +05301846 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301847 return -EINVAL;
1848
Archit Taneja79ad75f2011-09-08 13:15:11 +05301849 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001850 outw, outh, oi->color_mode,
Archit Taneja79ad75f2011-09-08 13:15:11 +05301851 &five_taps);
1852 if (r)
1853 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001854
Archit Taneja79ad75f2011-09-08 13:15:11 +05301855 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1856 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1857 oi->color_mode == OMAP_DSS_COLOR_NV12)
1858 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859
1860 if (ilace && !fieldmode) {
1861 /*
1862 * when downscaling the bottom field may have to start several
1863 * source lines below the top field. Unfortunately ACCUI
1864 * registers will only hold the fractional part of the offset
1865 * so the integer part must be added to the base address of the
1866 * bottom field.
1867 */
Tomi Valkeinencf073662011-11-03 16:08:27 +02001868 if (!oi->height || oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001869 field_offset = 0;
1870 else
Tomi Valkeinencf073662011-11-03 16:08:27 +02001871 field_offset = oi->height / outh / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001872 }
1873
1874 /* Fields are independent but interleaved in memory. */
1875 if (fieldmode)
1876 field_offset = 1;
1877
Archit Tanejaa4273b72011-09-14 11:10:10 +05301878 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1879 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1880 oi->screen_width, oi->width, frame_height,
1881 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001882 &offset0, &offset1, &row_inc, &pix_inc);
1883 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301884 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1885 oi->screen_width, oi->width, frame_height,
1886 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001887 &offset0, &offset1, &row_inc, &pix_inc);
1888
1889 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1890 offset0, offset1, row_inc, pix_inc);
1891
Archit Tanejaa4273b72011-09-14 11:10:10 +05301892 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893
Archit Tanejaa4273b72011-09-14 11:10:10 +05301894 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1895 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896
Archit Tanejaa4273b72011-09-14 11:10:10 +05301897 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1898 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1899 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301900 }
1901
1902
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001903 dispc_ovl_set_row_inc(plane, row_inc);
1904 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001905
Archit Tanejaa4273b72011-09-14 11:10:10 +05301906 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001907 oi->height, outw, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908
Archit Tanejaa4273b72011-09-14 11:10:10 +05301909 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001910
Archit Tanejaa4273b72011-09-14 11:10:10 +05301911 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001912
Archit Taneja79ad75f2011-09-08 13:15:11 +05301913 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301914 dispc_ovl_set_scaling(plane, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001915 outw, outh,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301916 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301917 oi->color_mode, oi->rotation);
Tomi Valkeinencf073662011-11-03 16:08:27 +02001918 dispc_ovl_set_vid_size(plane, outw, outh);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001919 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001920 }
1921
Archit Tanejaa4273b72011-09-14 11:10:10 +05301922 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1923 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001924
Archit Taneja54128702011-09-08 11:29:17 +05301925 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05301926 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1927 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001928
Archit Tanejac3d925292011-09-14 11:52:54 +05301929 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05301930
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001931 return 0;
1932}
1933
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001934int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001935{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001936 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1937
Archit Taneja9b372c22011-05-06 11:45:49 +05301938 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001939
1940 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941}
1942
1943static void dispc_disable_isr(void *data, u32 mask)
1944{
1945 struct completion *compl = data;
1946 complete(compl);
1947}
1948
Sumit Semwal2a205f32010-12-02 11:27:12 +00001949static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001950{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001951 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001952 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001953 /* flush posted write */
1954 dispc_read_reg(DISPC_CONTROL2);
1955 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001956 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001957 dispc_read_reg(DISPC_CONTROL);
1958 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001959}
1960
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001961static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001962{
1963 struct completion frame_done_completion;
1964 bool is_on;
1965 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001966 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001967
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001968 /* When we disable LCD output, we need to wait until frame is done.
1969 * Otherwise the DSS is still working, and turning off the clocks
1970 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001971 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1972 REG_GET(DISPC_CONTROL2, 0, 0) :
1973 REG_GET(DISPC_CONTROL, 0, 0);
1974
1975 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1976 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001977
1978 if (!enable && is_on) {
1979 init_completion(&frame_done_completion);
1980
1981 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001982 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001983
1984 if (r)
1985 DSSERR("failed to register FRAMEDONE isr\n");
1986 }
1987
Sumit Semwal2a205f32010-12-02 11:27:12 +00001988 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001989
1990 if (!enable && is_on) {
1991 if (!wait_for_completion_timeout(&frame_done_completion,
1992 msecs_to_jiffies(100)))
1993 DSSERR("timeout waiting for FRAME DONE\n");
1994
1995 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001996 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001997
1998 if (r)
1999 DSSERR("failed to unregister FRAMEDONE isr\n");
2000 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002001}
2002
2003static void _enable_digit_out(bool enable)
2004{
2005 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002006 /* flush posted write */
2007 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002008}
2009
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002010static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002011{
2012 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002013 enum dss_hdmi_venc_clk_source_select src;
2014 int r, i;
2015 u32 irq_mask;
2016 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002017
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002018 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002019 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002020
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002021 src = dss_get_hdmi_venc_clk_source();
2022
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002023 if (enable) {
2024 unsigned long flags;
2025 /* When we enable digit output, we'll get an extra digit
2026 * sync lost interrupt, that we need to ignore */
2027 spin_lock_irqsave(&dispc.irq_lock, flags);
2028 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2029 _omap_dispc_set_irqs();
2030 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2031 }
2032
2033 /* When we disable digit output, we need to wait until fields are done.
2034 * Otherwise the DSS is still working, and turning off the clocks
2035 * prevents DSS from going to OFF mode. And when enabling, we need to
2036 * wait for the extra sync losts */
2037 init_completion(&frame_done_completion);
2038
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002039 if (src == DSS_HDMI_M_PCLK && enable == false) {
2040 irq_mask = DISPC_IRQ_FRAMEDONETV;
2041 num_irqs = 1;
2042 } else {
2043 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2044 /* XXX I understand from TRM that we should only wait for the
2045 * current field to complete. But it seems we have to wait for
2046 * both fields */
2047 num_irqs = 2;
2048 }
2049
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002051 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002053 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054
2055 _enable_digit_out(enable);
2056
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002057 for (i = 0; i < num_irqs; ++i) {
2058 if (!wait_for_completion_timeout(&frame_done_completion,
2059 msecs_to_jiffies(100)))
2060 DSSERR("timeout waiting for digit out to %s\n",
2061 enable ? "start" : "stop");
2062 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002064 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2065 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002067 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068
2069 if (enable) {
2070 unsigned long flags;
2071 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002072 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2074 _omap_dispc_set_irqs();
2075 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2076 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077}
2078
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002079bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002080{
2081 if (channel == OMAP_DSS_CHANNEL_LCD)
2082 return !!REG_GET(DISPC_CONTROL, 0, 0);
2083 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2084 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002085 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2086 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002087 else
2088 BUG();
2089}
2090
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002091void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002092{
Archit Tanejadac57a02011-09-08 12:30:19 +05302093 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002094 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002095 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002096 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002097 else
2098 BUG();
2099}
2100
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002101void dispc_lcd_enable_signal_polarity(bool act_high)
2102{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002103 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2104 return;
2105
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002106 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002107}
2108
2109void dispc_lcd_enable_signal(bool enable)
2110{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002111 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2112 return;
2113
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002114 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002115}
2116
2117void dispc_pck_free_enable(bool enable)
2118{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002119 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2120 return;
2121
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002122 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002123}
2124
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002125void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002126{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002127 if (channel == OMAP_DSS_CHANNEL_LCD2)
2128 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2129 else
2130 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002131}
2132
2133
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002134void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002135 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002136{
2137 int mode;
2138
2139 switch (type) {
2140 case OMAP_DSS_LCD_DISPLAY_STN:
2141 mode = 0;
2142 break;
2143
2144 case OMAP_DSS_LCD_DISPLAY_TFT:
2145 mode = 1;
2146 break;
2147
2148 default:
2149 BUG();
2150 return;
2151 }
2152
Sumit Semwal2a205f32010-12-02 11:27:12 +00002153 if (channel == OMAP_DSS_CHANNEL_LCD2)
2154 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2155 else
2156 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002157}
2158
2159void dispc_set_loadmode(enum omap_dss_load_mode mode)
2160{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002162}
2163
2164
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002165static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002166{
Sumit Semwal8613b002010-12-02 11:27:09 +00002167 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002168}
2169
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002170static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002171 enum omap_dss_trans_key_type type,
2172 u32 trans_key)
2173{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 if (ch == OMAP_DSS_CHANNEL_LCD)
2175 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002176 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002177 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002178 else /* OMAP_DSS_CHANNEL_LCD2 */
2179 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180
Sumit Semwal8613b002010-12-02 11:27:09 +00002181 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182}
2183
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002184static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002185{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002186 if (ch == OMAP_DSS_CHANNEL_LCD)
2187 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002188 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002190 else /* OMAP_DSS_CHANNEL_LCD2 */
2191 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192}
Archit Taneja11354dd2011-09-26 11:47:29 +05302193
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002194static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2195 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002196{
Archit Taneja11354dd2011-09-26 11:47:29 +05302197 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002198 return;
2199
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002200 if (ch == OMAP_DSS_CHANNEL_LCD)
2201 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002202 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002204}
Archit Taneja11354dd2011-09-26 11:47:29 +05302205
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002206void dispc_mgr_setup(enum omap_channel channel,
2207 struct omap_overlay_manager_info *info)
2208{
2209 dispc_mgr_set_default_color(channel, info->default_color);
2210 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2211 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2212 dispc_mgr_enable_alpha_fixed_zorder(channel,
2213 info->partial_alpha_enabled);
2214 if (dss_has_feature(FEAT_CPR)) {
2215 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2216 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2217 }
2218}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002219
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002220void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002221{
2222 int code;
2223
2224 switch (data_lines) {
2225 case 12:
2226 code = 0;
2227 break;
2228 case 16:
2229 code = 1;
2230 break;
2231 case 18:
2232 code = 2;
2233 break;
2234 case 24:
2235 code = 3;
2236 break;
2237 default:
2238 BUG();
2239 return;
2240 }
2241
Sumit Semwal2a205f32010-12-02 11:27:12 +00002242 if (channel == OMAP_DSS_CHANNEL_LCD2)
2243 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2244 else
2245 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002246}
2247
Archit Taneja569969d2011-08-22 17:41:57 +05302248void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002249{
2250 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302251 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002252
2253 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302254 case DSS_IO_PAD_MODE_RESET:
2255 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002256 gpout1 = 0;
2257 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302258 case DSS_IO_PAD_MODE_RFBI:
2259 gpout0 = 1;
2260 gpout1 = 0;
2261 break;
2262 case DSS_IO_PAD_MODE_BYPASS:
2263 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002264 gpout1 = 1;
2265 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002266 default:
2267 BUG();
2268 return;
2269 }
2270
Archit Taneja569969d2011-08-22 17:41:57 +05302271 l = dispc_read_reg(DISPC_CONTROL);
2272 l = FLD_MOD(l, gpout0, 15, 15);
2273 l = FLD_MOD(l, gpout1, 16, 16);
2274 dispc_write_reg(DISPC_CONTROL, l);
2275}
2276
2277void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2278{
2279 if (channel == OMAP_DSS_CHANNEL_LCD2)
2280 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2281 else
2282 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283}
2284
2285static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2286 int vsw, int vfp, int vbp)
2287{
2288 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2289 if (hsw < 1 || hsw > 64 ||
2290 hfp < 1 || hfp > 256 ||
2291 hbp < 1 || hbp > 256 ||
2292 vsw < 1 || vsw > 64 ||
2293 vfp < 0 || vfp > 255 ||
2294 vbp < 0 || vbp > 255)
2295 return false;
2296 } else {
2297 if (hsw < 1 || hsw > 256 ||
2298 hfp < 1 || hfp > 4096 ||
2299 hbp < 1 || hbp > 4096 ||
2300 vsw < 1 || vsw > 256 ||
2301 vfp < 0 || vfp > 4095 ||
2302 vbp < 0 || vbp > 4095)
2303 return false;
2304 }
2305
2306 return true;
2307}
2308
2309bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2310{
2311 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2312 timings->hbp, timings->vsw,
2313 timings->vfp, timings->vbp);
2314}
2315
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002316static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002317 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002318{
2319 u32 timing_h, timing_v;
2320
2321 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2322 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2323 FLD_VAL(hbp-1, 27, 20);
2324
2325 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2326 FLD_VAL(vbp, 27, 20);
2327 } else {
2328 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2329 FLD_VAL(hbp-1, 31, 20);
2330
2331 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2332 FLD_VAL(vbp, 31, 20);
2333 }
2334
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002335 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2336 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002337}
2338
2339/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002340void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002341 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002342{
2343 unsigned xtot, ytot;
2344 unsigned long ht, vt;
2345
2346 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2347 timings->hbp, timings->vsw,
2348 timings->vfp, timings->vbp))
2349 BUG();
2350
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002351 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002352 timings->hbp, timings->vsw, timings->vfp,
2353 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002354
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002355 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002356
2357 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2358 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2359
2360 ht = (timings->pixel_clock * 1000) / xtot;
2361 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2362
Sumit Semwal2a205f32010-12-02 11:27:12 +00002363 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2364 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002365 DSSDBG("pck %u\n", timings->pixel_clock);
2366 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2367 timings->hsw, timings->hfp, timings->hbp,
2368 timings->vsw, timings->vfp, timings->vbp);
2369
2370 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2371}
2372
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002373static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002374 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002375{
2376 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002377 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002378
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002379 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002380 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002381}
2382
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002383static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002384 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002385{
2386 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002387 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388 *lck_div = FLD_GET(l, 23, 16);
2389 *pck_div = FLD_GET(l, 7, 0);
2390}
2391
2392unsigned long dispc_fclk_rate(void)
2393{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002395 unsigned long r = 0;
2396
Taneja, Archit66534e82011-03-08 05:50:34 -06002397 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302398 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002399 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002400 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302401 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302402 dsidev = dsi_get_dsidev_from_id(0);
2403 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002404 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302405 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2406 dsidev = dsi_get_dsidev_from_id(1);
2407 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2408 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002409 default:
2410 BUG();
2411 }
2412
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002413 return r;
2414}
2415
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002416unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002417{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302418 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002419 int lcd;
2420 unsigned long r;
2421 u32 l;
2422
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002423 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424
2425 lcd = FLD_GET(l, 23, 16);
2426
Taneja, Architea751592011-03-08 05:50:35 -06002427 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302428 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002429 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002430 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302431 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 dsidev = dsi_get_dsidev_from_id(0);
2433 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002434 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302435 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2436 dsidev = dsi_get_dsidev_from_id(1);
2437 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2438 break;
Taneja, Architea751592011-03-08 05:50:35 -06002439 default:
2440 BUG();
2441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002442
2443 return r / lcd;
2444}
2445
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002446unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002447{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002448 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002449
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302450 if (dispc_mgr_is_lcd(channel)) {
2451 int pcd;
2452 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002453
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302454 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002455
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302456 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302458 r = dispc_mgr_lclk_rate(channel);
2459
2460 return r / pcd;
2461 } else {
2462 struct omap_dss_device *dssdev =
2463 dispc_mgr_get_device(channel);
2464
2465 switch (dssdev->type) {
2466 case OMAP_DISPLAY_TYPE_VENC:
2467 return venc_get_pixel_clock();
2468 case OMAP_DISPLAY_TYPE_HDMI:
2469 return hdmi_get_pixel_clock();
2470 default:
2471 BUG();
2472 }
2473 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002474}
2475
2476void dispc_dump_clocks(struct seq_file *s)
2477{
2478 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002479 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302480 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2481 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002482
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002483 if (dispc_runtime_get())
2484 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002485
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002486 seq_printf(s, "- DISPC -\n");
2487
Archit Taneja067a57e2011-03-02 11:57:25 +05302488 seq_printf(s, "dispc fclk source = %s (%s)\n",
2489 dss_get_generic_clk_source_name(dispc_clk_src),
2490 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002491
2492 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002493
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002494 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2495 seq_printf(s, "- DISPC-CORE-CLK -\n");
2496 l = dispc_read_reg(DISPC_DIVISOR);
2497 lcd = FLD_GET(l, 23, 16);
2498
2499 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2500 (dispc_fclk_rate()/lcd), lcd);
2501 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002502 seq_printf(s, "- LCD1 -\n");
2503
Taneja, Architea751592011-03-08 05:50:35 -06002504 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2505
2506 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2507 dss_get_generic_clk_source_name(lcd_clk_src),
2508 dss_feat_get_clk_source_name(lcd_clk_src));
2509
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002510 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002511
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002512 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002513 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002514 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002515 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002516 if (dss_has_feature(FEAT_MGR_LCD2)) {
2517 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
Taneja, Architea751592011-03-08 05:50:35 -06002519 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2520
2521 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2522 dss_get_generic_clk_source_name(lcd_clk_src),
2523 dss_feat_get_clk_source_name(lcd_clk_src));
2524
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002525 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002526
2527 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002528 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002529 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002530 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002531 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002532
2533 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002534}
2535
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002536#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2537void dispc_dump_irqs(struct seq_file *s)
2538{
2539 unsigned long flags;
2540 struct dispc_irq_stats stats;
2541
2542 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2543
2544 stats = dispc.irq_stats;
2545 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2546 dispc.irq_stats.last_reset = jiffies;
2547
2548 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2549
2550 seq_printf(s, "period %u ms\n",
2551 jiffies_to_msecs(jiffies - stats.last_reset));
2552
2553 seq_printf(s, "irqs %d\n", stats.irq_count);
2554#define PIS(x) \
2555 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2556
2557 PIS(FRAMEDONE);
2558 PIS(VSYNC);
2559 PIS(EVSYNC_EVEN);
2560 PIS(EVSYNC_ODD);
2561 PIS(ACBIAS_COUNT_STAT);
2562 PIS(PROG_LINE_NUM);
2563 PIS(GFX_FIFO_UNDERFLOW);
2564 PIS(GFX_END_WIN);
2565 PIS(PAL_GAMMA_MASK);
2566 PIS(OCP_ERR);
2567 PIS(VID1_FIFO_UNDERFLOW);
2568 PIS(VID1_END_WIN);
2569 PIS(VID2_FIFO_UNDERFLOW);
2570 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302571 if (dss_feat_get_num_ovls() > 3) {
2572 PIS(VID3_FIFO_UNDERFLOW);
2573 PIS(VID3_END_WIN);
2574 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002575 PIS(SYNC_LOST);
2576 PIS(SYNC_LOST_DIGIT);
2577 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002578 if (dss_has_feature(FEAT_MGR_LCD2)) {
2579 PIS(FRAMEDONE2);
2580 PIS(VSYNC2);
2581 PIS(ACBIAS_COUNT_STAT2);
2582 PIS(SYNC_LOST2);
2583 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002584#undef PIS
2585}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002586#endif
2587
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002588void dispc_dump_regs(struct seq_file *s)
2589{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302590 int i, j;
2591 const char *mgr_names[] = {
2592 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2593 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2594 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2595 };
2596 const char *ovl_names[] = {
2597 [OMAP_DSS_GFX] = "GFX",
2598 [OMAP_DSS_VIDEO1] = "VID1",
2599 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302600 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302601 };
2602 const char **p_names;
2603
Archit Taneja9b372c22011-05-06 11:45:49 +05302604#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002606 if (dispc_runtime_get())
2607 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608
Archit Taneja5010be82011-08-05 19:06:00 +05302609 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610 DUMPREG(DISPC_REVISION);
2611 DUMPREG(DISPC_SYSCONFIG);
2612 DUMPREG(DISPC_SYSSTATUS);
2613 DUMPREG(DISPC_IRQSTATUS);
2614 DUMPREG(DISPC_IRQENABLE);
2615 DUMPREG(DISPC_CONTROL);
2616 DUMPREG(DISPC_CONFIG);
2617 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618 DUMPREG(DISPC_LINE_STATUS);
2619 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302620 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2621 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002622 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002623 if (dss_has_feature(FEAT_MGR_LCD2)) {
2624 DUMPREG(DISPC_CONTROL2);
2625 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002626 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627
Archit Taneja5010be82011-08-05 19:06:00 +05302628#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629
Archit Taneja5010be82011-08-05 19:06:00 +05302630#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302631#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2632 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302633 dispc_read_reg(DISPC_REG(i, r)))
2634
Archit Taneja4dd2da12011-08-05 19:06:01 +05302635 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302636
Archit Taneja4dd2da12011-08-05 19:06:01 +05302637 /* DISPC channel specific registers */
2638 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2639 DUMPREG(i, DISPC_DEFAULT_COLOR);
2640 DUMPREG(i, DISPC_TRANS_COLOR);
2641 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642
Archit Taneja4dd2da12011-08-05 19:06:01 +05302643 if (i == OMAP_DSS_CHANNEL_DIGIT)
2644 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302645
Archit Taneja4dd2da12011-08-05 19:06:01 +05302646 DUMPREG(i, DISPC_DEFAULT_COLOR);
2647 DUMPREG(i, DISPC_TRANS_COLOR);
2648 DUMPREG(i, DISPC_TIMING_H);
2649 DUMPREG(i, DISPC_TIMING_V);
2650 DUMPREG(i, DISPC_POL_FREQ);
2651 DUMPREG(i, DISPC_DIVISORo);
2652 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302653
Archit Taneja4dd2da12011-08-05 19:06:01 +05302654 DUMPREG(i, DISPC_DATA_CYCLE1);
2655 DUMPREG(i, DISPC_DATA_CYCLE2);
2656 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002657
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002658 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302659 DUMPREG(i, DISPC_CPR_COEF_R);
2660 DUMPREG(i, DISPC_CPR_COEF_G);
2661 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002662 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002663 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664
Archit Taneja4dd2da12011-08-05 19:06:01 +05302665 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666
Archit Taneja4dd2da12011-08-05 19:06:01 +05302667 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2668 DUMPREG(i, DISPC_OVL_BA0);
2669 DUMPREG(i, DISPC_OVL_BA1);
2670 DUMPREG(i, DISPC_OVL_POSITION);
2671 DUMPREG(i, DISPC_OVL_SIZE);
2672 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2673 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2674 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2675 DUMPREG(i, DISPC_OVL_ROW_INC);
2676 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2677 if (dss_has_feature(FEAT_PRELOAD))
2678 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679
Archit Taneja4dd2da12011-08-05 19:06:01 +05302680 if (i == OMAP_DSS_GFX) {
2681 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2682 DUMPREG(i, DISPC_OVL_TABLE_BA);
2683 continue;
2684 }
2685
2686 DUMPREG(i, DISPC_OVL_FIR);
2687 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2688 DUMPREG(i, DISPC_OVL_ACCU0);
2689 DUMPREG(i, DISPC_OVL_ACCU1);
2690 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2691 DUMPREG(i, DISPC_OVL_BA0_UV);
2692 DUMPREG(i, DISPC_OVL_BA1_UV);
2693 DUMPREG(i, DISPC_OVL_FIR2);
2694 DUMPREG(i, DISPC_OVL_ACCU2_0);
2695 DUMPREG(i, DISPC_OVL_ACCU2_1);
2696 }
2697 if (dss_has_feature(FEAT_ATTR2))
2698 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2699 if (dss_has_feature(FEAT_PRELOAD))
2700 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302701 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702
Archit Taneja5010be82011-08-05 19:06:00 +05302703#undef DISPC_REG
2704#undef DUMPREG
2705
2706#define DISPC_REG(plane, name, i) name(plane, i)
2707#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302708 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2709 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302710 dispc_read_reg(DISPC_REG(plane, name, i)))
2711
Archit Taneja4dd2da12011-08-05 19:06:01 +05302712 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302713
Archit Taneja4dd2da12011-08-05 19:06:01 +05302714 /* start from OMAP_DSS_VIDEO1 */
2715 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2716 for (j = 0; j < 8; j++)
2717 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302718
Archit Taneja4dd2da12011-08-05 19:06:01 +05302719 for (j = 0; j < 8; j++)
2720 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302721
Archit Taneja4dd2da12011-08-05 19:06:01 +05302722 for (j = 0; j < 5; j++)
2723 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002724
Archit Taneja4dd2da12011-08-05 19:06:01 +05302725 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2726 for (j = 0; j < 8; j++)
2727 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2728 }
Amber Jainab5ca072011-05-19 19:47:53 +05302729
Archit Taneja4dd2da12011-08-05 19:06:01 +05302730 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2731 for (j = 0; j < 8; j++)
2732 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302733
Archit Taneja4dd2da12011-08-05 19:06:01 +05302734 for (j = 0; j < 8; j++)
2735 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302736
Archit Taneja4dd2da12011-08-05 19:06:01 +05302737 for (j = 0; j < 8; j++)
2738 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2739 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002740 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002742 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302743
2744#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745#undef DUMPREG
2746}
2747
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002748static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2749 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2750 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751{
2752 u32 l = 0;
2753
2754 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2755 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2756
2757 l |= FLD_VAL(onoff, 17, 17);
2758 l |= FLD_VAL(rf, 16, 16);
2759 l |= FLD_VAL(ieo, 15, 15);
2760 l |= FLD_VAL(ipc, 14, 14);
2761 l |= FLD_VAL(ihs, 13, 13);
2762 l |= FLD_VAL(ivs, 12, 12);
2763 l |= FLD_VAL(acbi, 11, 8);
2764 l |= FLD_VAL(acb, 7, 0);
2765
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002766 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767}
2768
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002769void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002770 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002771{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002772 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002773 (config & OMAP_DSS_LCD_RF) != 0,
2774 (config & OMAP_DSS_LCD_IEO) != 0,
2775 (config & OMAP_DSS_LCD_IPC) != 0,
2776 (config & OMAP_DSS_LCD_IHS) != 0,
2777 (config & OMAP_DSS_LCD_IVS) != 0,
2778 acbi, acb);
2779}
2780
2781/* with fck as input clock rate, find dispc dividers that produce req_pck */
2782void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2783 struct dispc_clock_info *cinfo)
2784{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002785 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 unsigned long best_pck;
2787 u16 best_ld, cur_ld;
2788 u16 best_pd, cur_pd;
2789
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002790 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2791 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2792
2793 if (!is_tft)
2794 pcd_min = 3;
2795
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002796 best_pck = 0;
2797 best_ld = 0;
2798 best_pd = 0;
2799
2800 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2801 unsigned long lck = fck / cur_ld;
2802
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002803 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804 unsigned long pck = lck / cur_pd;
2805 long old_delta = abs(best_pck - req_pck);
2806 long new_delta = abs(pck - req_pck);
2807
2808 if (best_pck == 0 || new_delta < old_delta) {
2809 best_pck = pck;
2810 best_ld = cur_ld;
2811 best_pd = cur_pd;
2812
2813 if (pck == req_pck)
2814 goto found;
2815 }
2816
2817 if (pck < req_pck)
2818 break;
2819 }
2820
2821 if (lck / pcd_min < req_pck)
2822 break;
2823 }
2824
2825found:
2826 cinfo->lck_div = best_ld;
2827 cinfo->pck_div = best_pd;
2828 cinfo->lck = fck / cinfo->lck_div;
2829 cinfo->pck = cinfo->lck / cinfo->pck_div;
2830}
2831
2832/* calculate clock rates using dividers in cinfo */
2833int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2834 struct dispc_clock_info *cinfo)
2835{
2836 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2837 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002838 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839 return -EINVAL;
2840
2841 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2842 cinfo->pck = cinfo->lck / cinfo->pck_div;
2843
2844 return 0;
2845}
2846
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002847int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002848 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002849{
2850 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2851 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2852
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002853 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854
2855 return 0;
2856}
2857
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002858int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002859 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002860{
2861 unsigned long fck;
2862
2863 fck = dispc_fclk_rate();
2864
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002865 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2866 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867
2868 cinfo->lck = fck / cinfo->lck_div;
2869 cinfo->pck = cinfo->lck / cinfo->pck_div;
2870
2871 return 0;
2872}
2873
2874/* dispc.irq_lock has to be locked by the caller */
2875static void _omap_dispc_set_irqs(void)
2876{
2877 u32 mask;
2878 u32 old_mask;
2879 int i;
2880 struct omap_dispc_isr_data *isr_data;
2881
2882 mask = dispc.irq_error_mask;
2883
2884 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2885 isr_data = &dispc.registered_isr[i];
2886
2887 if (isr_data->isr == NULL)
2888 continue;
2889
2890 mask |= isr_data->mask;
2891 }
2892
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2894 /* clear the irqstatus for newly enabled irqs */
2895 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2896
2897 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898}
2899
2900int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2901{
2902 int i;
2903 int ret;
2904 unsigned long flags;
2905 struct omap_dispc_isr_data *isr_data;
2906
2907 if (isr == NULL)
2908 return -EINVAL;
2909
2910 spin_lock_irqsave(&dispc.irq_lock, flags);
2911
2912 /* check for duplicate entry */
2913 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2914 isr_data = &dispc.registered_isr[i];
2915 if (isr_data->isr == isr && isr_data->arg == arg &&
2916 isr_data->mask == mask) {
2917 ret = -EINVAL;
2918 goto err;
2919 }
2920 }
2921
2922 isr_data = NULL;
2923 ret = -EBUSY;
2924
2925 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2926 isr_data = &dispc.registered_isr[i];
2927
2928 if (isr_data->isr != NULL)
2929 continue;
2930
2931 isr_data->isr = isr;
2932 isr_data->arg = arg;
2933 isr_data->mask = mask;
2934 ret = 0;
2935
2936 break;
2937 }
2938
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002939 if (ret)
2940 goto err;
2941
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002942 _omap_dispc_set_irqs();
2943
2944 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2945
2946 return 0;
2947err:
2948 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2949
2950 return ret;
2951}
2952EXPORT_SYMBOL(omap_dispc_register_isr);
2953
2954int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2955{
2956 int i;
2957 unsigned long flags;
2958 int ret = -EINVAL;
2959 struct omap_dispc_isr_data *isr_data;
2960
2961 spin_lock_irqsave(&dispc.irq_lock, flags);
2962
2963 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2964 isr_data = &dispc.registered_isr[i];
2965 if (isr_data->isr != isr || isr_data->arg != arg ||
2966 isr_data->mask != mask)
2967 continue;
2968
2969 /* found the correct isr */
2970
2971 isr_data->isr = NULL;
2972 isr_data->arg = NULL;
2973 isr_data->mask = 0;
2974
2975 ret = 0;
2976 break;
2977 }
2978
2979 if (ret == 0)
2980 _omap_dispc_set_irqs();
2981
2982 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2983
2984 return ret;
2985}
2986EXPORT_SYMBOL(omap_dispc_unregister_isr);
2987
2988#ifdef DEBUG
2989static void print_irq_status(u32 status)
2990{
2991 if ((status & dispc.irq_error_mask) == 0)
2992 return;
2993
2994 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2995
2996#define PIS(x) \
2997 if (status & DISPC_IRQ_##x) \
2998 printk(#x " ");
2999 PIS(GFX_FIFO_UNDERFLOW);
3000 PIS(OCP_ERR);
3001 PIS(VID1_FIFO_UNDERFLOW);
3002 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303003 if (dss_feat_get_num_ovls() > 3)
3004 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003005 PIS(SYNC_LOST);
3006 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003007 if (dss_has_feature(FEAT_MGR_LCD2))
3008 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009#undef PIS
3010
3011 printk("\n");
3012}
3013#endif
3014
3015/* Called from dss.c. Note that we don't touch clocks here,
3016 * but we presume they are on because we got an IRQ. However,
3017 * an irq handler may turn the clocks off, so we may not have
3018 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003019static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003020{
3021 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003022 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023 u32 handledirqs = 0;
3024 u32 unhandled_errors;
3025 struct omap_dispc_isr_data *isr_data;
3026 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3027
3028 spin_lock(&dispc.irq_lock);
3029
3030 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003031 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3032
3033 /* IRQ is not for us */
3034 if (!(irqstatus & irqenable)) {
3035 spin_unlock(&dispc.irq_lock);
3036 return IRQ_NONE;
3037 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003038
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003039#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3040 spin_lock(&dispc.irq_stats_lock);
3041 dispc.irq_stats.irq_count++;
3042 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3043 spin_unlock(&dispc.irq_stats_lock);
3044#endif
3045
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003046#ifdef DEBUG
3047 if (dss_debug)
3048 print_irq_status(irqstatus);
3049#endif
3050 /* Ack the interrupt. Do it here before clocks are possibly turned
3051 * off */
3052 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3053 /* flush posted write */
3054 dispc_read_reg(DISPC_IRQSTATUS);
3055
3056 /* make a copy and unlock, so that isrs can unregister
3057 * themselves */
3058 memcpy(registered_isr, dispc.registered_isr,
3059 sizeof(registered_isr));
3060
3061 spin_unlock(&dispc.irq_lock);
3062
3063 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3064 isr_data = &registered_isr[i];
3065
3066 if (!isr_data->isr)
3067 continue;
3068
3069 if (isr_data->mask & irqstatus) {
3070 isr_data->isr(isr_data->arg, irqstatus);
3071 handledirqs |= isr_data->mask;
3072 }
3073 }
3074
3075 spin_lock(&dispc.irq_lock);
3076
3077 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3078
3079 if (unhandled_errors) {
3080 dispc.error_irqs |= unhandled_errors;
3081
3082 dispc.irq_error_mask &= ~unhandled_errors;
3083 _omap_dispc_set_irqs();
3084
3085 schedule_work(&dispc.error_work);
3086 }
3087
3088 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003089
3090 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091}
3092
3093static void dispc_error_worker(struct work_struct *work)
3094{
3095 int i;
3096 u32 errors;
3097 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003098 static const unsigned fifo_underflow_bits[] = {
3099 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3100 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3101 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303102 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003103 };
3104
3105 static const unsigned sync_lost_bits[] = {
3106 DISPC_IRQ_SYNC_LOST,
3107 DISPC_IRQ_SYNC_LOST_DIGIT,
3108 DISPC_IRQ_SYNC_LOST2,
3109 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003110
3111 spin_lock_irqsave(&dispc.irq_lock, flags);
3112 errors = dispc.error_irqs;
3113 dispc.error_irqs = 0;
3114 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3115
Dima Zavin13eae1f2011-06-27 10:31:05 -07003116 dispc_runtime_get();
3117
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003118 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3119 struct omap_overlay *ovl;
3120 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003121
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003122 ovl = omap_dss_get_overlay(i);
3123 bit = fifo_underflow_bits[i];
3124
3125 if (bit & errors) {
3126 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3127 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003128 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003129 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003130 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003131 }
3132 }
3133
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003134 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3135 struct omap_overlay_manager *mgr;
3136 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003137
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003138 mgr = omap_dss_get_overlay_manager(i);
3139 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003140
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003141 if (bit & errors) {
3142 struct omap_dss_device *dssdev = mgr->device;
3143 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003145 DSSERR("SYNC_LOST on channel %s, restarting the output "
3146 "with video overlays disabled\n",
3147 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003148
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003149 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3150 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003151
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003152 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3153 struct omap_overlay *ovl;
3154 ovl = omap_dss_get_overlay(i);
3155
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003156 if (ovl->id != OMAP_DSS_GFX &&
3157 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003158 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003159 }
3160
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003161 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003163
Sumit Semwal2a205f32010-12-02 11:27:12 +00003164 if (enable)
3165 dssdev->driver->enable(dssdev);
3166 }
3167 }
3168
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003169 if (errors & DISPC_IRQ_OCP_ERR) {
3170 DSSERR("OCP_ERR\n");
3171 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3172 struct omap_overlay_manager *mgr;
3173 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003174 if (mgr->device && mgr->device->driver)
3175 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176 }
3177 }
3178
3179 spin_lock_irqsave(&dispc.irq_lock, flags);
3180 dispc.irq_error_mask |= errors;
3181 _omap_dispc_set_irqs();
3182 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003183
3184 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185}
3186
3187int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3188{
3189 void dispc_irq_wait_handler(void *data, u32 mask)
3190 {
3191 complete((struct completion *)data);
3192 }
3193
3194 int r;
3195 DECLARE_COMPLETION_ONSTACK(completion);
3196
3197 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3198 irqmask);
3199
3200 if (r)
3201 return r;
3202
3203 timeout = wait_for_completion_timeout(&completion, timeout);
3204
3205 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3206
3207 if (timeout == 0)
3208 return -ETIMEDOUT;
3209
3210 if (timeout == -ERESTARTSYS)
3211 return -ERESTARTSYS;
3212
3213 return 0;
3214}
3215
3216int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3217 unsigned long timeout)
3218{
3219 void dispc_irq_wait_handler(void *data, u32 mask)
3220 {
3221 complete((struct completion *)data);
3222 }
3223
3224 int r;
3225 DECLARE_COMPLETION_ONSTACK(completion);
3226
3227 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3228 irqmask);
3229
3230 if (r)
3231 return r;
3232
3233 timeout = wait_for_completion_interruptible_timeout(&completion,
3234 timeout);
3235
3236 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3237
3238 if (timeout == 0)
3239 return -ETIMEDOUT;
3240
3241 if (timeout == -ERESTARTSYS)
3242 return -ERESTARTSYS;
3243
3244 return 0;
3245}
3246
3247#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3248void dispc_fake_vsync_irq(void)
3249{
3250 u32 irqstatus = DISPC_IRQ_VSYNC;
3251 int i;
3252
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003253 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254
3255 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3256 struct omap_dispc_isr_data *isr_data;
3257 isr_data = &dispc.registered_isr[i];
3258
3259 if (!isr_data->isr)
3260 continue;
3261
3262 if (isr_data->mask & irqstatus)
3263 isr_data->isr(isr_data->arg, irqstatus);
3264 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003265}
3266#endif
3267
3268static void _omap_dispc_initialize_irq(void)
3269{
3270 unsigned long flags;
3271
3272 spin_lock_irqsave(&dispc.irq_lock, flags);
3273
3274 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3275
3276 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003277 if (dss_has_feature(FEAT_MGR_LCD2))
3278 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303279 if (dss_feat_get_num_ovls() > 3)
3280 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003281
3282 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3283 * so clear it */
3284 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3285
3286 _omap_dispc_set_irqs();
3287
3288 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3289}
3290
3291void dispc_enable_sidle(void)
3292{
3293 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3294}
3295
3296void dispc_disable_sidle(void)
3297{
3298 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3299}
3300
3301static void _omap_dispc_initial_config(void)
3302{
3303 u32 l;
3304
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003305 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3306 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3307 l = dispc_read_reg(DISPC_DIVISOR);
3308 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3309 l = FLD_MOD(l, 1, 0, 0);
3310 l = FLD_MOD(l, 1, 23, 16);
3311 dispc_write_reg(DISPC_DIVISOR, l);
3312 }
3313
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003314 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003315 if (dss_has_feature(FEAT_FUNCGATED))
3316 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003317
3318 /* L3 firewall setting: enable access to OCM RAM */
3319 /* XXX this should be somewhere in plat-omap */
3320 if (cpu_is_omap24xx())
3321 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3322
3323 _dispc_setup_color_conv_coef();
3324
3325 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3326
3327 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003328
3329 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303330
3331 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003332}
3333
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003334/* DISPC HW IP initialisation */
3335static int omap_dispchw_probe(struct platform_device *pdev)
3336{
3337 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003338 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003339 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003340 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003341
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003342 dispc.pdev = pdev;
3343
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003344 clk = clk_get(&pdev->dev, "fck");
3345 if (IS_ERR(clk)) {
3346 DSSERR("can't get fck\n");
3347 r = PTR_ERR(clk);
3348 goto err_get_clk;
3349 }
3350
3351 dispc.dss_clk = clk;
3352
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003353 spin_lock_init(&dispc.irq_lock);
3354
3355#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3356 spin_lock_init(&dispc.irq_stats_lock);
3357 dispc.irq_stats.last_reset = jiffies;
3358#endif
3359
3360 INIT_WORK(&dispc.error_work, dispc_error_worker);
3361
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003362 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3363 if (!dispc_mem) {
3364 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003365 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003366 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003367 }
3368 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003369 if (!dispc.base) {
3370 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003371 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003372 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003373 }
3374 dispc.irq = platform_get_irq(dispc.pdev, 0);
3375 if (dispc.irq < 0) {
3376 DSSERR("platform_get_irq failed\n");
3377 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003378 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003379 }
3380
3381 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3382 "OMAP DISPC", dispc.pdev);
3383 if (r < 0) {
3384 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003385 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003386 }
3387
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003388 pm_runtime_enable(&pdev->dev);
3389
3390 r = dispc_runtime_get();
3391 if (r)
3392 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003393
3394 _omap_dispc_initial_config();
3395
3396 _omap_dispc_initialize_irq();
3397
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003398 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003399 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003400 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3401
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003402 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003403
3404 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003405
3406err_runtime_get:
3407 pm_runtime_disable(&pdev->dev);
3408 free_irq(dispc.irq, dispc.pdev);
3409err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003410 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003411err_ioremap:
3412 clk_put(dispc.dss_clk);
3413err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003414 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003415}
3416
3417static int omap_dispchw_remove(struct platform_device *pdev)
3418{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003419 pm_runtime_disable(&pdev->dev);
3420
3421 clk_put(dispc.dss_clk);
3422
archit tanejaaffe3602011-02-23 08:41:03 +00003423 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003424 iounmap(dispc.base);
3425 return 0;
3426}
3427
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003428static int dispc_runtime_suspend(struct device *dev)
3429{
3430 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003431 dss_runtime_put();
3432
3433 return 0;
3434}
3435
3436static int dispc_runtime_resume(struct device *dev)
3437{
3438 int r;
3439
3440 r = dss_runtime_get();
3441 if (r < 0)
3442 return r;
3443
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003444 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003445
3446 return 0;
3447}
3448
3449static const struct dev_pm_ops dispc_pm_ops = {
3450 .runtime_suspend = dispc_runtime_suspend,
3451 .runtime_resume = dispc_runtime_resume,
3452};
3453
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003454static struct platform_driver omap_dispchw_driver = {
3455 .probe = omap_dispchw_probe,
3456 .remove = omap_dispchw_remove,
3457 .driver = {
3458 .name = "omapdss_dispc",
3459 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003460 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003461 },
3462};
3463
3464int dispc_init_platform_driver(void)
3465{
3466 return platform_driver_register(&omap_dispchw_driver);
3467}
3468
3469void dispc_uninit_platform_driver(void)
3470{
3471 return platform_driver_unregister(&omap_dispchw_driver);
3472}