Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2010 Daniel Vetter |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
| 24 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 25 | #include <drm/drmP.h> |
| 26 | #include <drm/i915_drm.h> |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 27 | #include "i915_drv.h" |
| 28 | #include "i915_trace.h" |
| 29 | #include "intel_drv.h" |
| 30 | |
Ben Widawsky | 26b1ff3 | 2012-11-04 09:21:31 -0800 | [diff] [blame] | 31 | /* PPGTT stuff */ |
| 32 | #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0)) |
| 33 | |
| 34 | #define GEN6_PDE_VALID (1 << 0) |
| 35 | /* gen6+ has bit 11-4 for physical addr bit 39-32 */ |
| 36 | #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) |
| 37 | |
| 38 | #define GEN6_PTE_VALID (1 << 0) |
| 39 | #define GEN6_PTE_UNCACHED (1 << 1) |
| 40 | #define HSW_PTE_UNCACHED (0) |
| 41 | #define GEN6_PTE_CACHE_LLC (2 << 1) |
| 42 | #define GEN6_PTE_CACHE_LLC_MLC (3 << 1) |
| 43 | #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) |
| 44 | |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 45 | static gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev, |
| 46 | dma_addr_t addr, |
| 47 | enum i915_cache_level level) |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 48 | { |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 49 | gen6_gtt_pte_t pte = GEN6_PTE_VALID; |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 50 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 51 | |
| 52 | switch (level) { |
| 53 | case I915_CACHE_LLC_MLC: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 54 | pte |= GEN6_PTE_CACHE_LLC_MLC; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 55 | break; |
| 56 | case I915_CACHE_LLC: |
| 57 | pte |= GEN6_PTE_CACHE_LLC; |
| 58 | break; |
| 59 | case I915_CACHE_NONE: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 60 | pte |= GEN6_PTE_UNCACHED; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 61 | break; |
| 62 | default: |
| 63 | BUG(); |
| 64 | } |
| 65 | |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 66 | return pte; |
| 67 | } |
| 68 | |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 69 | #define BYT_PTE_WRITEABLE (1 << 1) |
| 70 | #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2) |
| 71 | |
| 72 | static gen6_gtt_pte_t byt_pte_encode(struct drm_device *dev, |
| 73 | dma_addr_t addr, |
| 74 | enum i915_cache_level level) |
| 75 | { |
| 76 | gen6_gtt_pte_t pte = GEN6_PTE_VALID; |
| 77 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 78 | |
| 79 | /* Mark the page as writeable. Other platforms don't have a |
| 80 | * setting for read-only/writable, so this matches that behavior. |
| 81 | */ |
| 82 | pte |= BYT_PTE_WRITEABLE; |
| 83 | |
| 84 | if (level != I915_CACHE_NONE) |
| 85 | pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES; |
| 86 | |
| 87 | return pte; |
| 88 | } |
| 89 | |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 90 | static gen6_gtt_pte_t hsw_pte_encode(struct drm_device *dev, |
| 91 | dma_addr_t addr, |
| 92 | enum i915_cache_level level) |
| 93 | { |
| 94 | gen6_gtt_pte_t pte = GEN6_PTE_VALID; |
| 95 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 96 | |
| 97 | if (level != I915_CACHE_NONE) |
| 98 | pte |= GEN6_PTE_CACHE_LLC; |
| 99 | |
| 100 | return pte; |
| 101 | } |
| 102 | |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 103 | static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 104 | { |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 105 | struct drm_i915_private *dev_priv = ppgtt->dev->dev_private; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 106 | gen6_gtt_pte_t __iomem *pd_addr; |
| 107 | uint32_t pd_entry; |
| 108 | int i; |
| 109 | |
Ben Widawsky | 0a73287 | 2013-04-23 23:15:30 -0700 | [diff] [blame] | 110 | WARN_ON(ppgtt->pd_offset & 0x3f); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 111 | pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm + |
| 112 | ppgtt->pd_offset / sizeof(gen6_gtt_pte_t); |
| 113 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 114 | dma_addr_t pt_addr; |
| 115 | |
| 116 | pt_addr = ppgtt->pt_dma_addr[i]; |
| 117 | pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr); |
| 118 | pd_entry |= GEN6_PDE_VALID; |
| 119 | |
| 120 | writel(pd_entry, pd_addr + i); |
| 121 | } |
| 122 | readl(pd_addr); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | static int gen6_ppgtt_enable(struct drm_device *dev) |
| 126 | { |
| 127 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 128 | uint32_t pd_offset; |
| 129 | struct intel_ring_buffer *ring; |
| 130 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 131 | int i; |
| 132 | |
| 133 | BUG_ON(ppgtt->pd_offset & 0x3f); |
| 134 | |
| 135 | gen6_write_pdes(ppgtt); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 136 | |
| 137 | pd_offset = ppgtt->pd_offset; |
| 138 | pd_offset /= 64; /* in cachelines, */ |
| 139 | pd_offset <<= 16; |
| 140 | |
| 141 | if (INTEL_INFO(dev)->gen == 6) { |
| 142 | uint32_t ecochk, gab_ctl, ecobits; |
| 143 | |
| 144 | ecobits = I915_READ(GAC_ECO_BITS); |
Ville Syrjälä | 3b9d788 | 2013-04-04 15:13:40 +0300 | [diff] [blame] | 145 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT | |
| 146 | ECOBITS_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 147 | |
| 148 | gab_ctl = I915_READ(GAB_CTL); |
| 149 | I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT); |
| 150 | |
| 151 | ecochk = I915_READ(GAM_ECOCHK); |
| 152 | I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | |
| 153 | ECOCHK_PPGTT_CACHE64B); |
| 154 | I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
| 155 | } else if (INTEL_INFO(dev)->gen >= 7) { |
Ville Syrjälä | a6f429a | 2013-04-04 15:13:42 +0300 | [diff] [blame] | 156 | uint32_t ecochk, ecobits; |
Ville Syrjälä | a65c2fc | 2013-04-04 15:13:41 +0300 | [diff] [blame] | 157 | |
| 158 | ecobits = I915_READ(GAC_ECO_BITS); |
| 159 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B); |
| 160 | |
Ville Syrjälä | a6f429a | 2013-04-04 15:13:42 +0300 | [diff] [blame] | 161 | ecochk = I915_READ(GAM_ECOCHK); |
| 162 | if (IS_HASWELL(dev)) { |
| 163 | ecochk |= ECOCHK_PPGTT_WB_HSW; |
| 164 | } else { |
| 165 | ecochk |= ECOCHK_PPGTT_LLC_IVB; |
| 166 | ecochk &= ~ECOCHK_PPGTT_GFDT_IVB; |
| 167 | } |
| 168 | I915_WRITE(GAM_ECOCHK, ecochk); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 169 | /* GFX_MODE is per-ring on gen7+ */ |
| 170 | } |
| 171 | |
| 172 | for_each_ring(ring, dev_priv, i) { |
| 173 | if (INTEL_INFO(dev)->gen >= 7) |
| 174 | I915_WRITE(RING_MODE_GEN7(ring), |
| 175 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
| 176 | |
| 177 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 178 | I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset); |
| 179 | } |
Ben Widawsky | b7c36d2 | 2013-04-08 18:43:56 -0700 | [diff] [blame] | 180 | return 0; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 181 | } |
| 182 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 183 | /* PPGTT support for Sandybdrige/Gen6 and later */ |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 184 | static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt, |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 185 | unsigned first_entry, |
| 186 | unsigned num_entries) |
| 187 | { |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 188 | gen6_gtt_pte_t *pt_vaddr, scratch_pte; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 189 | unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 190 | unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES; |
| 191 | unsigned last_pte, i; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 192 | |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 193 | scratch_pte = ppgtt->pte_encode(ppgtt->dev, |
| 194 | ppgtt->scratch_page_dma_addr, |
| 195 | I915_CACHE_LLC); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 196 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 197 | while (num_entries) { |
| 198 | last_pte = first_pte + num_entries; |
| 199 | if (last_pte > I915_PPGTT_PT_ENTRIES) |
| 200 | last_pte = I915_PPGTT_PT_ENTRIES; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 201 | |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 202 | pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 203 | |
| 204 | for (i = first_pte; i < last_pte; i++) |
| 205 | pt_vaddr[i] = scratch_pte; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 206 | |
| 207 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 208 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 209 | num_entries -= last_pte - first_pte; |
| 210 | first_pte = 0; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 211 | act_pt++; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 212 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 213 | } |
| 214 | |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 215 | static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt, |
| 216 | struct sg_table *pages, |
| 217 | unsigned first_entry, |
| 218 | enum i915_cache_level cache_level) |
| 219 | { |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 220 | gen6_gtt_pte_t *pt_vaddr; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 221 | unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 222 | unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES; |
| 223 | struct sg_page_iter sg_iter; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 224 | |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 225 | pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 226 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
| 227 | dma_addr_t page_addr; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 228 | |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 229 | page_addr = sg_page_iter_dma_address(&sg_iter); |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 230 | pt_vaddr[act_pte] = ppgtt->pte_encode(ppgtt->dev, page_addr, |
| 231 | cache_level); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 232 | if (++act_pte == I915_PPGTT_PT_ENTRIES) { |
| 233 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 234 | act_pt++; |
| 235 | pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 236 | act_pte = 0; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 237 | |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 238 | } |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 239 | } |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 240 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 241 | } |
| 242 | |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 243 | static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 244 | { |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 245 | int i; |
| 246 | |
| 247 | if (ppgtt->pt_dma_addr) { |
| 248 | for (i = 0; i < ppgtt->num_pd_entries; i++) |
| 249 | pci_unmap_page(ppgtt->dev->pdev, |
| 250 | ppgtt->pt_dma_addr[i], |
| 251 | 4096, PCI_DMA_BIDIRECTIONAL); |
| 252 | } |
| 253 | |
| 254 | kfree(ppgtt->pt_dma_addr); |
| 255 | for (i = 0; i < ppgtt->num_pd_entries; i++) |
| 256 | __free_page(ppgtt->pt_pages[i]); |
| 257 | kfree(ppgtt->pt_pages); |
| 258 | kfree(ppgtt); |
| 259 | } |
| 260 | |
| 261 | static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
| 262 | { |
| 263 | struct drm_device *dev = ppgtt->dev; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 264 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 265 | unsigned first_pd_entry_in_global_pt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 266 | int i; |
| 267 | int ret = -ENOMEM; |
| 268 | |
| 269 | /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024 |
| 270 | * entries. For aliasing ppgtt support we just steal them at the end for |
| 271 | * now. */ |
Daniel Vetter | e1b73cb | 2013-05-21 09:52:16 +0200 | [diff] [blame^] | 272 | first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 273 | |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 274 | if (IS_HASWELL(dev)) { |
| 275 | ppgtt->pte_encode = hsw_pte_encode; |
| 276 | } else if (IS_VALLEYVIEW(dev)) { |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 277 | ppgtt->pte_encode = byt_pte_encode; |
| 278 | } else { |
| 279 | ppgtt->pte_encode = gen6_pte_encode; |
| 280 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 281 | ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 282 | ppgtt->enable = gen6_ppgtt_enable; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 283 | ppgtt->clear_range = gen6_ppgtt_clear_range; |
| 284 | ppgtt->insert_entries = gen6_ppgtt_insert_entries; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 285 | ppgtt->cleanup = gen6_ppgtt_cleanup; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 286 | ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries, |
| 287 | GFP_KERNEL); |
| 288 | if (!ppgtt->pt_pages) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 289 | return -ENOMEM; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 290 | |
| 291 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 292 | ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL); |
| 293 | if (!ppgtt->pt_pages[i]) |
| 294 | goto err_pt_alloc; |
| 295 | } |
| 296 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 297 | ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries, |
| 298 | GFP_KERNEL); |
| 299 | if (!ppgtt->pt_dma_addr) |
| 300 | goto err_pt_alloc; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 301 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 302 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 303 | dma_addr_t pt_addr; |
Daniel Vetter | 211c568 | 2012-04-10 17:29:17 +0200 | [diff] [blame] | 304 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 305 | pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096, |
| 306 | PCI_DMA_BIDIRECTIONAL); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 307 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 308 | if (pci_dma_mapping_error(dev->pdev, pt_addr)) { |
| 309 | ret = -EIO; |
| 310 | goto err_pd_pin; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 311 | |
Daniel Vetter | 211c568 | 2012-04-10 17:29:17 +0200 | [diff] [blame] | 312 | } |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 313 | ppgtt->pt_dma_addr[i] = pt_addr; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 314 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 315 | |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 316 | ppgtt->clear_range(ppgtt, 0, |
| 317 | ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 318 | |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 319 | ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 320 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 321 | return 0; |
| 322 | |
| 323 | err_pd_pin: |
| 324 | if (ppgtt->pt_dma_addr) { |
| 325 | for (i--; i >= 0; i--) |
| 326 | pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i], |
| 327 | 4096, PCI_DMA_BIDIRECTIONAL); |
| 328 | } |
| 329 | err_pt_alloc: |
| 330 | kfree(ppgtt->pt_dma_addr); |
| 331 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 332 | if (ppgtt->pt_pages[i]) |
| 333 | __free_page(ppgtt->pt_pages[i]); |
| 334 | } |
| 335 | kfree(ppgtt->pt_pages); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 336 | |
| 337 | return ret; |
| 338 | } |
| 339 | |
| 340 | static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev) |
| 341 | { |
| 342 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 343 | struct i915_hw_ppgtt *ppgtt; |
| 344 | int ret; |
| 345 | |
| 346 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 347 | if (!ppgtt) |
| 348 | return -ENOMEM; |
| 349 | |
| 350 | ppgtt->dev = dev; |
Ben Widawsky | 1e7d12d | 2013-04-08 18:43:51 -0700 | [diff] [blame] | 351 | ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 352 | |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 353 | if (INTEL_INFO(dev)->gen < 8) |
| 354 | ret = gen6_ppgtt_init(ppgtt); |
| 355 | else |
| 356 | BUG(); |
| 357 | |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 358 | if (ret) |
| 359 | kfree(ppgtt); |
| 360 | else |
| 361 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 362 | |
| 363 | return ret; |
| 364 | } |
| 365 | |
| 366 | void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev) |
| 367 | { |
| 368 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 369 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 370 | |
| 371 | if (!ppgtt) |
| 372 | return; |
| 373 | |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 374 | ppgtt->cleanup(ppgtt); |
Ben Widawsky | 5963cf0 | 2013-04-08 18:43:55 -0700 | [diff] [blame] | 375 | dev_priv->mm.aliasing_ppgtt = NULL; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 376 | } |
| 377 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 378 | void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt, |
| 379 | struct drm_i915_gem_object *obj, |
| 380 | enum i915_cache_level cache_level) |
| 381 | { |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 382 | ppgtt->insert_entries(ppgtt, obj->pages, |
| 383 | obj->gtt_space->start >> PAGE_SHIFT, |
| 384 | cache_level); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt, |
| 388 | struct drm_i915_gem_object *obj) |
| 389 | { |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 390 | ppgtt->clear_range(ppgtt, |
| 391 | obj->gtt_space->start >> PAGE_SHIFT, |
| 392 | obj->base.size >> PAGE_SHIFT); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 393 | } |
| 394 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 395 | extern int intel_iommu_gfx_mapped; |
| 396 | /* Certain Gen5 chipsets require require idling the GPU before |
| 397 | * unmapping anything from the GTT when VT-d is enabled. |
| 398 | */ |
| 399 | static inline bool needs_idle_maps(struct drm_device *dev) |
| 400 | { |
| 401 | #ifdef CONFIG_INTEL_IOMMU |
| 402 | /* Query intel_iommu to see if we need the workaround. Presumably that |
| 403 | * was loaded first. |
| 404 | */ |
| 405 | if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped) |
| 406 | return true; |
| 407 | #endif |
| 408 | return false; |
| 409 | } |
| 410 | |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 411 | static bool do_idling(struct drm_i915_private *dev_priv) |
| 412 | { |
| 413 | bool ret = dev_priv->mm.interruptible; |
| 414 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 415 | if (unlikely(dev_priv->gtt.do_idle_maps)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 416 | dev_priv->mm.interruptible = false; |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 417 | if (i915_gpu_idle(dev_priv->dev)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 418 | DRM_ERROR("Couldn't idle GPU\n"); |
| 419 | /* Wait a bit, in hopes it avoids the hang */ |
| 420 | udelay(10); |
| 421 | } |
| 422 | } |
| 423 | |
| 424 | return ret; |
| 425 | } |
| 426 | |
| 427 | static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible) |
| 428 | { |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 429 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 430 | dev_priv->mm.interruptible = interruptible; |
| 431 | } |
| 432 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 433 | void i915_gem_restore_gtt_mappings(struct drm_device *dev) |
| 434 | { |
| 435 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 436 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 437 | |
Chris Wilson | bee4a18 | 2011-01-21 10:54:32 +0000 | [diff] [blame] | 438 | /* First fill our portion of the GTT with scratch pages */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 439 | dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE, |
| 440 | dev_priv->gtt.total / PAGE_SIZE); |
Chris Wilson | bee4a18 | 2011-01-21 10:54:32 +0000 | [diff] [blame] | 441 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 442 | list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) { |
Chris Wilson | a8e9312 | 2010-12-08 14:28:54 +0000 | [diff] [blame] | 443 | i915_gem_clflush_object(obj); |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 444 | i915_gem_gtt_bind_object(obj, obj->cache_level); |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 445 | } |
| 446 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 447 | i915_gem_chipset_flush(dev); |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 448 | } |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 449 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 450 | int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 451 | { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 452 | if (obj->has_dma_mapping) |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 453 | return 0; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 454 | |
| 455 | if (!dma_map_sg(&obj->base.dev->pdev->dev, |
| 456 | obj->pages->sgl, obj->pages->nents, |
| 457 | PCI_DMA_BIDIRECTIONAL)) |
| 458 | return -ENOSPC; |
| 459 | |
| 460 | return 0; |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 461 | } |
| 462 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 463 | /* |
| 464 | * Binds an object into the global gtt with the specified cache level. The object |
| 465 | * will be accessible to the GPU via commands whose operands reference offsets |
| 466 | * within the global GTT as well as accessible by the GPU through the GMADR |
| 467 | * mapped BAR (dev_priv->mm.gtt->gtt). |
| 468 | */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 469 | static void gen6_ggtt_insert_entries(struct drm_device *dev, |
| 470 | struct sg_table *st, |
| 471 | unsigned int first_entry, |
| 472 | enum i915_cache_level level) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 473 | { |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 474 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 475 | gen6_gtt_pte_t __iomem *gtt_entries = |
| 476 | (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 477 | int i = 0; |
| 478 | struct sg_page_iter sg_iter; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 479 | dma_addr_t addr; |
| 480 | |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 481 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 482 | addr = sg_page_iter_dma_address(&sg_iter); |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 483 | iowrite32(dev_priv->gtt.pte_encode(dev, addr, level), |
| 484 | >t_entries[i]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 485 | i++; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 486 | } |
| 487 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 488 | /* XXX: This serves as a posting read to make sure that the PTE has |
| 489 | * actually been updated. There is some concern that even though |
| 490 | * registers and PTEs are within the same BAR that they are potentially |
| 491 | * of NUMA access patterns. Therefore, even with the way we assume |
| 492 | * hardware should work, we must keep this posting read for paranoia. |
| 493 | */ |
| 494 | if (i != 0) |
Daniel Vetter | 960e3e4 | 2013-01-24 14:44:57 -0800 | [diff] [blame] | 495 | WARN_ON(readl(>t_entries[i-1]) |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 496 | != dev_priv->gtt.pte_encode(dev, addr, level)); |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 497 | |
| 498 | /* This next bit makes the above posting read even more important. We |
| 499 | * want to flush the TLBs only after we're certain all the PTE updates |
| 500 | * have finished. |
| 501 | */ |
| 502 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 503 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 504 | } |
| 505 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 506 | static void gen6_ggtt_clear_range(struct drm_device *dev, |
| 507 | unsigned int first_entry, |
| 508 | unsigned int num_entries) |
| 509 | { |
| 510 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 511 | gen6_gtt_pte_t scratch_pte, __iomem *gtt_base = |
| 512 | (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 513 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 514 | int i; |
| 515 | |
| 516 | if (WARN(num_entries > max_entries, |
| 517 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 518 | first_entry, num_entries, max_entries)) |
| 519 | num_entries = max_entries; |
| 520 | |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 521 | scratch_pte = dev_priv->gtt.pte_encode(dev, |
| 522 | dev_priv->gtt.scratch_page_dma, |
| 523 | I915_CACHE_LLC); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 524 | for (i = 0; i < num_entries; i++) |
| 525 | iowrite32(scratch_pte, >t_base[i]); |
| 526 | readl(gtt_base); |
| 527 | } |
| 528 | |
| 529 | |
| 530 | static void i915_ggtt_insert_entries(struct drm_device *dev, |
| 531 | struct sg_table *st, |
| 532 | unsigned int pg_start, |
| 533 | enum i915_cache_level cache_level) |
| 534 | { |
| 535 | unsigned int flags = (cache_level == I915_CACHE_NONE) ? |
| 536 | AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY; |
| 537 | |
| 538 | intel_gtt_insert_sg_entries(st, pg_start, flags); |
| 539 | |
| 540 | } |
| 541 | |
| 542 | static void i915_ggtt_clear_range(struct drm_device *dev, |
| 543 | unsigned int first_entry, |
| 544 | unsigned int num_entries) |
| 545 | { |
| 546 | intel_gtt_clear_range(first_entry, num_entries); |
| 547 | } |
| 548 | |
| 549 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 550 | void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj, |
| 551 | enum i915_cache_level cache_level) |
Chris Wilson | d5bd144 | 2011-04-14 06:48:26 +0100 | [diff] [blame] | 552 | { |
| 553 | struct drm_device *dev = obj->base.dev; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 554 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 555 | |
| 556 | dev_priv->gtt.gtt_insert_entries(dev, obj->pages, |
| 557 | obj->gtt_space->start >> PAGE_SHIFT, |
| 558 | cache_level); |
Chris Wilson | d5bd144 | 2011-04-14 06:48:26 +0100 | [diff] [blame] | 559 | |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 560 | obj->has_global_gtt_mapping = 1; |
Chris Wilson | d5bd144 | 2011-04-14 06:48:26 +0100 | [diff] [blame] | 561 | } |
| 562 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 563 | void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 564 | { |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 565 | struct drm_device *dev = obj->base.dev; |
| 566 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 567 | |
| 568 | dev_priv->gtt.gtt_clear_range(obj->base.dev, |
| 569 | obj->gtt_space->start >> PAGE_SHIFT, |
| 570 | obj->base.size >> PAGE_SHIFT); |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 571 | |
| 572 | obj->has_global_gtt_mapping = 0; |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 573 | } |
| 574 | |
| 575 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj) |
| 576 | { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 577 | struct drm_device *dev = obj->base.dev; |
| 578 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 579 | bool interruptible; |
| 580 | |
| 581 | interruptible = do_idling(dev_priv); |
| 582 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 583 | if (!obj->has_dma_mapping) |
| 584 | dma_unmap_sg(&dev->pdev->dev, |
| 585 | obj->pages->sgl, obj->pages->nents, |
| 586 | PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 587 | |
| 588 | undo_idling(dev_priv, interruptible); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 589 | } |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 590 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 591 | static void i915_gtt_color_adjust(struct drm_mm_node *node, |
| 592 | unsigned long color, |
| 593 | unsigned long *start, |
| 594 | unsigned long *end) |
| 595 | { |
| 596 | if (node->color != color) |
| 597 | *start += 4096; |
| 598 | |
| 599 | if (!list_empty(&node->node_list)) { |
| 600 | node = list_entry(node->node_list.next, |
| 601 | struct drm_mm_node, |
| 602 | node_list); |
| 603 | if (node->allocated && node->color != color) |
| 604 | *end -= 4096; |
| 605 | } |
| 606 | } |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 607 | void i915_gem_setup_global_gtt(struct drm_device *dev, |
| 608 | unsigned long start, |
| 609 | unsigned long mappable_end, |
| 610 | unsigned long end) |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 611 | { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 612 | /* Let GEM Manage all of the aperture. |
| 613 | * |
| 614 | * However, leave one page at the end still bound to the scratch page. |
| 615 | * There are a number of places where the hardware apparently prefetches |
| 616 | * past the end of the object, and we've seen multiple hangs with the |
| 617 | * GPU head pointer stuck in a batchbuffer bound at the last page of the |
| 618 | * aperture. One page should be enough to keep any prefetching inside |
| 619 | * of the aperture. |
| 620 | */ |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 621 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 622 | struct drm_mm_node *entry; |
| 623 | struct drm_i915_gem_object *obj; |
| 624 | unsigned long hole_start, hole_end; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 625 | |
Ben Widawsky | 35451cb | 2013-01-17 12:45:13 -0800 | [diff] [blame] | 626 | BUG_ON(mappable_end > end); |
| 627 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 628 | /* Subtract the guard page ... */ |
Daniel Vetter | d1dd20a | 2012-03-26 09:45:42 +0200 | [diff] [blame] | 629 | drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE); |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 630 | if (!HAS_LLC(dev)) |
| 631 | dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 632 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 633 | /* Mark any preallocated objects as occupied */ |
| 634 | list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) { |
| 635 | DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n", |
| 636 | obj->gtt_offset, obj->base.size); |
| 637 | |
| 638 | BUG_ON(obj->gtt_space != I915_GTT_RESERVED); |
| 639 | obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space, |
| 640 | obj->gtt_offset, |
| 641 | obj->base.size, |
| 642 | false); |
| 643 | obj->has_global_gtt_mapping = 1; |
| 644 | } |
| 645 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 646 | dev_priv->gtt.start = start; |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 647 | dev_priv->gtt.total = end - start; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 648 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 649 | /* Clear any non-preallocated blocks */ |
| 650 | drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space, |
| 651 | hole_start, hole_end) { |
| 652 | DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n", |
| 653 | hole_start, hole_end); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 654 | dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE, |
| 655 | (hole_end-hole_start) / PAGE_SIZE); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 656 | } |
| 657 | |
| 658 | /* And finally clear the reserved guard page */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 659 | dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 660 | } |
| 661 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 662 | static bool |
| 663 | intel_enable_ppgtt(struct drm_device *dev) |
| 664 | { |
| 665 | if (i915_enable_ppgtt >= 0) |
| 666 | return i915_enable_ppgtt; |
| 667 | |
| 668 | #ifdef CONFIG_INTEL_IOMMU |
| 669 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 670 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 671 | return false; |
| 672 | #endif |
| 673 | |
| 674 | return true; |
| 675 | } |
| 676 | |
| 677 | void i915_gem_init_global_gtt(struct drm_device *dev) |
| 678 | { |
| 679 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 680 | unsigned long gtt_size, mappable_size; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 681 | |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 682 | gtt_size = dev_priv->gtt.total; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 683 | mappable_size = dev_priv->gtt.mappable_end; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 684 | |
| 685 | if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 686 | int ret; |
Ben Widawsky | 3eb1c00 | 2013-04-08 18:43:52 -0700 | [diff] [blame] | 687 | |
| 688 | if (INTEL_INFO(dev)->gen <= 7) { |
| 689 | /* PPGTT pdes are stolen from global gtt ptes, so shrink the |
| 690 | * aperture accordingly when using aliasing ppgtt. */ |
| 691 | gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE; |
| 692 | } |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 693 | |
| 694 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
| 695 | |
| 696 | ret = i915_gem_init_aliasing_ppgtt(dev); |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 697 | if (!ret) |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 698 | return; |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 699 | |
| 700 | DRM_ERROR("Aliased PPGTT setup failed %d\n", ret); |
| 701 | drm_mm_takedown(&dev_priv->mm.gtt_space); |
| 702 | gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 703 | } |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 704 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 705 | } |
| 706 | |
| 707 | static int setup_scratch_page(struct drm_device *dev) |
| 708 | { |
| 709 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 710 | struct page *page; |
| 711 | dma_addr_t dma_addr; |
| 712 | |
| 713 | page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO); |
| 714 | if (page == NULL) |
| 715 | return -ENOMEM; |
| 716 | get_page(page); |
| 717 | set_pages_uc(page, 1); |
| 718 | |
| 719 | #ifdef CONFIG_INTEL_IOMMU |
| 720 | dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE, |
| 721 | PCI_DMA_BIDIRECTIONAL); |
| 722 | if (pci_dma_mapping_error(dev->pdev, dma_addr)) |
| 723 | return -EINVAL; |
| 724 | #else |
| 725 | dma_addr = page_to_phys(page); |
| 726 | #endif |
Ben Widawsky | 9c61a32 | 2013-01-18 12:30:32 -0800 | [diff] [blame] | 727 | dev_priv->gtt.scratch_page = page; |
| 728 | dev_priv->gtt.scratch_page_dma = dma_addr; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 729 | |
| 730 | return 0; |
| 731 | } |
| 732 | |
| 733 | static void teardown_scratch_page(struct drm_device *dev) |
| 734 | { |
| 735 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 9c61a32 | 2013-01-18 12:30:32 -0800 | [diff] [blame] | 736 | set_pages_wb(dev_priv->gtt.scratch_page, 1); |
| 737 | pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma, |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 738 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 9c61a32 | 2013-01-18 12:30:32 -0800 | [diff] [blame] | 739 | put_page(dev_priv->gtt.scratch_page); |
| 740 | __free_page(dev_priv->gtt.scratch_page); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 741 | } |
| 742 | |
| 743 | static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl) |
| 744 | { |
| 745 | snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT; |
| 746 | snb_gmch_ctl &= SNB_GMCH_GGMS_MASK; |
| 747 | return snb_gmch_ctl << 20; |
| 748 | } |
| 749 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 750 | static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 751 | { |
| 752 | snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT; |
| 753 | snb_gmch_ctl &= SNB_GMCH_GMS_MASK; |
| 754 | return snb_gmch_ctl << 25; /* 32 MB units */ |
| 755 | } |
| 756 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 757 | static int gen6_gmch_probe(struct drm_device *dev, |
| 758 | size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 759 | size_t *stolen, |
| 760 | phys_addr_t *mappable_base, |
| 761 | unsigned long *mappable_end) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 762 | { |
| 763 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 764 | phys_addr_t gtt_bus_addr; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 765 | unsigned int gtt_size; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 766 | u16 snb_gmch_ctl; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 767 | int ret; |
| 768 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 769 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 770 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 771 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 772 | /* 64/512MB is the current min/max we actually know of, but this is just |
| 773 | * a coarse sanity check. |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 774 | */ |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 775 | if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) { |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 776 | DRM_ERROR("Unknown GMADR size (%lx)\n", |
| 777 | dev_priv->gtt.mappable_end); |
| 778 | return -ENXIO; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 779 | } |
| 780 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 781 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40))) |
| 782 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40)); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 783 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 784 | gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl); |
| 785 | |
Ben Widawsky | c4ae25e | 2013-05-01 11:00:34 -0700 | [diff] [blame] | 786 | *stolen = gen6_get_stolen_size(snb_gmch_ctl); |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 787 | *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 788 | |
Ben Widawsky | a93e416 | 2013-04-08 18:43:47 -0700 | [diff] [blame] | 789 | /* For Modern GENs the PTEs and register space are split in the BAR */ |
| 790 | gtt_bus_addr = pci_resource_start(dev->pdev, 0) + |
| 791 | (pci_resource_len(dev->pdev, 0) / 2); |
| 792 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 793 | dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size); |
| 794 | if (!dev_priv->gtt.gsm) { |
| 795 | DRM_ERROR("Failed to map the gtt page table\n"); |
| 796 | return -ENOMEM; |
| 797 | } |
| 798 | |
| 799 | ret = setup_scratch_page(dev); |
| 800 | if (ret) |
| 801 | DRM_ERROR("Scratch setup failed\n"); |
| 802 | |
| 803 | dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range; |
| 804 | dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries; |
| 805 | |
| 806 | return ret; |
| 807 | } |
| 808 | |
Changlong Xie | d93c623 | 2013-01-31 11:32:50 +0800 | [diff] [blame] | 809 | static void gen6_gmch_remove(struct drm_device *dev) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 810 | { |
| 811 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 812 | iounmap(dev_priv->gtt.gsm); |
| 813 | teardown_scratch_page(dev_priv->dev); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 814 | } |
| 815 | |
| 816 | static int i915_gmch_probe(struct drm_device *dev, |
| 817 | size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 818 | size_t *stolen, |
| 819 | phys_addr_t *mappable_base, |
| 820 | unsigned long *mappable_end) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 821 | { |
| 822 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 823 | int ret; |
| 824 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 825 | ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL); |
| 826 | if (!ret) { |
| 827 | DRM_ERROR("failed to set up gmch\n"); |
| 828 | return -EIO; |
| 829 | } |
| 830 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 831 | intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 832 | |
| 833 | dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev); |
| 834 | dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range; |
| 835 | dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries; |
| 836 | |
| 837 | return 0; |
| 838 | } |
| 839 | |
| 840 | static void i915_gmch_remove(struct drm_device *dev) |
| 841 | { |
| 842 | intel_gmch_remove(); |
| 843 | } |
| 844 | |
| 845 | int i915_gem_gtt_init(struct drm_device *dev) |
| 846 | { |
| 847 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 848 | struct i915_gtt *gtt = &dev_priv->gtt; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 849 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 850 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 851 | if (INTEL_INFO(dev)->gen <= 5) { |
| 852 | dev_priv->gtt.gtt_probe = i915_gmch_probe; |
| 853 | dev_priv->gtt.gtt_remove = i915_gmch_remove; |
| 854 | } else { |
| 855 | dev_priv->gtt.gtt_probe = gen6_gmch_probe; |
| 856 | dev_priv->gtt.gtt_remove = gen6_gmch_remove; |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 857 | if (IS_HASWELL(dev)) { |
| 858 | dev_priv->gtt.pte_encode = hsw_pte_encode; |
| 859 | } else if (IS_VALLEYVIEW(dev)) { |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 860 | dev_priv->gtt.pte_encode = byt_pte_encode; |
| 861 | } else { |
| 862 | dev_priv->gtt.pte_encode = gen6_pte_encode; |
| 863 | } |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 864 | } |
| 865 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 866 | ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 867 | &dev_priv->gtt.stolen_size, |
| 868 | >t->mappable_base, |
| 869 | >t->mappable_end); |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 870 | if (ret) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 871 | return ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 872 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 873 | /* GMADR is the PCI mmio aperture into the global GTT. */ |
| 874 | DRM_INFO("Memory usable by graphics device = %zdM\n", |
| 875 | dev_priv->gtt.total >> 20); |
| 876 | DRM_DEBUG_DRIVER("GMADR size = %ldM\n", |
| 877 | dev_priv->gtt.mappable_end >> 20); |
| 878 | DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", |
| 879 | dev_priv->gtt.stolen_size >> 20); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 880 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 881 | return 0; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 882 | } |