blob: c0437fd8d3f29a38f9dc6ada9b1bd7431262369d [file] [log] [blame]
David S. Millera3138df2007-10-09 01:54:01 -07001/* niu.c: Neptune ethernet driver.
2 *
David S. Millerbe0c0072008-05-04 01:34:31 -07003 * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
David S. Millera3138df2007-10-09 01:54:01 -07004 */
5
Joe Perchesf10a1f22010-02-14 22:40:39 -08006#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
David S. Millera3138df2007-10-09 01:54:01 -07008#include <linux/module.h>
9#include <linux/init.h>
10#include <linux/pci.h>
11#include <linux/dma-mapping.h>
12#include <linux/netdevice.h>
13#include <linux/ethtool.h>
14#include <linux/etherdevice.h>
15#include <linux/platform_device.h>
16#include <linux/delay.h>
17#include <linux/bitops.h>
18#include <linux/mii.h>
19#include <linux/if_ether.h>
20#include <linux/if_vlan.h>
21#include <linux/ip.h>
22#include <linux/in.h>
23#include <linux/ipv6.h>
24#include <linux/log2.h>
25#include <linux/jiffies.h>
26#include <linux/crc32.h>
Jiri Pirkoccffad252009-05-22 23:22:17 +000027#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
David S. Millera3138df2007-10-09 01:54:01 -070029
30#include <linux/io.h>
David S. Millera3138df2007-10-09 01:54:01 -070031#include <linux/of_device.h>
David S. Millera3138df2007-10-09 01:54:01 -070032
33#include "niu.h"
34
35#define DRV_MODULE_NAME "niu"
David S. Miller3cfa8562010-04-22 15:48:17 -070036#define DRV_MODULE_VERSION "1.1"
37#define DRV_MODULE_RELDATE "Apr 22, 2010"
David S. Millera3138df2007-10-09 01:54:01 -070038
39static char version[] __devinitdata =
40 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
41
42MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
43MODULE_DESCRIPTION("NIU ethernet driver");
44MODULE_LICENSE("GPL");
45MODULE_VERSION(DRV_MODULE_VERSION);
46
David S. Millera3138df2007-10-09 01:54:01 -070047#ifndef readq
48static u64 readq(void __iomem *reg)
49{
David S. Millere23a59e2008-11-12 14:32:54 -080050 return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
David S. Millera3138df2007-10-09 01:54:01 -070051}
52
53static void writeq(u64 val, void __iomem *reg)
54{
55 writel(val & 0xffffffff, reg);
56 writel(val >> 32, reg + 0x4UL);
57}
58#endif
59
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000060static DEFINE_PCI_DEVICE_TABLE(niu_pci_tbl) = {
David S. Millera3138df2007-10-09 01:54:01 -070061 {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
62 {}
63};
64
65MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
66
67#define NIU_TX_TIMEOUT (5 * HZ)
68
69#define nr64(reg) readq(np->regs + (reg))
70#define nw64(reg, val) writeq((val), np->regs + (reg))
71
72#define nr64_mac(reg) readq(np->mac_regs + (reg))
73#define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
74
75#define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
76#define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
77
78#define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
79#define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
80
81#define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
82#define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
83
84#define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
85
86static int niu_debug;
87static int debug = -1;
88module_param(debug, int, 0);
89MODULE_PARM_DESC(debug, "NIU debug level");
90
David S. Millera3138df2007-10-09 01:54:01 -070091#define niu_lock_parent(np, flags) \
92 spin_lock_irqsave(&np->parent->lock, flags)
93#define niu_unlock_parent(np, flags) \
94 spin_unlock_irqrestore(&np->parent->lock, flags)
95
Matheos Worku5fbd7e22008-02-28 21:25:43 -080096static int serdes_init_10g_serdes(struct niu *np);
97
David S. Millera3138df2007-10-09 01:54:01 -070098static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
99 u64 bits, int limit, int delay)
100{
101 while (--limit >= 0) {
102 u64 val = nr64_mac(reg);
103
104 if (!(val & bits))
105 break;
106 udelay(delay);
107 }
108 if (limit < 0)
109 return -ENODEV;
110 return 0;
111}
112
113static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
114 u64 bits, int limit, int delay,
115 const char *reg_name)
116{
117 int err;
118
119 nw64_mac(reg, bits);
120 err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
121 if (err)
Joe Perchesf10a1f22010-02-14 22:40:39 -0800122 netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
123 (unsigned long long)bits, reg_name,
124 (unsigned long long)nr64_mac(reg));
David S. Millera3138df2007-10-09 01:54:01 -0700125 return err;
126}
127
128#define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
129({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
130 __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
131})
132
133static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
134 u64 bits, int limit, int delay)
135{
136 while (--limit >= 0) {
137 u64 val = nr64_ipp(reg);
138
139 if (!(val & bits))
140 break;
141 udelay(delay);
142 }
143 if (limit < 0)
144 return -ENODEV;
145 return 0;
146}
147
148static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
149 u64 bits, int limit, int delay,
150 const char *reg_name)
151{
152 int err;
153 u64 val;
154
155 val = nr64_ipp(reg);
156 val |= bits;
157 nw64_ipp(reg, val);
158
159 err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
160 if (err)
Joe Perchesf10a1f22010-02-14 22:40:39 -0800161 netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
162 (unsigned long long)bits, reg_name,
163 (unsigned long long)nr64_ipp(reg));
David S. Millera3138df2007-10-09 01:54:01 -0700164 return err;
165}
166
167#define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
168({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
169 __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
170})
171
172static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
173 u64 bits, int limit, int delay)
174{
175 while (--limit >= 0) {
176 u64 val = nr64(reg);
177
178 if (!(val & bits))
179 break;
180 udelay(delay);
181 }
182 if (limit < 0)
183 return -ENODEV;
184 return 0;
185}
186
187#define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
188({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
189 __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
190})
191
192static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
193 u64 bits, int limit, int delay,
194 const char *reg_name)
195{
196 int err;
197
198 nw64(reg, bits);
199 err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
200 if (err)
Joe Perchesf10a1f22010-02-14 22:40:39 -0800201 netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
202 (unsigned long long)bits, reg_name,
203 (unsigned long long)nr64(reg));
David S. Millera3138df2007-10-09 01:54:01 -0700204 return err;
205}
206
207#define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
208({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
209 __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
210})
211
212static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
213{
214 u64 val = (u64) lp->timer;
215
216 if (on)
217 val |= LDG_IMGMT_ARM;
218
219 nw64(LDG_IMGMT(lp->ldg_num), val);
220}
221
222static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
223{
224 unsigned long mask_reg, bits;
225 u64 val;
226
227 if (ldn < 0 || ldn > LDN_MAX)
228 return -EINVAL;
229
230 if (ldn < 64) {
231 mask_reg = LD_IM0(ldn);
232 bits = LD_IM0_MASK;
233 } else {
234 mask_reg = LD_IM1(ldn - 64);
235 bits = LD_IM1_MASK;
236 }
237
238 val = nr64(mask_reg);
239 if (on)
240 val &= ~bits;
241 else
242 val |= bits;
243 nw64(mask_reg, val);
244
245 return 0;
246}
247
248static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
249{
250 struct niu_parent *parent = np->parent;
251 int i;
252
253 for (i = 0; i <= LDN_MAX; i++) {
254 int err;
255
256 if (parent->ldg_map[i] != lp->ldg_num)
257 continue;
258
259 err = niu_ldn_irq_enable(np, i, on);
260 if (err)
261 return err;
262 }
263 return 0;
264}
265
266static int niu_enable_interrupts(struct niu *np, int on)
267{
268 int i;
269
270 for (i = 0; i < np->num_ldg; i++) {
271 struct niu_ldg *lp = &np->ldg[i];
272 int err;
273
274 err = niu_enable_ldn_in_ldg(np, lp, on);
275 if (err)
276 return err;
277 }
278 for (i = 0; i < np->num_ldg; i++)
279 niu_ldg_rearm(np, &np->ldg[i], on);
280
281 return 0;
282}
283
284static u32 phy_encode(u32 type, int port)
285{
Eric Dumazet807540b2010-09-23 05:40:09 +0000286 return type << (port * 2);
David S. Millera3138df2007-10-09 01:54:01 -0700287}
288
289static u32 phy_decode(u32 val, int port)
290{
291 return (val >> (port * 2)) & PORT_TYPE_MASK;
292}
293
294static int mdio_wait(struct niu *np)
295{
296 int limit = 1000;
297 u64 val;
298
299 while (--limit > 0) {
300 val = nr64(MIF_FRAME_OUTPUT);
301 if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
302 return val & MIF_FRAME_OUTPUT_DATA;
303
304 udelay(10);
305 }
306
307 return -ENODEV;
308}
309
310static int mdio_read(struct niu *np, int port, int dev, int reg)
311{
312 int err;
313
314 nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
315 err = mdio_wait(np);
316 if (err < 0)
317 return err;
318
319 nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
320 return mdio_wait(np);
321}
322
323static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
324{
325 int err;
326
327 nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
328 err = mdio_wait(np);
329 if (err < 0)
330 return err;
331
332 nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
333 err = mdio_wait(np);
334 if (err < 0)
335 return err;
336
337 return 0;
338}
339
340static int mii_read(struct niu *np, int port, int reg)
341{
342 nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
343 return mdio_wait(np);
344}
345
346static int mii_write(struct niu *np, int port, int reg, int data)
347{
348 int err;
349
350 nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
351 err = mdio_wait(np);
352 if (err < 0)
353 return err;
354
355 return 0;
356}
357
358static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
359{
360 int err;
361
362 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
363 ESR2_TI_PLL_TX_CFG_L(channel),
364 val & 0xffff);
365 if (!err)
366 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
367 ESR2_TI_PLL_TX_CFG_H(channel),
368 val >> 16);
369 return err;
370}
371
372static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
373{
374 int err;
375
376 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
377 ESR2_TI_PLL_RX_CFG_L(channel),
378 val & 0xffff);
379 if (!err)
380 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
381 ESR2_TI_PLL_RX_CFG_H(channel),
382 val >> 16);
383 return err;
384}
385
386/* Mode is always 10G fiber. */
Santwona Beherae3e081e2008-11-14 14:44:08 -0800387static int serdes_init_niu_10g_fiber(struct niu *np)
David S. Millera3138df2007-10-09 01:54:01 -0700388{
389 struct niu_link_config *lp = &np->link_config;
390 u32 tx_cfg, rx_cfg;
391 unsigned long i;
392
393 tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
394 rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
395 PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
396 PLL_RX_CFG_EQ_LP_ADAPTIVE);
397
398 if (lp->loopback_mode == LOOPBACK_PHY) {
399 u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
400
401 mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
402 ESR2_TI_PLL_TEST_CFG_L, test_cfg);
403
404 tx_cfg |= PLL_TX_CFG_ENTEST;
405 rx_cfg |= PLL_RX_CFG_ENTEST;
406 }
407
408 /* Initialize all 4 lanes of the SERDES. */
409 for (i = 0; i < 4; i++) {
410 int err = esr2_set_tx_cfg(np, i, tx_cfg);
411 if (err)
412 return err;
413 }
414
415 for (i = 0; i < 4; i++) {
416 int err = esr2_set_rx_cfg(np, i, rx_cfg);
417 if (err)
418 return err;
419 }
420
421 return 0;
422}
423
Santwona Beherae3e081e2008-11-14 14:44:08 -0800424static int serdes_init_niu_1g_serdes(struct niu *np)
425{
426 struct niu_link_config *lp = &np->link_config;
427 u16 pll_cfg, pll_sts;
428 int max_retry = 100;
Ingo Molnar51e0f052008-11-25 16:48:12 -0800429 u64 uninitialized_var(sig), mask, val;
Santwona Beherae3e081e2008-11-14 14:44:08 -0800430 u32 tx_cfg, rx_cfg;
431 unsigned long i;
432 int err;
433
434 tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
435 PLL_TX_CFG_RATE_HALF);
436 rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
437 PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
438 PLL_RX_CFG_RATE_HALF);
439
440 if (np->port == 0)
441 rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
442
443 if (lp->loopback_mode == LOOPBACK_PHY) {
444 u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
445
446 mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
447 ESR2_TI_PLL_TEST_CFG_L, test_cfg);
448
449 tx_cfg |= PLL_TX_CFG_ENTEST;
450 rx_cfg |= PLL_RX_CFG_ENTEST;
451 }
452
453 /* Initialize PLL for 1G */
454 pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
455
456 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
457 ESR2_TI_PLL_CFG_L, pll_cfg);
458 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800459 netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
460 np->port, __func__);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800461 return err;
462 }
463
464 pll_sts = PLL_CFG_ENPLL;
465
466 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
467 ESR2_TI_PLL_STS_L, pll_sts);
468 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800469 netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
470 np->port, __func__);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800471 return err;
472 }
473
474 udelay(200);
475
476 /* Initialize all 4 lanes of the SERDES. */
477 for (i = 0; i < 4; i++) {
478 err = esr2_set_tx_cfg(np, i, tx_cfg);
479 if (err)
480 return err;
481 }
482
483 for (i = 0; i < 4; i++) {
484 err = esr2_set_rx_cfg(np, i, rx_cfg);
485 if (err)
486 return err;
487 }
488
489 switch (np->port) {
490 case 0:
491 val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
492 mask = val;
493 break;
494
495 case 1:
496 val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
497 mask = val;
498 break;
499
500 default:
501 return -EINVAL;
502 }
503
504 while (max_retry--) {
505 sig = nr64(ESR_INT_SIGNALS);
506 if ((sig & mask) == val)
507 break;
508
509 mdelay(500);
510 }
511
512 if ((sig & mask) != val) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800513 netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
514 np->port, (int)(sig & mask), (int)val);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800515 return -ENODEV;
516 }
517
518 return 0;
519}
520
521static int serdes_init_niu_10g_serdes(struct niu *np)
522{
523 struct niu_link_config *lp = &np->link_config;
524 u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
525 int max_retry = 100;
Ingo Molnar51e0f052008-11-25 16:48:12 -0800526 u64 uninitialized_var(sig), mask, val;
Santwona Beherae3e081e2008-11-14 14:44:08 -0800527 unsigned long i;
528 int err;
529
530 tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
531 rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
532 PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
533 PLL_RX_CFG_EQ_LP_ADAPTIVE);
534
535 if (lp->loopback_mode == LOOPBACK_PHY) {
536 u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
537
538 mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
539 ESR2_TI_PLL_TEST_CFG_L, test_cfg);
540
541 tx_cfg |= PLL_TX_CFG_ENTEST;
542 rx_cfg |= PLL_RX_CFG_ENTEST;
543 }
544
545 /* Initialize PLL for 10G */
546 pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
547
548 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
549 ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
550 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800551 netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
552 np->port, __func__);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800553 return err;
554 }
555
556 pll_sts = PLL_CFG_ENPLL;
557
558 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
559 ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
560 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800561 netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
562 np->port, __func__);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800563 return err;
564 }
565
566 udelay(200);
567
568 /* Initialize all 4 lanes of the SERDES. */
569 for (i = 0; i < 4; i++) {
570 err = esr2_set_tx_cfg(np, i, tx_cfg);
571 if (err)
572 return err;
573 }
574
575 for (i = 0; i < 4; i++) {
576 err = esr2_set_rx_cfg(np, i, rx_cfg);
577 if (err)
578 return err;
579 }
580
581 /* check if serdes is ready */
582
583 switch (np->port) {
584 case 0:
585 mask = ESR_INT_SIGNALS_P0_BITS;
586 val = (ESR_INT_SRDY0_P0 |
587 ESR_INT_DET0_P0 |
588 ESR_INT_XSRDY_P0 |
589 ESR_INT_XDP_P0_CH3 |
590 ESR_INT_XDP_P0_CH2 |
591 ESR_INT_XDP_P0_CH1 |
592 ESR_INT_XDP_P0_CH0);
593 break;
594
595 case 1:
596 mask = ESR_INT_SIGNALS_P1_BITS;
597 val = (ESR_INT_SRDY0_P1 |
598 ESR_INT_DET0_P1 |
599 ESR_INT_XSRDY_P1 |
600 ESR_INT_XDP_P1_CH3 |
601 ESR_INT_XDP_P1_CH2 |
602 ESR_INT_XDP_P1_CH1 |
603 ESR_INT_XDP_P1_CH0);
604 break;
605
606 default:
607 return -EINVAL;
608 }
609
610 while (max_retry--) {
611 sig = nr64(ESR_INT_SIGNALS);
612 if ((sig & mask) == val)
613 break;
614
615 mdelay(500);
616 }
617
618 if ((sig & mask) != val) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800619 pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n",
620 np->port, (int)(sig & mask), (int)val);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800621
622 /* 10G failed, try initializing at 1G */
623 err = serdes_init_niu_1g_serdes(np);
624 if (!err) {
625 np->flags &= ~NIU_FLAGS_10G;
626 np->mac_xcvr = MAC_XCVR_PCS;
627 } else {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800628 netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
629 np->port);
Santwona Beherae3e081e2008-11-14 14:44:08 -0800630 return -ENODEV;
631 }
632 }
633 return 0;
634}
635
David S. Millera3138df2007-10-09 01:54:01 -0700636static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
637{
638 int err;
639
640 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
641 if (err >= 0) {
642 *val = (err & 0xffff);
643 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
644 ESR_RXTX_CTRL_H(chan));
645 if (err >= 0)
646 *val |= ((err & 0xffff) << 16);
647 err = 0;
648 }
649 return err;
650}
651
652static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
653{
654 int err;
655
656 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
657 ESR_GLUE_CTRL0_L(chan));
658 if (err >= 0) {
659 *val = (err & 0xffff);
660 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
661 ESR_GLUE_CTRL0_H(chan));
662 if (err >= 0) {
663 *val |= ((err & 0xffff) << 16);
664 err = 0;
665 }
666 }
667 return err;
668}
669
670static int esr_read_reset(struct niu *np, u32 *val)
671{
672 int err;
673
674 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
675 ESR_RXTX_RESET_CTRL_L);
676 if (err >= 0) {
677 *val = (err & 0xffff);
678 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
679 ESR_RXTX_RESET_CTRL_H);
680 if (err >= 0) {
681 *val |= ((err & 0xffff) << 16);
682 err = 0;
683 }
684 }
685 return err;
686}
687
688static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
689{
690 int err;
691
692 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
693 ESR_RXTX_CTRL_L(chan), val & 0xffff);
694 if (!err)
695 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
696 ESR_RXTX_CTRL_H(chan), (val >> 16));
697 return err;
698}
699
700static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
701{
702 int err;
703
704 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
705 ESR_GLUE_CTRL0_L(chan), val & 0xffff);
706 if (!err)
707 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
708 ESR_GLUE_CTRL0_H(chan), (val >> 16));
709 return err;
710}
711
712static int esr_reset(struct niu *np)
713{
Ingo Molnarf1664002008-11-25 16:48:42 -0800714 u32 uninitialized_var(reset);
David S. Millera3138df2007-10-09 01:54:01 -0700715 int err;
716
717 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
718 ESR_RXTX_RESET_CTRL_L, 0x0000);
719 if (err)
720 return err;
721 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
722 ESR_RXTX_RESET_CTRL_H, 0xffff);
723 if (err)
724 return err;
725 udelay(200);
726
727 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
728 ESR_RXTX_RESET_CTRL_L, 0xffff);
729 if (err)
730 return err;
731 udelay(200);
732
733 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
734 ESR_RXTX_RESET_CTRL_H, 0x0000);
735 if (err)
736 return err;
737 udelay(200);
738
739 err = esr_read_reset(np, &reset);
740 if (err)
741 return err;
742 if (reset != 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -0800743 netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n",
744 np->port, reset);
David S. Millera3138df2007-10-09 01:54:01 -0700745 return -ENODEV;
746 }
747
748 return 0;
749}
750
751static int serdes_init_10g(struct niu *np)
752{
753 struct niu_link_config *lp = &np->link_config;
754 unsigned long ctrl_reg, test_cfg_reg, i;
755 u64 ctrl_val, test_cfg_val, sig, mask, val;
756 int err;
757
758 switch (np->port) {
759 case 0:
760 ctrl_reg = ENET_SERDES_0_CTRL_CFG;
761 test_cfg_reg = ENET_SERDES_0_TEST_CFG;
762 break;
763 case 1:
764 ctrl_reg = ENET_SERDES_1_CTRL_CFG;
765 test_cfg_reg = ENET_SERDES_1_TEST_CFG;
766 break;
767
768 default:
769 return -EINVAL;
770 }
771 ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
772 ENET_SERDES_CTRL_SDET_1 |
773 ENET_SERDES_CTRL_SDET_2 |
774 ENET_SERDES_CTRL_SDET_3 |
775 (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
776 (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
777 (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
778 (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
779 (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
780 (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
781 (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
782 (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
783 test_cfg_val = 0;
784
785 if (lp->loopback_mode == LOOPBACK_PHY) {
786 test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
787 ENET_SERDES_TEST_MD_0_SHIFT) |
788 (ENET_TEST_MD_PAD_LOOPBACK <<
789 ENET_SERDES_TEST_MD_1_SHIFT) |
790 (ENET_TEST_MD_PAD_LOOPBACK <<
791 ENET_SERDES_TEST_MD_2_SHIFT) |
792 (ENET_TEST_MD_PAD_LOOPBACK <<
793 ENET_SERDES_TEST_MD_3_SHIFT));
794 }
795
796 nw64(ctrl_reg, ctrl_val);
797 nw64(test_cfg_reg, test_cfg_val);
798
799 /* Initialize all 4 lanes of the SERDES. */
800 for (i = 0; i < 4; i++) {
801 u32 rxtx_ctrl, glue0;
802
803 err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
804 if (err)
805 return err;
806 err = esr_read_glue0(np, i, &glue0);
807 if (err)
808 return err;
809
810 rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
811 rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
812 (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
813
814 glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
815 ESR_GLUE_CTRL0_THCNT |
816 ESR_GLUE_CTRL0_BLTIME);
817 glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
818 (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
819 (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
820 (BLTIME_300_CYCLES <<
821 ESR_GLUE_CTRL0_BLTIME_SHIFT));
822
823 err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
824 if (err)
825 return err;
826 err = esr_write_glue0(np, i, glue0);
827 if (err)
828 return err;
829 }
830
831 err = esr_reset(np);
832 if (err)
833 return err;
834
835 sig = nr64(ESR_INT_SIGNALS);
836 switch (np->port) {
837 case 0:
838 mask = ESR_INT_SIGNALS_P0_BITS;
839 val = (ESR_INT_SRDY0_P0 |
840 ESR_INT_DET0_P0 |
841 ESR_INT_XSRDY_P0 |
842 ESR_INT_XDP_P0_CH3 |
843 ESR_INT_XDP_P0_CH2 |
844 ESR_INT_XDP_P0_CH1 |
845 ESR_INT_XDP_P0_CH0);
846 break;
847
848 case 1:
849 mask = ESR_INT_SIGNALS_P1_BITS;
850 val = (ESR_INT_SRDY0_P1 |
851 ESR_INT_DET0_P1 |
852 ESR_INT_XSRDY_P1 |
853 ESR_INT_XDP_P1_CH3 |
854 ESR_INT_XDP_P1_CH2 |
855 ESR_INT_XDP_P1_CH1 |
856 ESR_INT_XDP_P1_CH0);
857 break;
858
859 default:
860 return -EINVAL;
861 }
862
863 if ((sig & mask) != val) {
Matheos Workua5d6ab52008-04-24 21:09:20 -0700864 if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
865 np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
866 return 0;
867 }
Joe Perchesf10a1f22010-02-14 22:40:39 -0800868 netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
869 np->port, (int)(sig & mask), (int)val);
David S. Millera3138df2007-10-09 01:54:01 -0700870 return -ENODEV;
871 }
Matheos Workua5d6ab52008-04-24 21:09:20 -0700872 if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
873 np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
David S. Millera3138df2007-10-09 01:54:01 -0700874 return 0;
875}
876
877static int serdes_init_1g(struct niu *np)
878{
879 u64 val;
880
881 val = nr64(ENET_SERDES_1_PLL_CFG);
882 val &= ~ENET_SERDES_PLL_FBDIV2;
883 switch (np->port) {
884 case 0:
885 val |= ENET_SERDES_PLL_HRATE0;
886 break;
887 case 1:
888 val |= ENET_SERDES_PLL_HRATE1;
889 break;
890 case 2:
891 val |= ENET_SERDES_PLL_HRATE2;
892 break;
893 case 3:
894 val |= ENET_SERDES_PLL_HRATE3;
895 break;
896 default:
897 return -EINVAL;
898 }
899 nw64(ENET_SERDES_1_PLL_CFG, val);
900
901 return 0;
902}
903
Matheos Worku5fbd7e22008-02-28 21:25:43 -0800904static int serdes_init_1g_serdes(struct niu *np)
905{
906 struct niu_link_config *lp = &np->link_config;
907 unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
908 u64 ctrl_val, test_cfg_val, sig, mask, val;
909 int err;
910 u64 reset_val, val_rd;
911
912 val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
913 ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
914 ENET_SERDES_PLL_FBDIV0;
915 switch (np->port) {
916 case 0:
917 reset_val = ENET_SERDES_RESET_0;
918 ctrl_reg = ENET_SERDES_0_CTRL_CFG;
919 test_cfg_reg = ENET_SERDES_0_TEST_CFG;
920 pll_cfg = ENET_SERDES_0_PLL_CFG;
921 break;
922 case 1:
923 reset_val = ENET_SERDES_RESET_1;
924 ctrl_reg = ENET_SERDES_1_CTRL_CFG;
925 test_cfg_reg = ENET_SERDES_1_TEST_CFG;
926 pll_cfg = ENET_SERDES_1_PLL_CFG;
927 break;
928
929 default:
930 return -EINVAL;
931 }
932 ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
933 ENET_SERDES_CTRL_SDET_1 |
934 ENET_SERDES_CTRL_SDET_2 |
935 ENET_SERDES_CTRL_SDET_3 |
936 (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
937 (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
938 (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
939 (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
940 (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
941 (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
942 (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
943 (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
944 test_cfg_val = 0;
945
946 if (lp->loopback_mode == LOOPBACK_PHY) {
947 test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
948 ENET_SERDES_TEST_MD_0_SHIFT) |
949 (ENET_TEST_MD_PAD_LOOPBACK <<
950 ENET_SERDES_TEST_MD_1_SHIFT) |
951 (ENET_TEST_MD_PAD_LOOPBACK <<
952 ENET_SERDES_TEST_MD_2_SHIFT) |
953 (ENET_TEST_MD_PAD_LOOPBACK <<
954 ENET_SERDES_TEST_MD_3_SHIFT));
955 }
956
957 nw64(ENET_SERDES_RESET, reset_val);
958 mdelay(20);
959 val_rd = nr64(ENET_SERDES_RESET);
960 val_rd &= ~reset_val;
961 nw64(pll_cfg, val);
962 nw64(ctrl_reg, ctrl_val);
963 nw64(test_cfg_reg, test_cfg_val);
964 nw64(ENET_SERDES_RESET, val_rd);
965 mdelay(2000);
966
967 /* Initialize all 4 lanes of the SERDES. */
968 for (i = 0; i < 4; i++) {
969 u32 rxtx_ctrl, glue0;
970
971 err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
972 if (err)
973 return err;
974 err = esr_read_glue0(np, i, &glue0);
975 if (err)
976 return err;
977
978 rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
979 rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
980 (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
981
982 glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
983 ESR_GLUE_CTRL0_THCNT |
984 ESR_GLUE_CTRL0_BLTIME);
985 glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
986 (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
987 (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
988 (BLTIME_300_CYCLES <<
989 ESR_GLUE_CTRL0_BLTIME_SHIFT));
990
991 err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
992 if (err)
993 return err;
994 err = esr_write_glue0(np, i, glue0);
995 if (err)
996 return err;
997 }
998
999
1000 sig = nr64(ESR_INT_SIGNALS);
1001 switch (np->port) {
1002 case 0:
1003 val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
1004 mask = val;
1005 break;
1006
1007 case 1:
1008 val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
1009 mask = val;
1010 break;
1011
1012 default:
1013 return -EINVAL;
1014 }
1015
1016 if ((sig & mask) != val) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001017 netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
1018 np->port, (int)(sig & mask), (int)val);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001019 return -ENODEV;
1020 }
1021
1022 return 0;
1023}
1024
1025static int link_status_1g_serdes(struct niu *np, int *link_up_p)
1026{
1027 struct niu_link_config *lp = &np->link_config;
1028 int link_up;
1029 u64 val;
1030 u16 current_speed;
1031 unsigned long flags;
1032 u8 current_duplex;
1033
1034 link_up = 0;
1035 current_speed = SPEED_INVALID;
1036 current_duplex = DUPLEX_INVALID;
1037
1038 spin_lock_irqsave(&np->lock, flags);
1039
1040 val = nr64_pcs(PCS_MII_STAT);
1041
1042 if (val & PCS_MII_STAT_LINK_STATUS) {
1043 link_up = 1;
1044 current_speed = SPEED_1000;
1045 current_duplex = DUPLEX_FULL;
1046 }
1047
1048 lp->active_speed = current_speed;
1049 lp->active_duplex = current_duplex;
1050 spin_unlock_irqrestore(&np->lock, flags);
1051
1052 *link_up_p = link_up;
1053 return 0;
1054}
1055
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001056static int link_status_10g_serdes(struct niu *np, int *link_up_p)
1057{
1058 unsigned long flags;
1059 struct niu_link_config *lp = &np->link_config;
1060 int link_up = 0;
1061 int link_ok = 1;
1062 u64 val, val2;
1063 u16 current_speed;
1064 u8 current_duplex;
1065
1066 if (!(np->flags & NIU_FLAGS_10G))
1067 return link_status_1g_serdes(np, link_up_p);
1068
1069 current_speed = SPEED_INVALID;
1070 current_duplex = DUPLEX_INVALID;
1071 spin_lock_irqsave(&np->lock, flags);
1072
1073 val = nr64_xpcs(XPCS_STATUS(0));
1074 val2 = nr64_mac(XMAC_INTER2);
1075 if (val2 & 0x01000000)
1076 link_ok = 0;
1077
1078 if ((val & 0x1000ULL) && link_ok) {
1079 link_up = 1;
1080 current_speed = SPEED_10000;
1081 current_duplex = DUPLEX_FULL;
1082 }
1083 lp->active_speed = current_speed;
1084 lp->active_duplex = current_duplex;
1085 spin_unlock_irqrestore(&np->lock, flags);
1086 *link_up_p = link_up;
1087 return 0;
1088}
1089
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001090static int link_status_mii(struct niu *np, int *link_up_p)
1091{
1092 struct niu_link_config *lp = &np->link_config;
1093 int err;
1094 int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus;
1095 int supported, advertising, active_speed, active_duplex;
1096
1097 err = mii_read(np, np->phy_addr, MII_BMCR);
1098 if (unlikely(err < 0))
1099 return err;
1100 bmcr = err;
1101
1102 err = mii_read(np, np->phy_addr, MII_BMSR);
1103 if (unlikely(err < 0))
1104 return err;
1105 bmsr = err;
1106
1107 err = mii_read(np, np->phy_addr, MII_ADVERTISE);
1108 if (unlikely(err < 0))
1109 return err;
1110 advert = err;
1111
1112 err = mii_read(np, np->phy_addr, MII_LPA);
1113 if (unlikely(err < 0))
1114 return err;
1115 lpa = err;
1116
1117 if (likely(bmsr & BMSR_ESTATEN)) {
1118 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1119 if (unlikely(err < 0))
1120 return err;
1121 estatus = err;
1122
1123 err = mii_read(np, np->phy_addr, MII_CTRL1000);
1124 if (unlikely(err < 0))
1125 return err;
1126 ctrl1000 = err;
1127
1128 err = mii_read(np, np->phy_addr, MII_STAT1000);
1129 if (unlikely(err < 0))
1130 return err;
1131 stat1000 = err;
1132 } else
1133 estatus = ctrl1000 = stat1000 = 0;
1134
1135 supported = 0;
1136 if (bmsr & BMSR_ANEGCAPABLE)
1137 supported |= SUPPORTED_Autoneg;
1138 if (bmsr & BMSR_10HALF)
1139 supported |= SUPPORTED_10baseT_Half;
1140 if (bmsr & BMSR_10FULL)
1141 supported |= SUPPORTED_10baseT_Full;
1142 if (bmsr & BMSR_100HALF)
1143 supported |= SUPPORTED_100baseT_Half;
1144 if (bmsr & BMSR_100FULL)
1145 supported |= SUPPORTED_100baseT_Full;
1146 if (estatus & ESTATUS_1000_THALF)
1147 supported |= SUPPORTED_1000baseT_Half;
1148 if (estatus & ESTATUS_1000_TFULL)
1149 supported |= SUPPORTED_1000baseT_Full;
1150 lp->supported = supported;
1151
1152 advertising = 0;
1153 if (advert & ADVERTISE_10HALF)
1154 advertising |= ADVERTISED_10baseT_Half;
1155 if (advert & ADVERTISE_10FULL)
1156 advertising |= ADVERTISED_10baseT_Full;
1157 if (advert & ADVERTISE_100HALF)
1158 advertising |= ADVERTISED_100baseT_Half;
1159 if (advert & ADVERTISE_100FULL)
1160 advertising |= ADVERTISED_100baseT_Full;
1161 if (ctrl1000 & ADVERTISE_1000HALF)
1162 advertising |= ADVERTISED_1000baseT_Half;
1163 if (ctrl1000 & ADVERTISE_1000FULL)
1164 advertising |= ADVERTISED_1000baseT_Full;
1165
1166 if (bmcr & BMCR_ANENABLE) {
1167 int neg, neg1000;
1168
1169 lp->active_autoneg = 1;
1170 advertising |= ADVERTISED_Autoneg;
1171
1172 neg = advert & lpa;
1173 neg1000 = (ctrl1000 << 2) & stat1000;
1174
1175 if (neg1000 & (LPA_1000FULL | LPA_1000HALF))
1176 active_speed = SPEED_1000;
1177 else if (neg & LPA_100)
1178 active_speed = SPEED_100;
1179 else if (neg & (LPA_10HALF | LPA_10FULL))
1180 active_speed = SPEED_10;
1181 else
1182 active_speed = SPEED_INVALID;
1183
1184 if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX))
1185 active_duplex = DUPLEX_FULL;
1186 else if (active_speed != SPEED_INVALID)
1187 active_duplex = DUPLEX_HALF;
1188 else
1189 active_duplex = DUPLEX_INVALID;
1190 } else {
1191 lp->active_autoneg = 0;
1192
1193 if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100))
1194 active_speed = SPEED_1000;
1195 else if (bmcr & BMCR_SPEED100)
1196 active_speed = SPEED_100;
1197 else
1198 active_speed = SPEED_10;
1199
1200 if (bmcr & BMCR_FULLDPLX)
1201 active_duplex = DUPLEX_FULL;
1202 else
1203 active_duplex = DUPLEX_HALF;
1204 }
1205
1206 lp->active_advertising = advertising;
1207 lp->active_speed = active_speed;
1208 lp->active_duplex = active_duplex;
1209 *link_up_p = !!(bmsr & BMSR_LSTATUS);
1210
1211 return 0;
1212}
1213
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001214static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
1215{
1216 struct niu_link_config *lp = &np->link_config;
1217 u16 current_speed, bmsr;
1218 unsigned long flags;
1219 u8 current_duplex;
1220 int err, link_up;
1221
1222 link_up = 0;
1223 current_speed = SPEED_INVALID;
1224 current_duplex = DUPLEX_INVALID;
1225
1226 spin_lock_irqsave(&np->lock, flags);
1227
1228 err = -EINVAL;
1229
1230 err = mii_read(np, np->phy_addr, MII_BMSR);
1231 if (err < 0)
1232 goto out;
1233
1234 bmsr = err;
1235 if (bmsr & BMSR_LSTATUS) {
1236 u16 adv, lpa, common, estat;
1237
1238 err = mii_read(np, np->phy_addr, MII_ADVERTISE);
1239 if (err < 0)
1240 goto out;
1241 adv = err;
1242
1243 err = mii_read(np, np->phy_addr, MII_LPA);
1244 if (err < 0)
1245 goto out;
1246 lpa = err;
1247
1248 common = adv & lpa;
1249
1250 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1251 if (err < 0)
1252 goto out;
1253 estat = err;
1254 link_up = 1;
1255 current_speed = SPEED_1000;
1256 current_duplex = DUPLEX_FULL;
1257
1258 }
1259 lp->active_speed = current_speed;
1260 lp->active_duplex = current_duplex;
1261 err = 0;
1262
1263out:
1264 spin_unlock_irqrestore(&np->lock, flags);
1265
1266 *link_up_p = link_up;
1267 return err;
1268}
1269
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001270static int link_status_1g(struct niu *np, int *link_up_p)
1271{
1272 struct niu_link_config *lp = &np->link_config;
1273 unsigned long flags;
1274 int err;
1275
1276 spin_lock_irqsave(&np->lock, flags);
1277
1278 err = link_status_mii(np, link_up_p);
1279 lp->supported |= SUPPORTED_TP;
1280 lp->active_advertising |= ADVERTISED_TP;
1281
1282 spin_unlock_irqrestore(&np->lock, flags);
1283 return err;
1284}
1285
David S. Millera3138df2007-10-09 01:54:01 -07001286static int bcm8704_reset(struct niu *np)
1287{
1288 int err, limit;
1289
1290 err = mdio_read(np, np->phy_addr,
1291 BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
Tanli Chang9c5cd672009-05-26 20:45:50 -07001292 if (err < 0 || err == 0xffff)
David S. Millera3138df2007-10-09 01:54:01 -07001293 return err;
1294 err |= BMCR_RESET;
1295 err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1296 MII_BMCR, err);
1297 if (err)
1298 return err;
1299
1300 limit = 1000;
1301 while (--limit >= 0) {
1302 err = mdio_read(np, np->phy_addr,
1303 BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
1304 if (err < 0)
1305 return err;
1306 if (!(err & BMCR_RESET))
1307 break;
1308 }
1309 if (limit < 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001310 netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n",
1311 np->port, (err & 0xffff));
David S. Millera3138df2007-10-09 01:54:01 -07001312 return -ENODEV;
1313 }
1314 return 0;
1315}
1316
1317/* When written, certain PHY registers need to be read back twice
1318 * in order for the bits to settle properly.
1319 */
1320static int bcm8704_user_dev3_readback(struct niu *np, int reg)
1321{
1322 int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
1323 if (err < 0)
1324 return err;
1325 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
1326 if (err < 0)
1327 return err;
1328 return 0;
1329}
1330
Matheos Workua5d6ab52008-04-24 21:09:20 -07001331static int bcm8706_init_user_dev3(struct niu *np)
1332{
1333 int err;
1334
1335
1336 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1337 BCM8704_USER_OPT_DIGITAL_CTRL);
1338 if (err < 0)
1339 return err;
1340 err &= ~USER_ODIG_CTRL_GPIOS;
1341 err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
1342 err |= USER_ODIG_CTRL_RESV2;
1343 err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1344 BCM8704_USER_OPT_DIGITAL_CTRL, err);
1345 if (err)
1346 return err;
1347
1348 mdelay(1000);
1349
1350 return 0;
1351}
1352
David S. Millera3138df2007-10-09 01:54:01 -07001353static int bcm8704_init_user_dev3(struct niu *np)
1354{
1355 int err;
1356
1357 err = mdio_write(np, np->phy_addr,
1358 BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
1359 (USER_CONTROL_OPTXRST_LVL |
1360 USER_CONTROL_OPBIASFLT_LVL |
1361 USER_CONTROL_OBTMPFLT_LVL |
1362 USER_CONTROL_OPPRFLT_LVL |
1363 USER_CONTROL_OPTXFLT_LVL |
1364 USER_CONTROL_OPRXLOS_LVL |
1365 USER_CONTROL_OPRXFLT_LVL |
1366 USER_CONTROL_OPTXON_LVL |
1367 (0x3f << USER_CONTROL_RES1_SHIFT)));
1368 if (err)
1369 return err;
1370
1371 err = mdio_write(np, np->phy_addr,
1372 BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
1373 (USER_PMD_TX_CTL_XFP_CLKEN |
1374 (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
1375 (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
1376 USER_PMD_TX_CTL_TSCK_LPWREN));
1377 if (err)
1378 return err;
1379
1380 err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
1381 if (err)
1382 return err;
1383 err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
1384 if (err)
1385 return err;
1386
1387 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1388 BCM8704_USER_OPT_DIGITAL_CTRL);
1389 if (err < 0)
1390 return err;
1391 err &= ~USER_ODIG_CTRL_GPIOS;
1392 err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
1393 err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1394 BCM8704_USER_OPT_DIGITAL_CTRL, err);
1395 if (err)
1396 return err;
1397
1398 mdelay(1000);
1399
1400 return 0;
1401}
1402
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001403static int mrvl88x2011_act_led(struct niu *np, int val)
1404{
1405 int err;
1406
1407 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1408 MRVL88X2011_LED_8_TO_11_CTL);
1409 if (err < 0)
1410 return err;
1411
1412 err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
1413 err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
1414
1415 return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1416 MRVL88X2011_LED_8_TO_11_CTL, err);
1417}
1418
1419static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
1420{
1421 int err;
1422
1423 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1424 MRVL88X2011_LED_BLINK_CTL);
1425 if (err >= 0) {
1426 err &= ~MRVL88X2011_LED_BLKRATE_MASK;
1427 err |= (rate << 4);
1428
1429 err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1430 MRVL88X2011_LED_BLINK_CTL, err);
1431 }
1432
1433 return err;
1434}
1435
1436static int xcvr_init_10g_mrvl88x2011(struct niu *np)
1437{
1438 int err;
1439
1440 /* Set LED functions */
1441 err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
1442 if (err)
1443 return err;
1444
1445 /* led activity */
1446 err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
1447 if (err)
1448 return err;
1449
1450 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1451 MRVL88X2011_GENERAL_CTL);
1452 if (err < 0)
1453 return err;
1454
1455 err |= MRVL88X2011_ENA_XFPREFCLK;
1456
1457 err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1458 MRVL88X2011_GENERAL_CTL, err);
1459 if (err < 0)
1460 return err;
1461
1462 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1463 MRVL88X2011_PMA_PMD_CTL_1);
1464 if (err < 0)
1465 return err;
1466
1467 if (np->link_config.loopback_mode == LOOPBACK_MAC)
1468 err |= MRVL88X2011_LOOPBACK;
1469 else
1470 err &= ~MRVL88X2011_LOOPBACK;
1471
1472 err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1473 MRVL88X2011_PMA_PMD_CTL_1, err);
1474 if (err < 0)
1475 return err;
1476
1477 /* Enable PMD */
1478 return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1479 MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
1480}
1481
Matheos Workua5d6ab52008-04-24 21:09:20 -07001482
1483static int xcvr_diag_bcm870x(struct niu *np)
David S. Millera3138df2007-10-09 01:54:01 -07001484{
David S. Millera3138df2007-10-09 01:54:01 -07001485 u16 analog_stat0, tx_alarm_status;
Matheos Workua5d6ab52008-04-24 21:09:20 -07001486 int err = 0;
David S. Millera3138df2007-10-09 01:54:01 -07001487
1488#if 1
1489 err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
1490 MII_STAT1000);
1491 if (err < 0)
1492 return err;
Joe Perchesf10a1f22010-02-14 22:40:39 -08001493 pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err);
David S. Millera3138df2007-10-09 01:54:01 -07001494
1495 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
1496 if (err < 0)
1497 return err;
Joe Perchesf10a1f22010-02-14 22:40:39 -08001498 pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err);
David S. Millera3138df2007-10-09 01:54:01 -07001499
1500 err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1501 MII_NWAYTEST);
1502 if (err < 0)
1503 return err;
Joe Perchesf10a1f22010-02-14 22:40:39 -08001504 pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err);
David S. Millera3138df2007-10-09 01:54:01 -07001505#endif
1506
1507 /* XXX dig this out it might not be so useful XXX */
1508 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1509 BCM8704_USER_ANALOG_STATUS0);
1510 if (err < 0)
1511 return err;
1512 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1513 BCM8704_USER_ANALOG_STATUS0);
1514 if (err < 0)
1515 return err;
1516 analog_stat0 = err;
1517
1518 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1519 BCM8704_USER_TX_ALARM_STATUS);
1520 if (err < 0)
1521 return err;
1522 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1523 BCM8704_USER_TX_ALARM_STATUS);
1524 if (err < 0)
1525 return err;
1526 tx_alarm_status = err;
1527
1528 if (analog_stat0 != 0x03fc) {
1529 if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001530 pr_info("Port %u cable not connected or bad cable\n",
1531 np->port);
David S. Millera3138df2007-10-09 01:54:01 -07001532 } else if (analog_stat0 == 0x639c) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001533 pr_info("Port %u optical module is bad or missing\n",
1534 np->port);
David S. Millera3138df2007-10-09 01:54:01 -07001535 }
1536 }
1537
1538 return 0;
1539}
1540
Matheos Workua5d6ab52008-04-24 21:09:20 -07001541static int xcvr_10g_set_lb_bcm870x(struct niu *np)
1542{
1543 struct niu_link_config *lp = &np->link_config;
1544 int err;
1545
1546 err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1547 MII_BMCR);
1548 if (err < 0)
1549 return err;
1550
1551 err &= ~BMCR_LOOPBACK;
1552
1553 if (lp->loopback_mode == LOOPBACK_MAC)
1554 err |= BMCR_LOOPBACK;
1555
1556 err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1557 MII_BMCR, err);
1558 if (err)
1559 return err;
1560
1561 return 0;
1562}
1563
1564static int xcvr_init_10g_bcm8706(struct niu *np)
1565{
1566 int err = 0;
1567 u64 val;
1568
1569 if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
1570 (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
1571 return err;
1572
1573 val = nr64_mac(XMAC_CONFIG);
1574 val &= ~XMAC_CONFIG_LED_POLARITY;
1575 val |= XMAC_CONFIG_FORCE_LED_ON;
1576 nw64_mac(XMAC_CONFIG, val);
1577
1578 val = nr64(MIF_CONFIG);
1579 val |= MIF_CONFIG_INDIRECT_MODE;
1580 nw64(MIF_CONFIG, val);
1581
1582 err = bcm8704_reset(np);
1583 if (err)
1584 return err;
1585
1586 err = xcvr_10g_set_lb_bcm870x(np);
1587 if (err)
1588 return err;
1589
1590 err = bcm8706_init_user_dev3(np);
1591 if (err)
1592 return err;
1593
1594 err = xcvr_diag_bcm870x(np);
1595 if (err)
1596 return err;
1597
1598 return 0;
1599}
1600
1601static int xcvr_init_10g_bcm8704(struct niu *np)
1602{
1603 int err;
1604
1605 err = bcm8704_reset(np);
1606 if (err)
1607 return err;
1608
1609 err = bcm8704_init_user_dev3(np);
1610 if (err)
1611 return err;
1612
1613 err = xcvr_10g_set_lb_bcm870x(np);
1614 if (err)
1615 return err;
1616
1617 err = xcvr_diag_bcm870x(np);
1618 if (err)
1619 return err;
1620
1621 return 0;
1622}
1623
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001624static int xcvr_init_10g(struct niu *np)
1625{
1626 int phy_id, err;
1627 u64 val;
1628
1629 val = nr64_mac(XMAC_CONFIG);
1630 val &= ~XMAC_CONFIG_LED_POLARITY;
1631 val |= XMAC_CONFIG_FORCE_LED_ON;
1632 nw64_mac(XMAC_CONFIG, val);
1633
1634 /* XXX shared resource, lock parent XXX */
1635 val = nr64(MIF_CONFIG);
1636 val |= MIF_CONFIG_INDIRECT_MODE;
1637 nw64(MIF_CONFIG, val);
1638
1639 phy_id = phy_decode(np->parent->port_phy, np->port);
1640 phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
1641
1642 /* handle different phy types */
1643 switch (phy_id & NIU_PHY_ID_MASK) {
1644 case NIU_PHY_ID_MRVL88X2011:
1645 err = xcvr_init_10g_mrvl88x2011(np);
1646 break;
1647
1648 default: /* bcom 8704 */
1649 err = xcvr_init_10g_bcm8704(np);
1650 break;
1651 }
1652
1653 return 0;
1654}
1655
David S. Millera3138df2007-10-09 01:54:01 -07001656static int mii_reset(struct niu *np)
1657{
1658 int limit, err;
1659
1660 err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
1661 if (err)
1662 return err;
1663
1664 limit = 1000;
1665 while (--limit >= 0) {
1666 udelay(500);
1667 err = mii_read(np, np->phy_addr, MII_BMCR);
1668 if (err < 0)
1669 return err;
1670 if (!(err & BMCR_RESET))
1671 break;
1672 }
1673 if (limit < 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001674 netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n",
1675 np->port, err);
David S. Millera3138df2007-10-09 01:54:01 -07001676 return -ENODEV;
1677 }
1678
1679 return 0;
1680}
1681
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001682static int xcvr_init_1g_rgmii(struct niu *np)
1683{
1684 int err;
1685 u64 val;
1686 u16 bmcr, bmsr, estat;
1687
1688 val = nr64(MIF_CONFIG);
1689 val &= ~MIF_CONFIG_INDIRECT_MODE;
1690 nw64(MIF_CONFIG, val);
1691
1692 err = mii_reset(np);
1693 if (err)
1694 return err;
1695
1696 err = mii_read(np, np->phy_addr, MII_BMSR);
1697 if (err < 0)
1698 return err;
1699 bmsr = err;
1700
1701 estat = 0;
1702 if (bmsr & BMSR_ESTATEN) {
1703 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1704 if (err < 0)
1705 return err;
1706 estat = err;
1707 }
1708
1709 bmcr = 0;
1710 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1711 if (err)
1712 return err;
1713
1714 if (bmsr & BMSR_ESTATEN) {
1715 u16 ctrl1000 = 0;
1716
1717 if (estat & ESTATUS_1000_TFULL)
1718 ctrl1000 |= ADVERTISE_1000FULL;
1719 err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
1720 if (err)
1721 return err;
1722 }
1723
1724 bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
1725
1726 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1727 if (err)
1728 return err;
1729
1730 err = mii_read(np, np->phy_addr, MII_BMCR);
1731 if (err < 0)
1732 return err;
1733 bmcr = mii_read(np, np->phy_addr, MII_BMCR);
1734
1735 err = mii_read(np, np->phy_addr, MII_BMSR);
1736 if (err < 0)
1737 return err;
1738
1739 return 0;
1740}
1741
David S. Millera3138df2007-10-09 01:54:01 -07001742static int mii_init_common(struct niu *np)
1743{
1744 struct niu_link_config *lp = &np->link_config;
1745 u16 bmcr, bmsr, adv, estat;
1746 int err;
1747
1748 err = mii_reset(np);
1749 if (err)
1750 return err;
1751
1752 err = mii_read(np, np->phy_addr, MII_BMSR);
1753 if (err < 0)
1754 return err;
1755 bmsr = err;
1756
1757 estat = 0;
1758 if (bmsr & BMSR_ESTATEN) {
1759 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1760 if (err < 0)
1761 return err;
1762 estat = err;
1763 }
1764
1765 bmcr = 0;
1766 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1767 if (err)
1768 return err;
1769
1770 if (lp->loopback_mode == LOOPBACK_MAC) {
1771 bmcr |= BMCR_LOOPBACK;
1772 if (lp->active_speed == SPEED_1000)
1773 bmcr |= BMCR_SPEED1000;
1774 if (lp->active_duplex == DUPLEX_FULL)
1775 bmcr |= BMCR_FULLDPLX;
1776 }
1777
1778 if (lp->loopback_mode == LOOPBACK_PHY) {
1779 u16 aux;
1780
1781 aux = (BCM5464R_AUX_CTL_EXT_LB |
1782 BCM5464R_AUX_CTL_WRITE_1);
1783 err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
1784 if (err)
1785 return err;
1786 }
1787
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001788 if (lp->autoneg) {
1789 u16 ctrl1000;
David S. Millera3138df2007-10-09 01:54:01 -07001790
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001791 adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
1792 if ((bmsr & BMSR_10HALF) &&
1793 (lp->advertising & ADVERTISED_10baseT_Half))
1794 adv |= ADVERTISE_10HALF;
1795 if ((bmsr & BMSR_10FULL) &&
1796 (lp->advertising & ADVERTISED_10baseT_Full))
1797 adv |= ADVERTISE_10FULL;
1798 if ((bmsr & BMSR_100HALF) &&
1799 (lp->advertising & ADVERTISED_100baseT_Half))
1800 adv |= ADVERTISE_100HALF;
1801 if ((bmsr & BMSR_100FULL) &&
1802 (lp->advertising & ADVERTISED_100baseT_Full))
1803 adv |= ADVERTISE_100FULL;
1804 err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
David S. Millera3138df2007-10-09 01:54:01 -07001805 if (err)
1806 return err;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001807
1808 if (likely(bmsr & BMSR_ESTATEN)) {
1809 ctrl1000 = 0;
1810 if ((estat & ESTATUS_1000_THALF) &&
1811 (lp->advertising & ADVERTISED_1000baseT_Half))
1812 ctrl1000 |= ADVERTISE_1000HALF;
1813 if ((estat & ESTATUS_1000_TFULL) &&
1814 (lp->advertising & ADVERTISED_1000baseT_Full))
1815 ctrl1000 |= ADVERTISE_1000FULL;
1816 err = mii_write(np, np->phy_addr,
1817 MII_CTRL1000, ctrl1000);
1818 if (err)
1819 return err;
1820 }
1821
1822 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1823 } else {
1824 /* !lp->autoneg */
1825 int fulldpx;
1826
1827 if (lp->duplex == DUPLEX_FULL) {
1828 bmcr |= BMCR_FULLDPLX;
1829 fulldpx = 1;
1830 } else if (lp->duplex == DUPLEX_HALF)
1831 fulldpx = 0;
1832 else
1833 return -EINVAL;
1834
1835 if (lp->speed == SPEED_1000) {
1836 /* if X-full requested while not supported, or
1837 X-half requested while not supported... */
1838 if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) ||
1839 (!fulldpx && !(estat & ESTATUS_1000_THALF)))
1840 return -EINVAL;
1841 bmcr |= BMCR_SPEED1000;
1842 } else if (lp->speed == SPEED_100) {
1843 if ((fulldpx && !(bmsr & BMSR_100FULL)) ||
1844 (!fulldpx && !(bmsr & BMSR_100HALF)))
1845 return -EINVAL;
1846 bmcr |= BMCR_SPEED100;
1847 } else if (lp->speed == SPEED_10) {
1848 if ((fulldpx && !(bmsr & BMSR_10FULL)) ||
1849 (!fulldpx && !(bmsr & BMSR_10HALF)))
1850 return -EINVAL;
1851 } else
1852 return -EINVAL;
David S. Millera3138df2007-10-09 01:54:01 -07001853 }
David S. Millera3138df2007-10-09 01:54:01 -07001854
1855 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1856 if (err)
1857 return err;
1858
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001859#if 0
David S. Millera3138df2007-10-09 01:54:01 -07001860 err = mii_read(np, np->phy_addr, MII_BMCR);
1861 if (err < 0)
1862 return err;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001863 bmcr = err;
1864
David S. Millera3138df2007-10-09 01:54:01 -07001865 err = mii_read(np, np->phy_addr, MII_BMSR);
1866 if (err < 0)
1867 return err;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08001868 bmsr = err;
1869
Joe Perchesf10a1f22010-02-14 22:40:39 -08001870 pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
David S. Millera3138df2007-10-09 01:54:01 -07001871 np->port, bmcr, bmsr);
1872#endif
1873
1874 return 0;
1875}
1876
1877static int xcvr_init_1g(struct niu *np)
1878{
1879 u64 val;
1880
1881 /* XXX shared resource, lock parent XXX */
1882 val = nr64(MIF_CONFIG);
1883 val &= ~MIF_CONFIG_INDIRECT_MODE;
1884 nw64(MIF_CONFIG, val);
1885
1886 return mii_init_common(np);
1887}
1888
1889static int niu_xcvr_init(struct niu *np)
1890{
1891 const struct niu_phy_ops *ops = np->phy_ops;
1892 int err;
1893
1894 err = 0;
1895 if (ops->xcvr_init)
1896 err = ops->xcvr_init(np);
1897
1898 return err;
1899}
1900
1901static int niu_serdes_init(struct niu *np)
1902{
1903 const struct niu_phy_ops *ops = np->phy_ops;
1904 int err;
1905
1906 err = 0;
1907 if (ops->serdes_init)
1908 err = ops->serdes_init(np);
1909
1910 return err;
1911}
1912
1913static void niu_init_xif(struct niu *);
Mirko Lindner0c3b0912007-12-05 21:10:02 -08001914static void niu_handle_led(struct niu *, int status);
David S. Millera3138df2007-10-09 01:54:01 -07001915
1916static int niu_link_status_common(struct niu *np, int link_up)
1917{
1918 struct niu_link_config *lp = &np->link_config;
1919 struct net_device *dev = np->dev;
1920 unsigned long flags;
1921
1922 if (!netif_carrier_ok(dev) && link_up) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001923 netif_info(np, link, dev, "Link is up at %s, %s duplex\n",
1924 lp->active_speed == SPEED_10000 ? "10Gb/sec" :
1925 lp->active_speed == SPEED_1000 ? "1Gb/sec" :
1926 lp->active_speed == SPEED_100 ? "100Mbit/sec" :
1927 "10Mbit/sec",
1928 lp->active_duplex == DUPLEX_FULL ? "full" : "half");
David S. Millera3138df2007-10-09 01:54:01 -07001929
1930 spin_lock_irqsave(&np->lock, flags);
1931 niu_init_xif(np);
Mirko Lindner0c3b0912007-12-05 21:10:02 -08001932 niu_handle_led(np, 1);
David S. Millera3138df2007-10-09 01:54:01 -07001933 spin_unlock_irqrestore(&np->lock, flags);
1934
1935 netif_carrier_on(dev);
1936 } else if (netif_carrier_ok(dev) && !link_up) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08001937 netif_warn(np, link, dev, "Link is down\n");
Mirko Lindner0c3b0912007-12-05 21:10:02 -08001938 spin_lock_irqsave(&np->lock, flags);
1939 niu_handle_led(np, 0);
1940 spin_unlock_irqrestore(&np->lock, flags);
David S. Millera3138df2007-10-09 01:54:01 -07001941 netif_carrier_off(dev);
1942 }
1943
1944 return 0;
1945}
1946
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001947static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
David S. Millera3138df2007-10-09 01:54:01 -07001948{
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001949 int err, link_up, pma_status, pcs_status;
David S. Millera3138df2007-10-09 01:54:01 -07001950
1951 link_up = 0;
1952
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001953 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1954 MRVL88X2011_10G_PMD_STATUS_2);
1955 if (err < 0)
David S. Millera3138df2007-10-09 01:54:01 -07001956 goto out;
1957
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001958 /* Check PMA/PMD Register: 1.0001.2 == 1 */
1959 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1960 MRVL88X2011_PMA_PMD_STATUS_1);
1961 if (err < 0)
1962 goto out;
1963
1964 pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
1965
1966 /* Check PMC Register : 3.0001.2 == 1: read twice */
1967 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1968 MRVL88X2011_PMA_PMD_STATUS_1);
1969 if (err < 0)
1970 goto out;
1971
1972 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1973 MRVL88X2011_PMA_PMD_STATUS_1);
1974 if (err < 0)
1975 goto out;
1976
1977 pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
1978
1979 /* Check XGXS Register : 4.0018.[0-3,12] */
1980 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
1981 MRVL88X2011_10G_XGXS_LANE_STAT);
1982 if (err < 0)
1983 goto out;
1984
1985 if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
1986 PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
1987 PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
1988 0x800))
1989 link_up = (pma_status && pcs_status) ? 1 : 0;
1990
1991 np->link_config.active_speed = SPEED_10000;
1992 np->link_config.active_duplex = DUPLEX_FULL;
1993 err = 0;
1994out:
1995 mrvl88x2011_act_led(np, (link_up ?
1996 MRVL88X2011_LED_CTL_PCS_ACT :
1997 MRVL88X2011_LED_CTL_OFF));
1998
1999 *link_up_p = link_up;
2000 return err;
2001}
2002
Matheos Workua5d6ab52008-04-24 21:09:20 -07002003static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
2004{
2005 int err, link_up;
2006 link_up = 0;
2007
2008 err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
2009 BCM8704_PMD_RCV_SIGDET);
Tanli Chang9c5cd672009-05-26 20:45:50 -07002010 if (err < 0 || err == 0xffff)
Matheos Workua5d6ab52008-04-24 21:09:20 -07002011 goto out;
2012 if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
2013 err = 0;
2014 goto out;
2015 }
2016
2017 err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
2018 BCM8704_PCS_10G_R_STATUS);
2019 if (err < 0)
2020 goto out;
2021
2022 if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
2023 err = 0;
2024 goto out;
2025 }
2026
2027 err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
2028 BCM8704_PHYXS_XGXS_LANE_STAT);
2029 if (err < 0)
2030 goto out;
2031 if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
2032 PHYXS_XGXS_LANE_STAT_MAGIC |
2033 PHYXS_XGXS_LANE_STAT_PATTEST |
2034 PHYXS_XGXS_LANE_STAT_LANE3 |
2035 PHYXS_XGXS_LANE_STAT_LANE2 |
2036 PHYXS_XGXS_LANE_STAT_LANE1 |
2037 PHYXS_XGXS_LANE_STAT_LANE0)) {
2038 err = 0;
2039 np->link_config.active_speed = SPEED_INVALID;
2040 np->link_config.active_duplex = DUPLEX_INVALID;
2041 goto out;
2042 }
2043
2044 link_up = 1;
2045 np->link_config.active_speed = SPEED_10000;
2046 np->link_config.active_duplex = DUPLEX_FULL;
2047 err = 0;
2048
2049out:
2050 *link_up_p = link_up;
Matheos Workua5d6ab52008-04-24 21:09:20 -07002051 return err;
2052}
2053
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08002054static int link_status_10g_bcom(struct niu *np, int *link_up_p)
2055{
2056 int err, link_up;
2057
2058 link_up = 0;
2059
David S. Millera3138df2007-10-09 01:54:01 -07002060 err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
2061 BCM8704_PMD_RCV_SIGDET);
2062 if (err < 0)
2063 goto out;
2064 if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
2065 err = 0;
2066 goto out;
2067 }
2068
2069 err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
2070 BCM8704_PCS_10G_R_STATUS);
2071 if (err < 0)
2072 goto out;
2073 if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
2074 err = 0;
2075 goto out;
2076 }
2077
2078 err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
2079 BCM8704_PHYXS_XGXS_LANE_STAT);
2080 if (err < 0)
2081 goto out;
2082
2083 if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
2084 PHYXS_XGXS_LANE_STAT_MAGIC |
2085 PHYXS_XGXS_LANE_STAT_LANE3 |
2086 PHYXS_XGXS_LANE_STAT_LANE2 |
2087 PHYXS_XGXS_LANE_STAT_LANE1 |
2088 PHYXS_XGXS_LANE_STAT_LANE0)) {
2089 err = 0;
2090 goto out;
2091 }
2092
2093 link_up = 1;
2094 np->link_config.active_speed = SPEED_10000;
2095 np->link_config.active_duplex = DUPLEX_FULL;
2096 err = 0;
2097
2098out:
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08002099 *link_up_p = link_up;
2100 return err;
2101}
2102
2103static int link_status_10g(struct niu *np, int *link_up_p)
2104{
2105 unsigned long flags;
2106 int err = -EINVAL;
2107
2108 spin_lock_irqsave(&np->lock, flags);
2109
2110 if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
2111 int phy_id;
2112
2113 phy_id = phy_decode(np->parent->port_phy, np->port);
2114 phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
2115
2116 /* handle different phy types */
2117 switch (phy_id & NIU_PHY_ID_MASK) {
2118 case NIU_PHY_ID_MRVL88X2011:
2119 err = link_status_10g_mrvl(np, link_up_p);
2120 break;
2121
2122 default: /* bcom 8704 */
2123 err = link_status_10g_bcom(np, link_up_p);
2124 break;
2125 }
2126 }
2127
David S. Millera3138df2007-10-09 01:54:01 -07002128 spin_unlock_irqrestore(&np->lock, flags);
2129
David S. Millera3138df2007-10-09 01:54:01 -07002130 return err;
2131}
2132
Matheos Workua5d6ab52008-04-24 21:09:20 -07002133static int niu_10g_phy_present(struct niu *np)
2134{
2135 u64 sig, mask, val;
2136
2137 sig = nr64(ESR_INT_SIGNALS);
2138 switch (np->port) {
2139 case 0:
2140 mask = ESR_INT_SIGNALS_P0_BITS;
2141 val = (ESR_INT_SRDY0_P0 |
2142 ESR_INT_DET0_P0 |
2143 ESR_INT_XSRDY_P0 |
2144 ESR_INT_XDP_P0_CH3 |
2145 ESR_INT_XDP_P0_CH2 |
2146 ESR_INT_XDP_P0_CH1 |
2147 ESR_INT_XDP_P0_CH0);
2148 break;
2149
2150 case 1:
2151 mask = ESR_INT_SIGNALS_P1_BITS;
2152 val = (ESR_INT_SRDY0_P1 |
2153 ESR_INT_DET0_P1 |
2154 ESR_INT_XSRDY_P1 |
2155 ESR_INT_XDP_P1_CH3 |
2156 ESR_INT_XDP_P1_CH2 |
2157 ESR_INT_XDP_P1_CH1 |
2158 ESR_INT_XDP_P1_CH0);
2159 break;
2160
2161 default:
2162 return 0;
2163 }
2164
2165 if ((sig & mask) != val)
2166 return 0;
2167 return 1;
2168}
2169
2170static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
2171{
2172 unsigned long flags;
2173 int err = 0;
2174 int phy_present;
2175 int phy_present_prev;
2176
2177 spin_lock_irqsave(&np->lock, flags);
2178
2179 if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
2180 phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
2181 1 : 0;
2182 phy_present = niu_10g_phy_present(np);
2183 if (phy_present != phy_present_prev) {
2184 /* state change */
2185 if (phy_present) {
Tanli Chang9c5cd672009-05-26 20:45:50 -07002186 /* A NEM was just plugged in */
Matheos Workua5d6ab52008-04-24 21:09:20 -07002187 np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2188 if (np->phy_ops->xcvr_init)
2189 err = np->phy_ops->xcvr_init(np);
2190 if (err) {
Tanli Chang9c5cd672009-05-26 20:45:50 -07002191 err = mdio_read(np, np->phy_addr,
2192 BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
2193 if (err == 0xffff) {
2194 /* No mdio, back-to-back XAUI */
2195 goto out;
2196 }
Matheos Workua5d6ab52008-04-24 21:09:20 -07002197 /* debounce */
2198 np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2199 }
2200 } else {
2201 np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2202 *link_up_p = 0;
Joe Perchesf10a1f22010-02-14 22:40:39 -08002203 netif_warn(np, link, np->dev,
2204 "Hotplug PHY Removed\n");
Matheos Workua5d6ab52008-04-24 21:09:20 -07002205 }
2206 }
Tanli Chang9c5cd672009-05-26 20:45:50 -07002207out:
2208 if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) {
Matheos Workua5d6ab52008-04-24 21:09:20 -07002209 err = link_status_10g_bcm8706(np, link_up_p);
Tanli Chang9c5cd672009-05-26 20:45:50 -07002210 if (err == 0xffff) {
2211 /* No mdio, back-to-back XAUI: it is C10NEM */
2212 *link_up_p = 1;
2213 np->link_config.active_speed = SPEED_10000;
2214 np->link_config.active_duplex = DUPLEX_FULL;
2215 }
2216 }
Matheos Workua5d6ab52008-04-24 21:09:20 -07002217 }
2218
2219 spin_unlock_irqrestore(&np->lock, flags);
2220
Tanli Chang9c5cd672009-05-26 20:45:50 -07002221 return 0;
Matheos Workua5d6ab52008-04-24 21:09:20 -07002222}
2223
David S. Millera3138df2007-10-09 01:54:01 -07002224static int niu_link_status(struct niu *np, int *link_up_p)
2225{
2226 const struct niu_phy_ops *ops = np->phy_ops;
2227 int err;
2228
2229 err = 0;
2230 if (ops->link_status)
2231 err = ops->link_status(np, link_up_p);
2232
2233 return err;
2234}
2235
2236static void niu_timer(unsigned long __opaque)
2237{
2238 struct niu *np = (struct niu *) __opaque;
2239 unsigned long off;
2240 int err, link_up;
2241
2242 err = niu_link_status(np, &link_up);
2243 if (!err)
2244 niu_link_status_common(np, link_up);
2245
2246 if (netif_carrier_ok(np->dev))
2247 off = 5 * HZ;
2248 else
2249 off = 1 * HZ;
2250 np->timer.expires = jiffies + off;
2251
2252 add_timer(&np->timer);
2253}
2254
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002255static const struct niu_phy_ops phy_ops_10g_serdes = {
2256 .serdes_init = serdes_init_10g_serdes,
2257 .link_status = link_status_10g_serdes,
2258};
2259
Santwona Beherae3e081e2008-11-14 14:44:08 -08002260static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
2261 .serdes_init = serdes_init_niu_10g_serdes,
2262 .link_status = link_status_10g_serdes,
2263};
2264
2265static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
2266 .serdes_init = serdes_init_niu_1g_serdes,
2267 .link_status = link_status_1g_serdes,
2268};
2269
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002270static const struct niu_phy_ops phy_ops_1g_rgmii = {
2271 .xcvr_init = xcvr_init_1g_rgmii,
2272 .link_status = link_status_1g_rgmii,
2273};
2274
David S. Millera3138df2007-10-09 01:54:01 -07002275static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
Santwona Beherae3e081e2008-11-14 14:44:08 -08002276 .serdes_init = serdes_init_niu_10g_fiber,
David S. Millera3138df2007-10-09 01:54:01 -07002277 .xcvr_init = xcvr_init_10g,
2278 .link_status = link_status_10g,
2279};
2280
2281static const struct niu_phy_ops phy_ops_10g_fiber = {
2282 .serdes_init = serdes_init_10g,
2283 .xcvr_init = xcvr_init_10g,
2284 .link_status = link_status_10g,
2285};
2286
Matheos Workua5d6ab52008-04-24 21:09:20 -07002287static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
2288 .serdes_init = serdes_init_10g,
2289 .xcvr_init = xcvr_init_10g_bcm8706,
2290 .link_status = link_status_10g_hotplug,
2291};
2292
Tanli Chang9c5cd672009-05-26 20:45:50 -07002293static const struct niu_phy_ops phy_ops_niu_10g_hotplug = {
2294 .serdes_init = serdes_init_niu_10g_fiber,
2295 .xcvr_init = xcvr_init_10g_bcm8706,
2296 .link_status = link_status_10g_hotplug,
2297};
2298
David S. Millera3138df2007-10-09 01:54:01 -07002299static const struct niu_phy_ops phy_ops_10g_copper = {
2300 .serdes_init = serdes_init_10g,
2301 .link_status = link_status_10g, /* XXX */
2302};
2303
2304static const struct niu_phy_ops phy_ops_1g_fiber = {
2305 .serdes_init = serdes_init_1g,
2306 .xcvr_init = xcvr_init_1g,
2307 .link_status = link_status_1g,
2308};
2309
2310static const struct niu_phy_ops phy_ops_1g_copper = {
2311 .xcvr_init = xcvr_init_1g,
2312 .link_status = link_status_1g,
2313};
2314
2315struct niu_phy_template {
2316 const struct niu_phy_ops *ops;
2317 u32 phy_addr_base;
2318};
2319
Santwona Beherae3e081e2008-11-14 14:44:08 -08002320static const struct niu_phy_template phy_template_niu_10g_fiber = {
David S. Millera3138df2007-10-09 01:54:01 -07002321 .ops = &phy_ops_10g_fiber_niu,
2322 .phy_addr_base = 16,
2323};
2324
Santwona Beherae3e081e2008-11-14 14:44:08 -08002325static const struct niu_phy_template phy_template_niu_10g_serdes = {
2326 .ops = &phy_ops_10g_serdes_niu,
2327 .phy_addr_base = 0,
2328};
2329
2330static const struct niu_phy_template phy_template_niu_1g_serdes = {
2331 .ops = &phy_ops_1g_serdes_niu,
2332 .phy_addr_base = 0,
2333};
2334
David S. Millera3138df2007-10-09 01:54:01 -07002335static const struct niu_phy_template phy_template_10g_fiber = {
2336 .ops = &phy_ops_10g_fiber,
2337 .phy_addr_base = 8,
2338};
2339
Matheos Workua5d6ab52008-04-24 21:09:20 -07002340static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
2341 .ops = &phy_ops_10g_fiber_hotplug,
2342 .phy_addr_base = 8,
2343};
2344
Tanli Chang9c5cd672009-05-26 20:45:50 -07002345static const struct niu_phy_template phy_template_niu_10g_hotplug = {
2346 .ops = &phy_ops_niu_10g_hotplug,
2347 .phy_addr_base = 8,
2348};
2349
David S. Millera3138df2007-10-09 01:54:01 -07002350static const struct niu_phy_template phy_template_10g_copper = {
2351 .ops = &phy_ops_10g_copper,
2352 .phy_addr_base = 10,
2353};
2354
2355static const struct niu_phy_template phy_template_1g_fiber = {
2356 .ops = &phy_ops_1g_fiber,
2357 .phy_addr_base = 0,
2358};
2359
2360static const struct niu_phy_template phy_template_1g_copper = {
2361 .ops = &phy_ops_1g_copper,
2362 .phy_addr_base = 0,
2363};
2364
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002365static const struct niu_phy_template phy_template_1g_rgmii = {
2366 .ops = &phy_ops_1g_rgmii,
2367 .phy_addr_base = 0,
2368};
2369
2370static const struct niu_phy_template phy_template_10g_serdes = {
2371 .ops = &phy_ops_10g_serdes,
2372 .phy_addr_base = 0,
2373};
2374
2375static int niu_atca_port_num[4] = {
2376 0, 0, 11, 10
2377};
2378
2379static int serdes_init_10g_serdes(struct niu *np)
2380{
2381 struct niu_link_config *lp = &np->link_config;
2382 unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
2383 u64 ctrl_val, test_cfg_val, sig, mask, val;
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002384 u64 reset_val;
2385
2386 switch (np->port) {
2387 case 0:
2388 reset_val = ENET_SERDES_RESET_0;
2389 ctrl_reg = ENET_SERDES_0_CTRL_CFG;
2390 test_cfg_reg = ENET_SERDES_0_TEST_CFG;
2391 pll_cfg = ENET_SERDES_0_PLL_CFG;
2392 break;
2393 case 1:
2394 reset_val = ENET_SERDES_RESET_1;
2395 ctrl_reg = ENET_SERDES_1_CTRL_CFG;
2396 test_cfg_reg = ENET_SERDES_1_TEST_CFG;
2397 pll_cfg = ENET_SERDES_1_PLL_CFG;
2398 break;
2399
2400 default:
2401 return -EINVAL;
2402 }
2403 ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
2404 ENET_SERDES_CTRL_SDET_1 |
2405 ENET_SERDES_CTRL_SDET_2 |
2406 ENET_SERDES_CTRL_SDET_3 |
2407 (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
2408 (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
2409 (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
2410 (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
2411 (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
2412 (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
2413 (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
2414 (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
2415 test_cfg_val = 0;
2416
2417 if (lp->loopback_mode == LOOPBACK_PHY) {
2418 test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
2419 ENET_SERDES_TEST_MD_0_SHIFT) |
2420 (ENET_TEST_MD_PAD_LOOPBACK <<
2421 ENET_SERDES_TEST_MD_1_SHIFT) |
2422 (ENET_TEST_MD_PAD_LOOPBACK <<
2423 ENET_SERDES_TEST_MD_2_SHIFT) |
2424 (ENET_TEST_MD_PAD_LOOPBACK <<
2425 ENET_SERDES_TEST_MD_3_SHIFT));
2426 }
2427
2428 esr_reset(np);
2429 nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
2430 nw64(ctrl_reg, ctrl_val);
2431 nw64(test_cfg_reg, test_cfg_val);
2432
2433 /* Initialize all 4 lanes of the SERDES. */
2434 for (i = 0; i < 4; i++) {
2435 u32 rxtx_ctrl, glue0;
Hannes Eder7c34eb82009-02-14 11:12:48 +00002436 int err;
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002437
2438 err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
2439 if (err)
2440 return err;
2441 err = esr_read_glue0(np, i, &glue0);
2442 if (err)
2443 return err;
2444
2445 rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
2446 rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
2447 (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
2448
2449 glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
2450 ESR_GLUE_CTRL0_THCNT |
2451 ESR_GLUE_CTRL0_BLTIME);
2452 glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
2453 (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
2454 (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
2455 (BLTIME_300_CYCLES <<
2456 ESR_GLUE_CTRL0_BLTIME_SHIFT));
2457
2458 err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
2459 if (err)
2460 return err;
2461 err = esr_write_glue0(np, i, glue0);
2462 if (err)
2463 return err;
2464 }
2465
2466
2467 sig = nr64(ESR_INT_SIGNALS);
2468 switch (np->port) {
2469 case 0:
2470 mask = ESR_INT_SIGNALS_P0_BITS;
2471 val = (ESR_INT_SRDY0_P0 |
2472 ESR_INT_DET0_P0 |
2473 ESR_INT_XSRDY_P0 |
2474 ESR_INT_XDP_P0_CH3 |
2475 ESR_INT_XDP_P0_CH2 |
2476 ESR_INT_XDP_P0_CH1 |
2477 ESR_INT_XDP_P0_CH0);
2478 break;
2479
2480 case 1:
2481 mask = ESR_INT_SIGNALS_P1_BITS;
2482 val = (ESR_INT_SRDY0_P1 |
2483 ESR_INT_DET0_P1 |
2484 ESR_INT_XSRDY_P1 |
2485 ESR_INT_XDP_P1_CH3 |
2486 ESR_INT_XDP_P1_CH2 |
2487 ESR_INT_XDP_P1_CH1 |
2488 ESR_INT_XDP_P1_CH0);
2489 break;
2490
2491 default:
2492 return -EINVAL;
2493 }
2494
2495 if ((sig & mask) != val) {
2496 int err;
2497 err = serdes_init_1g_serdes(np);
2498 if (!err) {
2499 np->flags &= ~NIU_FLAGS_10G;
2500 np->mac_xcvr = MAC_XCVR_PCS;
2501 } else {
Joe Perchesf10a1f22010-02-14 22:40:39 -08002502 netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
2503 np->port);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002504 return -ENODEV;
2505 }
2506 }
2507
2508 return 0;
2509}
2510
David S. Millera3138df2007-10-09 01:54:01 -07002511static int niu_determine_phy_disposition(struct niu *np)
2512{
2513 struct niu_parent *parent = np->parent;
2514 u8 plat_type = parent->plat_type;
2515 const struct niu_phy_template *tp;
2516 u32 phy_addr_off = 0;
2517
2518 if (plat_type == PLAT_TYPE_NIU) {
Santwona Beherae3e081e2008-11-14 14:44:08 -08002519 switch (np->flags &
2520 (NIU_FLAGS_10G |
2521 NIU_FLAGS_FIBER |
2522 NIU_FLAGS_XCVR_SERDES)) {
2523 case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
2524 /* 10G Serdes */
2525 tp = &phy_template_niu_10g_serdes;
2526 break;
2527 case NIU_FLAGS_XCVR_SERDES:
2528 /* 1G Serdes */
2529 tp = &phy_template_niu_1g_serdes;
2530 break;
2531 case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
2532 /* 10G Fiber */
2533 default:
Tanli Chang9c5cd672009-05-26 20:45:50 -07002534 if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
2535 tp = &phy_template_niu_10g_hotplug;
2536 if (np->port == 0)
2537 phy_addr_off = 8;
2538 if (np->port == 1)
2539 phy_addr_off = 12;
2540 } else {
2541 tp = &phy_template_niu_10g_fiber;
2542 phy_addr_off += np->port;
2543 }
Santwona Beherae3e081e2008-11-14 14:44:08 -08002544 break;
2545 }
David S. Millera3138df2007-10-09 01:54:01 -07002546 } else {
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002547 switch (np->flags &
2548 (NIU_FLAGS_10G |
2549 NIU_FLAGS_FIBER |
2550 NIU_FLAGS_XCVR_SERDES)) {
David S. Millera3138df2007-10-09 01:54:01 -07002551 case 0:
2552 /* 1G copper */
2553 tp = &phy_template_1g_copper;
2554 if (plat_type == PLAT_TYPE_VF_P0)
2555 phy_addr_off = 10;
2556 else if (plat_type == PLAT_TYPE_VF_P1)
2557 phy_addr_off = 26;
2558
2559 phy_addr_off += (np->port ^ 0x3);
2560 break;
2561
2562 case NIU_FLAGS_10G:
2563 /* 10G copper */
Constantin Baranove0d84962009-02-18 17:52:41 -08002564 tp = &phy_template_10g_copper;
David S. Millera3138df2007-10-09 01:54:01 -07002565 break;
2566
2567 case NIU_FLAGS_FIBER:
2568 /* 1G fiber */
2569 tp = &phy_template_1g_fiber;
2570 break;
2571
2572 case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
2573 /* 10G fiber */
2574 tp = &phy_template_10g_fiber;
2575 if (plat_type == PLAT_TYPE_VF_P0 ||
2576 plat_type == PLAT_TYPE_VF_P1)
2577 phy_addr_off = 8;
2578 phy_addr_off += np->port;
Matheos Workua5d6ab52008-04-24 21:09:20 -07002579 if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
2580 tp = &phy_template_10g_fiber_hotplug;
2581 if (np->port == 0)
2582 phy_addr_off = 8;
2583 if (np->port == 1)
2584 phy_addr_off = 12;
2585 }
David S. Millera3138df2007-10-09 01:54:01 -07002586 break;
2587
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002588 case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
2589 case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
2590 case NIU_FLAGS_XCVR_SERDES:
2591 switch(np->port) {
2592 case 0:
2593 case 1:
2594 tp = &phy_template_10g_serdes;
2595 break;
2596 case 2:
2597 case 3:
2598 tp = &phy_template_1g_rgmii;
2599 break;
2600 default:
2601 return -EINVAL;
2602 break;
2603 }
2604 phy_addr_off = niu_atca_port_num[np->port];
2605 break;
2606
David S. Millera3138df2007-10-09 01:54:01 -07002607 default:
2608 return -EINVAL;
2609 }
2610 }
2611
2612 np->phy_ops = tp->ops;
2613 np->phy_addr = tp->phy_addr_base + phy_addr_off;
2614
2615 return 0;
2616}
2617
2618static int niu_init_link(struct niu *np)
2619{
2620 struct niu_parent *parent = np->parent;
2621 int err, ignore;
2622
2623 if (parent->plat_type == PLAT_TYPE_NIU) {
2624 err = niu_xcvr_init(np);
2625 if (err)
2626 return err;
2627 msleep(200);
2628 }
2629 err = niu_serdes_init(np);
Tanli Chang9c5cd672009-05-26 20:45:50 -07002630 if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY))
David S. Millera3138df2007-10-09 01:54:01 -07002631 return err;
2632 msleep(200);
2633 err = niu_xcvr_init(np);
Tanli Chang9c5cd672009-05-26 20:45:50 -07002634 if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY))
David S. Millera3138df2007-10-09 01:54:01 -07002635 niu_link_status(np, &ignore);
2636 return 0;
2637}
2638
2639static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
2640{
2641 u16 reg0 = addr[4] << 8 | addr[5];
2642 u16 reg1 = addr[2] << 8 | addr[3];
2643 u16 reg2 = addr[0] << 8 | addr[1];
2644
2645 if (np->flags & NIU_FLAGS_XMAC) {
2646 nw64_mac(XMAC_ADDR0, reg0);
2647 nw64_mac(XMAC_ADDR1, reg1);
2648 nw64_mac(XMAC_ADDR2, reg2);
2649 } else {
2650 nw64_mac(BMAC_ADDR0, reg0);
2651 nw64_mac(BMAC_ADDR1, reg1);
2652 nw64_mac(BMAC_ADDR2, reg2);
2653 }
2654}
2655
2656static int niu_num_alt_addr(struct niu *np)
2657{
2658 if (np->flags & NIU_FLAGS_XMAC)
2659 return XMAC_NUM_ALT_ADDR;
2660 else
2661 return BMAC_NUM_ALT_ADDR;
2662}
2663
2664static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
2665{
2666 u16 reg0 = addr[4] << 8 | addr[5];
2667 u16 reg1 = addr[2] << 8 | addr[3];
2668 u16 reg2 = addr[0] << 8 | addr[1];
2669
2670 if (index >= niu_num_alt_addr(np))
2671 return -EINVAL;
2672
2673 if (np->flags & NIU_FLAGS_XMAC) {
2674 nw64_mac(XMAC_ALT_ADDR0(index), reg0);
2675 nw64_mac(XMAC_ALT_ADDR1(index), reg1);
2676 nw64_mac(XMAC_ALT_ADDR2(index), reg2);
2677 } else {
2678 nw64_mac(BMAC_ALT_ADDR0(index), reg0);
2679 nw64_mac(BMAC_ALT_ADDR1(index), reg1);
2680 nw64_mac(BMAC_ALT_ADDR2(index), reg2);
2681 }
2682
2683 return 0;
2684}
2685
2686static int niu_enable_alt_mac(struct niu *np, int index, int on)
2687{
2688 unsigned long reg;
2689 u64 val, mask;
2690
2691 if (index >= niu_num_alt_addr(np))
2692 return -EINVAL;
2693
Matheos Workufa907892008-02-20 00:18:09 -08002694 if (np->flags & NIU_FLAGS_XMAC) {
David S. Millera3138df2007-10-09 01:54:01 -07002695 reg = XMAC_ADDR_CMPEN;
Matheos Workufa907892008-02-20 00:18:09 -08002696 mask = 1 << index;
2697 } else {
David S. Millera3138df2007-10-09 01:54:01 -07002698 reg = BMAC_ADDR_CMPEN;
Matheos Workufa907892008-02-20 00:18:09 -08002699 mask = 1 << (index + 1);
2700 }
David S. Millera3138df2007-10-09 01:54:01 -07002701
2702 val = nr64_mac(reg);
2703 if (on)
2704 val |= mask;
2705 else
2706 val &= ~mask;
2707 nw64_mac(reg, val);
2708
2709 return 0;
2710}
2711
2712static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
2713 int num, int mac_pref)
2714{
2715 u64 val = nr64_mac(reg);
2716 val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
2717 val |= num;
2718 if (mac_pref)
2719 val |= HOST_INFO_MPR;
2720 nw64_mac(reg, val);
2721}
2722
2723static int __set_rdc_table_num(struct niu *np,
2724 int xmac_index, int bmac_index,
2725 int rdc_table_num, int mac_pref)
2726{
2727 unsigned long reg;
2728
2729 if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
2730 return -EINVAL;
2731 if (np->flags & NIU_FLAGS_XMAC)
2732 reg = XMAC_HOST_INFO(xmac_index);
2733 else
2734 reg = BMAC_HOST_INFO(bmac_index);
2735 __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
2736 return 0;
2737}
2738
2739static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
2740 int mac_pref)
2741{
2742 return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
2743}
2744
2745static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
2746 int mac_pref)
2747{
2748 return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
2749}
2750
2751static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
2752 int table_num, int mac_pref)
2753{
2754 if (idx >= niu_num_alt_addr(np))
2755 return -EINVAL;
2756 return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
2757}
2758
2759static u64 vlan_entry_set_parity(u64 reg_val)
2760{
2761 u64 port01_mask;
2762 u64 port23_mask;
2763
2764 port01_mask = 0x00ff;
2765 port23_mask = 0xff00;
2766
2767 if (hweight64(reg_val & port01_mask) & 1)
2768 reg_val |= ENET_VLAN_TBL_PARITY0;
2769 else
2770 reg_val &= ~ENET_VLAN_TBL_PARITY0;
2771
2772 if (hweight64(reg_val & port23_mask) & 1)
2773 reg_val |= ENET_VLAN_TBL_PARITY1;
2774 else
2775 reg_val &= ~ENET_VLAN_TBL_PARITY1;
2776
2777 return reg_val;
2778}
2779
2780static void vlan_tbl_write(struct niu *np, unsigned long index,
2781 int port, int vpr, int rdc_table)
2782{
2783 u64 reg_val = nr64(ENET_VLAN_TBL(index));
2784
2785 reg_val &= ~((ENET_VLAN_TBL_VPR |
2786 ENET_VLAN_TBL_VLANRDCTBLN) <<
2787 ENET_VLAN_TBL_SHIFT(port));
2788 if (vpr)
2789 reg_val |= (ENET_VLAN_TBL_VPR <<
2790 ENET_VLAN_TBL_SHIFT(port));
2791 reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
2792
2793 reg_val = vlan_entry_set_parity(reg_val);
2794
2795 nw64(ENET_VLAN_TBL(index), reg_val);
2796}
2797
2798static void vlan_tbl_clear(struct niu *np)
2799{
2800 int i;
2801
2802 for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
2803 nw64(ENET_VLAN_TBL(i), 0);
2804}
2805
2806static int tcam_wait_bit(struct niu *np, u64 bit)
2807{
2808 int limit = 1000;
2809
2810 while (--limit > 0) {
2811 if (nr64(TCAM_CTL) & bit)
2812 break;
2813 udelay(1);
2814 }
roel kluind2a928e2009-12-27 04:10:59 +00002815 if (limit <= 0)
David S. Millera3138df2007-10-09 01:54:01 -07002816 return -ENODEV;
2817
2818 return 0;
2819}
2820
2821static int tcam_flush(struct niu *np, int index)
2822{
2823 nw64(TCAM_KEY_0, 0x00);
2824 nw64(TCAM_KEY_MASK_0, 0xff);
2825 nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
2826
2827 return tcam_wait_bit(np, TCAM_CTL_STAT);
2828}
2829
2830#if 0
2831static int tcam_read(struct niu *np, int index,
2832 u64 *key, u64 *mask)
2833{
2834 int err;
2835
2836 nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
2837 err = tcam_wait_bit(np, TCAM_CTL_STAT);
2838 if (!err) {
2839 key[0] = nr64(TCAM_KEY_0);
2840 key[1] = nr64(TCAM_KEY_1);
2841 key[2] = nr64(TCAM_KEY_2);
2842 key[3] = nr64(TCAM_KEY_3);
2843 mask[0] = nr64(TCAM_KEY_MASK_0);
2844 mask[1] = nr64(TCAM_KEY_MASK_1);
2845 mask[2] = nr64(TCAM_KEY_MASK_2);
2846 mask[3] = nr64(TCAM_KEY_MASK_3);
2847 }
2848 return err;
2849}
2850#endif
2851
2852static int tcam_write(struct niu *np, int index,
2853 u64 *key, u64 *mask)
2854{
2855 nw64(TCAM_KEY_0, key[0]);
2856 nw64(TCAM_KEY_1, key[1]);
2857 nw64(TCAM_KEY_2, key[2]);
2858 nw64(TCAM_KEY_3, key[3]);
2859 nw64(TCAM_KEY_MASK_0, mask[0]);
2860 nw64(TCAM_KEY_MASK_1, mask[1]);
2861 nw64(TCAM_KEY_MASK_2, mask[2]);
2862 nw64(TCAM_KEY_MASK_3, mask[3]);
2863 nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
2864
2865 return tcam_wait_bit(np, TCAM_CTL_STAT);
2866}
2867
2868#if 0
2869static int tcam_assoc_read(struct niu *np, int index, u64 *data)
2870{
2871 int err;
2872
2873 nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
2874 err = tcam_wait_bit(np, TCAM_CTL_STAT);
2875 if (!err)
2876 *data = nr64(TCAM_KEY_1);
2877
2878 return err;
2879}
2880#endif
2881
2882static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
2883{
2884 nw64(TCAM_KEY_1, assoc_data);
2885 nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
2886
2887 return tcam_wait_bit(np, TCAM_CTL_STAT);
2888}
2889
2890static void tcam_enable(struct niu *np, int on)
2891{
2892 u64 val = nr64(FFLP_CFG_1);
2893
2894 if (on)
2895 val &= ~FFLP_CFG_1_TCAM_DIS;
2896 else
2897 val |= FFLP_CFG_1_TCAM_DIS;
2898 nw64(FFLP_CFG_1, val);
2899}
2900
2901static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
2902{
2903 u64 val = nr64(FFLP_CFG_1);
2904
2905 val &= ~(FFLP_CFG_1_FFLPINITDONE |
2906 FFLP_CFG_1_CAMLAT |
2907 FFLP_CFG_1_CAMRATIO);
2908 val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
2909 val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
2910 nw64(FFLP_CFG_1, val);
2911
2912 val = nr64(FFLP_CFG_1);
2913 val |= FFLP_CFG_1_FFLPINITDONE;
2914 nw64(FFLP_CFG_1, val);
2915}
2916
2917static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
2918 int on)
2919{
2920 unsigned long reg;
2921 u64 val;
2922
2923 if (class < CLASS_CODE_ETHERTYPE1 ||
2924 class > CLASS_CODE_ETHERTYPE2)
2925 return -EINVAL;
2926
2927 reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
2928 val = nr64(reg);
2929 if (on)
2930 val |= L2_CLS_VLD;
2931 else
2932 val &= ~L2_CLS_VLD;
2933 nw64(reg, val);
2934
2935 return 0;
2936}
2937
2938#if 0
2939static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
2940 u64 ether_type)
2941{
2942 unsigned long reg;
2943 u64 val;
2944
2945 if (class < CLASS_CODE_ETHERTYPE1 ||
2946 class > CLASS_CODE_ETHERTYPE2 ||
2947 (ether_type & ~(u64)0xffff) != 0)
2948 return -EINVAL;
2949
2950 reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
2951 val = nr64(reg);
2952 val &= ~L2_CLS_ETYPE;
2953 val |= (ether_type << L2_CLS_ETYPE_SHIFT);
2954 nw64(reg, val);
2955
2956 return 0;
2957}
2958#endif
2959
2960static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
2961 int on)
2962{
2963 unsigned long reg;
2964 u64 val;
2965
2966 if (class < CLASS_CODE_USER_PROG1 ||
2967 class > CLASS_CODE_USER_PROG4)
2968 return -EINVAL;
2969
2970 reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
2971 val = nr64(reg);
2972 if (on)
2973 val |= L3_CLS_VALID;
2974 else
2975 val &= ~L3_CLS_VALID;
2976 nw64(reg, val);
2977
2978 return 0;
2979}
2980
David S. Millera3138df2007-10-09 01:54:01 -07002981static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
2982 int ipv6, u64 protocol_id,
2983 u64 tos_mask, u64 tos_val)
2984{
2985 unsigned long reg;
2986 u64 val;
2987
2988 if (class < CLASS_CODE_USER_PROG1 ||
2989 class > CLASS_CODE_USER_PROG4 ||
2990 (protocol_id & ~(u64)0xff) != 0 ||
2991 (tos_mask & ~(u64)0xff) != 0 ||
2992 (tos_val & ~(u64)0xff) != 0)
2993 return -EINVAL;
2994
2995 reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
2996 val = nr64(reg);
2997 val &= ~(L3_CLS_IPVER | L3_CLS_PID |
2998 L3_CLS_TOSMASK | L3_CLS_TOS);
2999 if (ipv6)
3000 val |= L3_CLS_IPVER;
3001 val |= (protocol_id << L3_CLS_PID_SHIFT);
3002 val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
3003 val |= (tos_val << L3_CLS_TOS_SHIFT);
3004 nw64(reg, val);
3005
3006 return 0;
3007}
David S. Millera3138df2007-10-09 01:54:01 -07003008
3009static int tcam_early_init(struct niu *np)
3010{
3011 unsigned long i;
3012 int err;
3013
3014 tcam_enable(np, 0);
3015 tcam_set_lat_and_ratio(np,
3016 DEFAULT_TCAM_LATENCY,
3017 DEFAULT_TCAM_ACCESS_RATIO);
3018 for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
3019 err = tcam_user_eth_class_enable(np, i, 0);
3020 if (err)
3021 return err;
3022 }
3023 for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
3024 err = tcam_user_ip_class_enable(np, i, 0);
3025 if (err)
3026 return err;
3027 }
3028
3029 return 0;
3030}
3031
3032static int tcam_flush_all(struct niu *np)
3033{
3034 unsigned long i;
3035
3036 for (i = 0; i < np->parent->tcam_num_entries; i++) {
3037 int err = tcam_flush(np, i);
3038 if (err)
3039 return err;
3040 }
3041 return 0;
3042}
3043
3044static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
3045{
Eric Dumazet807540b2010-09-23 05:40:09 +00003046 return (u64)index | (num_entries == 1 ? HASH_TBL_ADDR_AUTOINC : 0);
David S. Millera3138df2007-10-09 01:54:01 -07003047}
3048
3049#if 0
3050static int hash_read(struct niu *np, unsigned long partition,
3051 unsigned long index, unsigned long num_entries,
3052 u64 *data)
3053{
3054 u64 val = hash_addr_regval(index, num_entries);
3055 unsigned long i;
3056
3057 if (partition >= FCRAM_NUM_PARTITIONS ||
3058 index + num_entries > FCRAM_SIZE)
3059 return -EINVAL;
3060
3061 nw64(HASH_TBL_ADDR(partition), val);
3062 for (i = 0; i < num_entries; i++)
3063 data[i] = nr64(HASH_TBL_DATA(partition));
3064
3065 return 0;
3066}
3067#endif
3068
3069static int hash_write(struct niu *np, unsigned long partition,
3070 unsigned long index, unsigned long num_entries,
3071 u64 *data)
3072{
3073 u64 val = hash_addr_regval(index, num_entries);
3074 unsigned long i;
3075
3076 if (partition >= FCRAM_NUM_PARTITIONS ||
3077 index + (num_entries * 8) > FCRAM_SIZE)
3078 return -EINVAL;
3079
3080 nw64(HASH_TBL_ADDR(partition), val);
3081 for (i = 0; i < num_entries; i++)
3082 nw64(HASH_TBL_DATA(partition), data[i]);
3083
3084 return 0;
3085}
3086
3087static void fflp_reset(struct niu *np)
3088{
3089 u64 val;
3090
3091 nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
3092 udelay(10);
3093 nw64(FFLP_CFG_1, 0);
3094
3095 val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
3096 nw64(FFLP_CFG_1, val);
3097}
3098
3099static void fflp_set_timings(struct niu *np)
3100{
3101 u64 val = nr64(FFLP_CFG_1);
3102
3103 val &= ~FFLP_CFG_1_FFLPINITDONE;
3104 val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
3105 nw64(FFLP_CFG_1, val);
3106
3107 val = nr64(FFLP_CFG_1);
3108 val |= FFLP_CFG_1_FFLPINITDONE;
3109 nw64(FFLP_CFG_1, val);
3110
3111 val = nr64(FCRAM_REF_TMR);
3112 val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
3113 val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
3114 val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
3115 nw64(FCRAM_REF_TMR, val);
3116}
3117
3118static int fflp_set_partition(struct niu *np, u64 partition,
3119 u64 mask, u64 base, int enable)
3120{
3121 unsigned long reg;
3122 u64 val;
3123
3124 if (partition >= FCRAM_NUM_PARTITIONS ||
3125 (mask & ~(u64)0x1f) != 0 ||
3126 (base & ~(u64)0x1f) != 0)
3127 return -EINVAL;
3128
3129 reg = FLW_PRT_SEL(partition);
3130
3131 val = nr64(reg);
3132 val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
3133 val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
3134 val |= (base << FLW_PRT_SEL_BASE_SHIFT);
3135 if (enable)
3136 val |= FLW_PRT_SEL_EXT;
3137 nw64(reg, val);
3138
3139 return 0;
3140}
3141
3142static int fflp_disable_all_partitions(struct niu *np)
3143{
3144 unsigned long i;
3145
3146 for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
3147 int err = fflp_set_partition(np, 0, 0, 0, 0);
3148 if (err)
3149 return err;
3150 }
3151 return 0;
3152}
3153
3154static void fflp_llcsnap_enable(struct niu *np, int on)
3155{
3156 u64 val = nr64(FFLP_CFG_1);
3157
3158 if (on)
3159 val |= FFLP_CFG_1_LLCSNAP;
3160 else
3161 val &= ~FFLP_CFG_1_LLCSNAP;
3162 nw64(FFLP_CFG_1, val);
3163}
3164
3165static void fflp_errors_enable(struct niu *np, int on)
3166{
3167 u64 val = nr64(FFLP_CFG_1);
3168
3169 if (on)
3170 val &= ~FFLP_CFG_1_ERRORDIS;
3171 else
3172 val |= FFLP_CFG_1_ERRORDIS;
3173 nw64(FFLP_CFG_1, val);
3174}
3175
3176static int fflp_hash_clear(struct niu *np)
3177{
3178 struct fcram_hash_ipv4 ent;
3179 unsigned long i;
3180
3181 /* IPV4 hash entry with valid bit clear, rest is don't care. */
3182 memset(&ent, 0, sizeof(ent));
3183 ent.header = HASH_HEADER_EXT;
3184
3185 for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
3186 int err = hash_write(np, 0, i, 1, (u64 *) &ent);
3187 if (err)
3188 return err;
3189 }
3190 return 0;
3191}
3192
3193static int fflp_early_init(struct niu *np)
3194{
3195 struct niu_parent *parent;
3196 unsigned long flags;
3197 int err;
3198
3199 niu_lock_parent(np, flags);
3200
3201 parent = np->parent;
3202 err = 0;
3203 if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
David S. Millera3138df2007-10-09 01:54:01 -07003204 if (np->parent->plat_type != PLAT_TYPE_NIU) {
3205 fflp_reset(np);
3206 fflp_set_timings(np);
3207 err = fflp_disable_all_partitions(np);
3208 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08003209 netif_printk(np, probe, KERN_DEBUG, np->dev,
3210 "fflp_disable_all_partitions failed, err=%d\n",
3211 err);
David S. Millera3138df2007-10-09 01:54:01 -07003212 goto out;
3213 }
3214 }
3215
3216 err = tcam_early_init(np);
3217 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08003218 netif_printk(np, probe, KERN_DEBUG, np->dev,
3219 "tcam_early_init failed, err=%d\n", err);
David S. Millera3138df2007-10-09 01:54:01 -07003220 goto out;
3221 }
3222 fflp_llcsnap_enable(np, 1);
3223 fflp_errors_enable(np, 0);
3224 nw64(H1POLY, 0);
3225 nw64(H2POLY, 0);
3226
3227 err = tcam_flush_all(np);
3228 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08003229 netif_printk(np, probe, KERN_DEBUG, np->dev,
3230 "tcam_flush_all failed, err=%d\n", err);
David S. Millera3138df2007-10-09 01:54:01 -07003231 goto out;
3232 }
3233 if (np->parent->plat_type != PLAT_TYPE_NIU) {
3234 err = fflp_hash_clear(np);
3235 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08003236 netif_printk(np, probe, KERN_DEBUG, np->dev,
3237 "fflp_hash_clear failed, err=%d\n",
3238 err);
David S. Millera3138df2007-10-09 01:54:01 -07003239 goto out;
3240 }
3241 }
3242
3243 vlan_tbl_clear(np);
3244
David S. Millera3138df2007-10-09 01:54:01 -07003245 parent->flags |= PARENT_FLGS_CLS_HWINIT;
3246 }
3247out:
3248 niu_unlock_parent(np, flags);
3249 return err;
3250}
3251
3252static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
3253{
3254 if (class_code < CLASS_CODE_USER_PROG1 ||
3255 class_code > CLASS_CODE_SCTP_IPV6)
3256 return -EINVAL;
3257
3258 nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
3259 return 0;
3260}
3261
3262static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
3263{
3264 if (class_code < CLASS_CODE_USER_PROG1 ||
3265 class_code > CLASS_CODE_SCTP_IPV6)
3266 return -EINVAL;
3267
3268 nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
3269 return 0;
3270}
3271
Santwona Behera2d96cf82009-02-20 00:58:45 -08003272/* Entries for the ports are interleaved in the TCAM */
3273static u16 tcam_get_index(struct niu *np, u16 idx)
3274{
3275 /* One entry reserved for IP fragment rule */
3276 if (idx >= (np->clas.tcam_sz - 1))
3277 idx = 0;
Eric Dumazet807540b2010-09-23 05:40:09 +00003278 return np->clas.tcam_top + ((idx+1) * np->parent->num_ports);
Santwona Behera2d96cf82009-02-20 00:58:45 -08003279}
3280
3281static u16 tcam_get_size(struct niu *np)
3282{
3283 /* One entry reserved for IP fragment rule */
3284 return np->clas.tcam_sz - 1;
3285}
3286
3287static u16 tcam_get_valid_entry_cnt(struct niu *np)
3288{
3289 /* One entry reserved for IP fragment rule */
3290 return np->clas.tcam_valid_entries - 1;
3291}
3292
David S. Millera3138df2007-10-09 01:54:01 -07003293static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
3294 u32 offset, u32 size)
3295{
3296 int i = skb_shinfo(skb)->nr_frags;
3297 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3298
3299 frag->page = page;
3300 frag->page_offset = offset;
3301 frag->size = size;
3302
3303 skb->len += size;
3304 skb->data_len += size;
3305 skb->truesize += size;
3306
3307 skb_shinfo(skb)->nr_frags = i + 1;
3308}
3309
3310static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
3311{
3312 a >>= PAGE_SHIFT;
3313 a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
3314
Eric Dumazet807540b2010-09-23 05:40:09 +00003315 return a & (MAX_RBR_RING_SIZE - 1);
David S. Millera3138df2007-10-09 01:54:01 -07003316}
3317
3318static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
3319 struct page ***link)
3320{
3321 unsigned int h = niu_hash_rxaddr(rp, addr);
3322 struct page *p, **pp;
3323
3324 addr &= PAGE_MASK;
3325 pp = &rp->rxhash[h];
3326 for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
3327 if (p->index == addr) {
3328 *link = pp;
David S. Millera0387162010-07-07 18:20:30 -07003329 goto found;
David S. Millera3138df2007-10-09 01:54:01 -07003330 }
3331 }
David S. Millera0387162010-07-07 18:20:30 -07003332 BUG();
David S. Millera3138df2007-10-09 01:54:01 -07003333
David S. Millera0387162010-07-07 18:20:30 -07003334found:
David S. Millera3138df2007-10-09 01:54:01 -07003335 return p;
3336}
3337
3338static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
3339{
3340 unsigned int h = niu_hash_rxaddr(rp, base);
3341
3342 page->index = base;
3343 page->mapping = (struct address_space *) rp->rxhash[h];
3344 rp->rxhash[h] = page;
3345}
3346
3347static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
3348 gfp_t mask, int start_index)
3349{
3350 struct page *page;
3351 u64 addr;
3352 int i;
3353
3354 page = alloc_page(mask);
3355 if (!page)
3356 return -ENOMEM;
3357
3358 addr = np->ops->map_page(np->device, page, 0,
3359 PAGE_SIZE, DMA_FROM_DEVICE);
3360
3361 niu_hash_page(rp, page, addr);
3362 if (rp->rbr_blocks_per_page > 1)
3363 atomic_add(rp->rbr_blocks_per_page - 1,
3364 &compound_head(page)->_count);
3365
3366 for (i = 0; i < rp->rbr_blocks_per_page; i++) {
3367 __le32 *rbr = &rp->rbr[start_index + i];
3368
3369 *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
3370 addr += rp->rbr_block_size;
3371 }
3372
3373 return 0;
3374}
3375
3376static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
3377{
3378 int index = rp->rbr_index;
3379
3380 rp->rbr_pending++;
3381 if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
3382 int err = niu_rbr_add_page(np, rp, mask, index);
3383
3384 if (unlikely(err)) {
3385 rp->rbr_pending--;
3386 return;
3387 }
3388
3389 rp->rbr_index += rp->rbr_blocks_per_page;
3390 BUG_ON(rp->rbr_index > rp->rbr_table_size);
3391 if (rp->rbr_index == rp->rbr_table_size)
3392 rp->rbr_index = 0;
3393
3394 if (rp->rbr_pending >= rp->rbr_kick_thresh) {
3395 nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
3396 rp->rbr_pending = 0;
3397 }
3398 }
3399}
3400
3401static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
3402{
3403 unsigned int index = rp->rcr_index;
3404 int num_rcr = 0;
3405
3406 rp->rx_dropped++;
3407 while (1) {
3408 struct page *page, **link;
3409 u64 addr, val;
3410 u32 rcr_size;
3411
3412 num_rcr++;
3413
3414 val = le64_to_cpup(&rp->rcr[index]);
3415 addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
3416 RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
3417 page = niu_find_rxpage(rp, addr, &link);
3418
3419 rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
3420 RCR_ENTRY_PKTBUFSZ_SHIFT];
3421 if ((page->index + PAGE_SIZE) - rcr_size == addr) {
3422 *link = (struct page *) page->mapping;
3423 np->ops->unmap_page(np->device, page->index,
3424 PAGE_SIZE, DMA_FROM_DEVICE);
3425 page->index = 0;
3426 page->mapping = NULL;
3427 __free_page(page);
3428 rp->rbr_refill_pending++;
3429 }
3430
3431 index = NEXT_RCR(rp, index);
3432 if (!(val & RCR_ENTRY_MULTI))
3433 break;
3434
3435 }
3436 rp->rcr_index = index;
3437
3438 return num_rcr;
3439}
3440
David S. Miller4099e012009-03-29 01:39:41 -07003441static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np,
3442 struct rx_ring_info *rp)
David S. Millera3138df2007-10-09 01:54:01 -07003443{
3444 unsigned int index = rp->rcr_index;
David S. Miller3cfa8562010-04-22 15:48:17 -07003445 struct rx_pkt_hdr1 *rh;
David S. Millera3138df2007-10-09 01:54:01 -07003446 struct sk_buff *skb;
3447 int len, num_rcr;
3448
3449 skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
3450 if (unlikely(!skb))
3451 return niu_rx_pkt_ignore(np, rp);
3452
3453 num_rcr = 0;
3454 while (1) {
3455 struct page *page, **link;
3456 u32 rcr_size, append_size;
3457 u64 addr, val, off;
3458
3459 num_rcr++;
3460
3461 val = le64_to_cpup(&rp->rcr[index]);
3462
3463 len = (val & RCR_ENTRY_L2_LEN) >>
3464 RCR_ENTRY_L2_LEN_SHIFT;
3465 len -= ETH_FCS_LEN;
3466
3467 addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
3468 RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
3469 page = niu_find_rxpage(rp, addr, &link);
3470
3471 rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
3472 RCR_ENTRY_PKTBUFSZ_SHIFT];
3473
3474 off = addr & ~PAGE_MASK;
3475 append_size = rcr_size;
3476 if (num_rcr == 1) {
3477 int ptype;
3478
David S. Millera3138df2007-10-09 01:54:01 -07003479 ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
3480 if ((ptype == RCR_PKT_TYPE_TCP ||
3481 ptype == RCR_PKT_TYPE_UDP) &&
3482 !(val & (RCR_ENTRY_NOPORT |
3483 RCR_ENTRY_ERROR)))
3484 skb->ip_summed = CHECKSUM_UNNECESSARY;
3485 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003486 skb_checksum_none_assert(skb);
David S. Miller3cfa8562010-04-22 15:48:17 -07003487 } else if (!(val & RCR_ENTRY_MULTI))
David S. Millera3138df2007-10-09 01:54:01 -07003488 append_size = len - skb->len;
3489
3490 niu_rx_skb_append(skb, page, off, append_size);
3491 if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
3492 *link = (struct page *) page->mapping;
3493 np->ops->unmap_page(np->device, page->index,
3494 PAGE_SIZE, DMA_FROM_DEVICE);
3495 page->index = 0;
3496 page->mapping = NULL;
3497 rp->rbr_refill_pending++;
3498 } else
3499 get_page(page);
3500
3501 index = NEXT_RCR(rp, index);
3502 if (!(val & RCR_ENTRY_MULTI))
3503 break;
3504
3505 }
3506 rp->rcr_index = index;
3507
David S. Miller3cfa8562010-04-22 15:48:17 -07003508 len += sizeof(*rh);
3509 len = min_t(int, len, sizeof(*rh) + VLAN_ETH_HLEN);
3510 __pskb_pull_tail(skb, len);
3511
3512 rh = (struct rx_pkt_hdr1 *) skb->data;
3513 if (np->dev->features & NETIF_F_RXHASH)
3514 skb->rxhash = ((u32)rh->hashval2_0 << 24 |
3515 (u32)rh->hashval2_1 << 16 |
3516 (u32)rh->hashval1_1 << 8 |
3517 (u32)rh->hashval1_2 << 0);
3518 skb_pull(skb, sizeof(*rh));
David S. Millera3138df2007-10-09 01:54:01 -07003519
3520 rp->rx_packets++;
3521 rp->rx_bytes += skb->len;
3522
3523 skb->protocol = eth_type_trans(skb, np->dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -08003524 skb_record_rx_queue(skb, rp->rx_channel);
David S. Miller4099e012009-03-29 01:39:41 -07003525 napi_gro_receive(napi, skb);
David S. Millera3138df2007-10-09 01:54:01 -07003526
3527 return num_rcr;
3528}
3529
3530static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
3531{
3532 int blocks_per_page = rp->rbr_blocks_per_page;
3533 int err, index = rp->rbr_index;
3534
3535 err = 0;
3536 while (index < (rp->rbr_table_size - blocks_per_page)) {
3537 err = niu_rbr_add_page(np, rp, mask, index);
3538 if (err)
3539 break;
3540
3541 index += blocks_per_page;
3542 }
3543
3544 rp->rbr_index = index;
3545 return err;
3546}
3547
3548static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
3549{
3550 int i;
3551
3552 for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
3553 struct page *page;
3554
3555 page = rp->rxhash[i];
3556 while (page) {
3557 struct page *next = (struct page *) page->mapping;
3558 u64 base = page->index;
3559
3560 np->ops->unmap_page(np->device, base, PAGE_SIZE,
3561 DMA_FROM_DEVICE);
3562 page->index = 0;
3563 page->mapping = NULL;
3564
3565 __free_page(page);
3566
3567 page = next;
3568 }
3569 }
3570
3571 for (i = 0; i < rp->rbr_table_size; i++)
3572 rp->rbr[i] = cpu_to_le32(0);
3573 rp->rbr_index = 0;
3574}
3575
3576static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
3577{
3578 struct tx_buff_info *tb = &rp->tx_buffs[idx];
3579 struct sk_buff *skb = tb->skb;
3580 struct tx_pkt_hdr *tp;
3581 u64 tx_flags;
3582 int i, len;
3583
3584 tp = (struct tx_pkt_hdr *) skb->data;
3585 tx_flags = le64_to_cpup(&tp->flags);
3586
3587 rp->tx_packets++;
3588 rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
3589 ((tx_flags & TXHDR_PAD) / 2));
3590
3591 len = skb_headlen(skb);
3592 np->ops->unmap_single(np->device, tb->mapping,
3593 len, DMA_TO_DEVICE);
3594
3595 if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
3596 rp->mark_pending--;
3597
3598 tb->skb = NULL;
3599 do {
3600 idx = NEXT_TX(rp, idx);
3601 len -= MAX_TX_DESC_LEN;
3602 } while (len > 0);
3603
3604 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
3605 tb = &rp->tx_buffs[idx];
3606 BUG_ON(tb->skb != NULL);
3607 np->ops->unmap_page(np->device, tb->mapping,
3608 skb_shinfo(skb)->frags[i].size,
3609 DMA_TO_DEVICE);
3610 idx = NEXT_TX(rp, idx);
3611 }
3612
3613 dev_kfree_skb(skb);
3614
3615 return idx;
3616}
3617
3618#define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
3619
3620static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
3621{
David S. Millerb4c21632008-07-15 03:48:19 -07003622 struct netdev_queue *txq;
David S. Millera3138df2007-10-09 01:54:01 -07003623 u16 pkt_cnt, tmp;
David S. Millerb4c21632008-07-15 03:48:19 -07003624 int cons, index;
David S. Millera3138df2007-10-09 01:54:01 -07003625 u64 cs;
3626
David S. Millerb4c21632008-07-15 03:48:19 -07003627 index = (rp - np->tx_rings);
3628 txq = netdev_get_tx_queue(np->dev, index);
3629
David S. Millera3138df2007-10-09 01:54:01 -07003630 cs = rp->tx_cs;
3631 if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
3632 goto out;
3633
3634 tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
3635 pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
3636 (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
3637
3638 rp->last_pkt_cnt = tmp;
3639
3640 cons = rp->cons;
3641
Joe Perchesf10a1f22010-02-14 22:40:39 -08003642 netif_printk(np, tx_done, KERN_DEBUG, np->dev,
3643 "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons);
David S. Millera3138df2007-10-09 01:54:01 -07003644
3645 while (pkt_cnt--)
3646 cons = release_tx_packet(np, rp, cons);
3647
3648 rp->cons = cons;
3649 smp_mb();
3650
3651out:
David S. Millerb4c21632008-07-15 03:48:19 -07003652 if (unlikely(netif_tx_queue_stopped(txq) &&
David S. Millera3138df2007-10-09 01:54:01 -07003653 (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
David S. Millerb4c21632008-07-15 03:48:19 -07003654 __netif_tx_lock(txq, smp_processor_id());
3655 if (netif_tx_queue_stopped(txq) &&
David S. Millera3138df2007-10-09 01:54:01 -07003656 (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
David S. Millerb4c21632008-07-15 03:48:19 -07003657 netif_tx_wake_queue(txq);
3658 __netif_tx_unlock(txq);
David S. Millera3138df2007-10-09 01:54:01 -07003659 }
3660}
3661
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003662static inline void niu_sync_rx_discard_stats(struct niu *np,
3663 struct rx_ring_info *rp,
3664 const int limit)
3665{
3666 /* This elaborate scheme is needed for reading the RX discard
3667 * counters, as they are only 16-bit and can overflow quickly,
3668 * and because the overflow indication bit is not usable as
3669 * the counter value does not wrap, but remains at max value
3670 * 0xFFFF.
3671 *
3672 * In theory and in practice counters can be lost in between
3673 * reading nr64() and clearing the counter nw64(). For this
3674 * reason, the number of counter clearings nw64() is
3675 * limited/reduced though the limit parameter.
3676 */
3677 int rx_channel = rp->rx_channel;
3678 u32 misc, wred;
3679
3680 /* RXMISC (Receive Miscellaneous Discard Count), covers the
3681 * following discard events: IPP (Input Port Process),
3682 * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
3683 * Block Ring) prefetch buffer is empty.
3684 */
3685 misc = nr64(RXMISC(rx_channel));
3686 if (unlikely((misc & RXMISC_COUNT) > limit)) {
3687 nw64(RXMISC(rx_channel), 0);
3688 rp->rx_errors += misc & RXMISC_COUNT;
3689
3690 if (unlikely(misc & RXMISC_OFLOW))
Joe Perchesf10a1f22010-02-14 22:40:39 -08003691 dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n",
3692 rx_channel);
Jesper Dangaard Brouerd2317762008-12-18 19:51:26 -08003693
Joe Perchesf10a1f22010-02-14 22:40:39 -08003694 netif_printk(np, rx_err, KERN_DEBUG, np->dev,
3695 "rx-%d: MISC drop=%u over=%u\n",
3696 rx_channel, misc, misc-limit);
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003697 }
3698
3699 /* WRED (Weighted Random Early Discard) by hardware */
3700 wred = nr64(RED_DIS_CNT(rx_channel));
3701 if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
3702 nw64(RED_DIS_CNT(rx_channel), 0);
3703 rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
3704
3705 if (unlikely(wred & RED_DIS_CNT_OFLOW))
Joe Perchesf10a1f22010-02-14 22:40:39 -08003706 dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel);
Jesper Dangaard Brouerd2317762008-12-18 19:51:26 -08003707
Joe Perchesf10a1f22010-02-14 22:40:39 -08003708 netif_printk(np, rx_err, KERN_DEBUG, np->dev,
3709 "rx-%d: WRED drop=%u over=%u\n",
3710 rx_channel, wred, wred-limit);
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003711 }
3712}
3713
David S. Miller4099e012009-03-29 01:39:41 -07003714static int niu_rx_work(struct napi_struct *napi, struct niu *np,
3715 struct rx_ring_info *rp, int budget)
David S. Millera3138df2007-10-09 01:54:01 -07003716{
3717 int qlen, rcr_done = 0, work_done = 0;
3718 struct rxdma_mailbox *mbox = rp->mbox;
3719 u64 stat;
3720
3721#if 1
3722 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
3723 qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
3724#else
3725 stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
3726 qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
3727#endif
3728 mbox->rx_dma_ctl_stat = 0;
3729 mbox->rcrstat_a = 0;
3730
Joe Perchesf10a1f22010-02-14 22:40:39 -08003731 netif_printk(np, rx_status, KERN_DEBUG, np->dev,
3732 "%s(chan[%d]), stat[%llx] qlen=%d\n",
3733 __func__, rp->rx_channel, (unsigned long long)stat, qlen);
David S. Millera3138df2007-10-09 01:54:01 -07003734
3735 rcr_done = work_done = 0;
3736 qlen = min(qlen, budget);
3737 while (work_done < qlen) {
David S. Miller4099e012009-03-29 01:39:41 -07003738 rcr_done += niu_process_rx_pkt(napi, np, rp);
David S. Millera3138df2007-10-09 01:54:01 -07003739 work_done++;
3740 }
3741
3742 if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
3743 unsigned int i;
3744
3745 for (i = 0; i < rp->rbr_refill_pending; i++)
3746 niu_rbr_refill(np, rp, GFP_ATOMIC);
3747 rp->rbr_refill_pending = 0;
3748 }
3749
3750 stat = (RX_DMA_CTL_STAT_MEX |
3751 ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
3752 ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
3753
3754 nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
3755
Jesper Dangaard Brouere98def12008-12-18 19:51:56 -08003756 /* Only sync discards stats when qlen indicate potential for drops */
3757 if (qlen > 10)
3758 niu_sync_rx_discard_stats(np, rp, 0x7FFF);
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003759
David S. Millera3138df2007-10-09 01:54:01 -07003760 return work_done;
3761}
3762
3763static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
3764{
3765 u64 v0 = lp->v0;
3766 u32 tx_vec = (v0 >> 32);
3767 u32 rx_vec = (v0 & 0xffffffff);
3768 int i, work_done = 0;
3769
Joe Perchesf10a1f22010-02-14 22:40:39 -08003770 netif_printk(np, intr, KERN_DEBUG, np->dev,
3771 "%s() v0[%016llx]\n", __func__, (unsigned long long)v0);
David S. Millera3138df2007-10-09 01:54:01 -07003772
3773 for (i = 0; i < np->num_tx_rings; i++) {
3774 struct tx_ring_info *rp = &np->tx_rings[i];
3775 if (tx_vec & (1 << rp->tx_channel))
3776 niu_tx_work(np, rp);
3777 nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
3778 }
3779
3780 for (i = 0; i < np->num_rx_rings; i++) {
3781 struct rx_ring_info *rp = &np->rx_rings[i];
3782
3783 if (rx_vec & (1 << rp->rx_channel)) {
3784 int this_work_done;
3785
David S. Miller4099e012009-03-29 01:39:41 -07003786 this_work_done = niu_rx_work(&lp->napi, np, rp,
David S. Millera3138df2007-10-09 01:54:01 -07003787 budget);
3788
3789 budget -= this_work_done;
3790 work_done += this_work_done;
3791 }
3792 nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
3793 }
3794
3795 return work_done;
3796}
3797
3798static int niu_poll(struct napi_struct *napi, int budget)
3799{
3800 struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
3801 struct niu *np = lp->np;
3802 int work_done;
3803
3804 work_done = niu_poll_core(np, lp, budget);
3805
3806 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003807 napi_complete(napi);
David S. Millera3138df2007-10-09 01:54:01 -07003808 niu_ldg_rearm(np, lp, 1);
3809 }
3810 return work_done;
3811}
3812
3813static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
3814 u64 stat)
3815{
Joe Perchesf10a1f22010-02-14 22:40:39 -08003816 netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel);
David S. Millera3138df2007-10-09 01:54:01 -07003817
3818 if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003819 pr_cont("RBR_TMOUT ");
David S. Millera3138df2007-10-09 01:54:01 -07003820 if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003821 pr_cont("RSP_CNT ");
David S. Millera3138df2007-10-09 01:54:01 -07003822 if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003823 pr_cont("BYTE_EN_BUS ");
David S. Millera3138df2007-10-09 01:54:01 -07003824 if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003825 pr_cont("RSP_DAT ");
David S. Millera3138df2007-10-09 01:54:01 -07003826 if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003827 pr_cont("RCR_ACK ");
David S. Millera3138df2007-10-09 01:54:01 -07003828 if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003829 pr_cont("RCR_SHA_PAR ");
David S. Millera3138df2007-10-09 01:54:01 -07003830 if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003831 pr_cont("RBR_PRE_PAR ");
David S. Millera3138df2007-10-09 01:54:01 -07003832 if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003833 pr_cont("CONFIG ");
David S. Millera3138df2007-10-09 01:54:01 -07003834 if (stat & RX_DMA_CTL_STAT_RCRINCON)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003835 pr_cont("RCRINCON ");
David S. Millera3138df2007-10-09 01:54:01 -07003836 if (stat & RX_DMA_CTL_STAT_RCRFULL)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003837 pr_cont("RCRFULL ");
David S. Millera3138df2007-10-09 01:54:01 -07003838 if (stat & RX_DMA_CTL_STAT_RBRFULL)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003839 pr_cont("RBRFULL ");
David S. Millera3138df2007-10-09 01:54:01 -07003840 if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003841 pr_cont("RBRLOGPAGE ");
David S. Millera3138df2007-10-09 01:54:01 -07003842 if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003843 pr_cont("CFIGLOGPAGE ");
David S. Millera3138df2007-10-09 01:54:01 -07003844 if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003845 pr_cont("DC_FIDO ");
David S. Millera3138df2007-10-09 01:54:01 -07003846
Joe Perchesf10a1f22010-02-14 22:40:39 -08003847 pr_cont(")\n");
David S. Millera3138df2007-10-09 01:54:01 -07003848}
3849
3850static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
3851{
3852 u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
3853 int err = 0;
3854
David S. Millera3138df2007-10-09 01:54:01 -07003855
3856 if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
3857 RX_DMA_CTL_STAT_PORT_FATAL))
3858 err = -EINVAL;
3859
Matheos Worku406f3532008-01-04 23:48:26 -08003860 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08003861 netdev_err(np->dev, "RX channel %u error, stat[%llx]\n",
3862 rp->rx_channel,
3863 (unsigned long long) stat);
Matheos Worku406f3532008-01-04 23:48:26 -08003864
3865 niu_log_rxchan_errors(np, rp, stat);
3866 }
3867
David S. Millera3138df2007-10-09 01:54:01 -07003868 nw64(RX_DMA_CTL_STAT(rp->rx_channel),
3869 stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
3870
3871 return err;
3872}
3873
3874static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
3875 u64 cs)
3876{
Joe Perchesf10a1f22010-02-14 22:40:39 -08003877 netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel);
David S. Millera3138df2007-10-09 01:54:01 -07003878
3879 if (cs & TX_CS_MBOX_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003880 pr_cont("MBOX ");
David S. Millera3138df2007-10-09 01:54:01 -07003881 if (cs & TX_CS_PKT_SIZE_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003882 pr_cont("PKT_SIZE ");
David S. Millera3138df2007-10-09 01:54:01 -07003883 if (cs & TX_CS_TX_RING_OFLOW)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003884 pr_cont("TX_RING_OFLOW ");
David S. Millera3138df2007-10-09 01:54:01 -07003885 if (cs & TX_CS_PREF_BUF_PAR_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003886 pr_cont("PREF_BUF_PAR ");
David S. Millera3138df2007-10-09 01:54:01 -07003887 if (cs & TX_CS_NACK_PREF)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003888 pr_cont("NACK_PREF ");
David S. Millera3138df2007-10-09 01:54:01 -07003889 if (cs & TX_CS_NACK_PKT_RD)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003890 pr_cont("NACK_PKT_RD ");
David S. Millera3138df2007-10-09 01:54:01 -07003891 if (cs & TX_CS_CONF_PART_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003892 pr_cont("CONF_PART ");
David S. Millera3138df2007-10-09 01:54:01 -07003893 if (cs & TX_CS_PKT_PRT_ERR)
Joe Perchesf10a1f22010-02-14 22:40:39 -08003894 pr_cont("PKT_PTR ");
David S. Millera3138df2007-10-09 01:54:01 -07003895
Joe Perchesf10a1f22010-02-14 22:40:39 -08003896 pr_cont(")\n");
David S. Millera3138df2007-10-09 01:54:01 -07003897}
3898
3899static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
3900{
3901 u64 cs, logh, logl;
3902
3903 cs = nr64(TX_CS(rp->tx_channel));
3904 logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
3905 logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
3906
Joe Perchesf10a1f22010-02-14 22:40:39 -08003907 netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n",
3908 rp->tx_channel,
3909 (unsigned long long)cs,
3910 (unsigned long long)logh,
3911 (unsigned long long)logl);
David S. Millera3138df2007-10-09 01:54:01 -07003912
3913 niu_log_txchan_errors(np, rp, cs);
3914
3915 return -ENODEV;
3916}
3917
3918static int niu_mif_interrupt(struct niu *np)
3919{
3920 u64 mif_status = nr64(MIF_STATUS);
3921 int phy_mdint = 0;
3922
3923 if (np->flags & NIU_FLAGS_XMAC) {
3924 u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
3925
3926 if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
3927 phy_mdint = 1;
3928 }
3929
Joe Perchesf10a1f22010-02-14 22:40:39 -08003930 netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n",
3931 (unsigned long long)mif_status, phy_mdint);
David S. Millera3138df2007-10-09 01:54:01 -07003932
3933 return -ENODEV;
3934}
3935
3936static void niu_xmac_interrupt(struct niu *np)
3937{
3938 struct niu_xmac_stats *mp = &np->mac_stats.xmac;
3939 u64 val;
3940
3941 val = nr64_mac(XTXMAC_STATUS);
3942 if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
3943 mp->tx_frames += TXMAC_FRM_CNT_COUNT;
3944 if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
3945 mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
3946 if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
3947 mp->tx_fifo_errors++;
3948 if (val & XTXMAC_STATUS_TXMAC_OFLOW)
3949 mp->tx_overflow_errors++;
3950 if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
3951 mp->tx_max_pkt_size_errors++;
3952 if (val & XTXMAC_STATUS_TXMAC_UFLOW)
3953 mp->tx_underflow_errors++;
3954
3955 val = nr64_mac(XRXMAC_STATUS);
3956 if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
3957 mp->rx_local_faults++;
3958 if (val & XRXMAC_STATUS_RFLT_DET)
3959 mp->rx_remote_faults++;
3960 if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
3961 mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
3962 if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
3963 mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
3964 if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
3965 mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
3966 if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
3967 mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
3968 if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
3969 mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
3970 if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
3971 mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
3972 if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
3973 mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
3974 if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
3975 mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
3976 if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
3977 mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
3978 if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
3979 mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
3980 if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
3981 mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
3982 if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
3983 mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
3984 if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
3985 mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
Julia Lawall176edd52009-08-07 21:53:41 +00003986 if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP)
David S. Millera3138df2007-10-09 01:54:01 -07003987 mp->rx_octets += RXMAC_BT_CNT_COUNT;
3988 if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
3989 mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
3990 if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
3991 mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
3992 if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
3993 mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
3994 if (val & XRXMAC_STATUS_RXUFLOW)
3995 mp->rx_underflows++;
3996 if (val & XRXMAC_STATUS_RXOFLOW)
3997 mp->rx_overflows++;
3998
3999 val = nr64_mac(XMAC_FC_STAT);
4000 if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
4001 mp->pause_off_state++;
4002 if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
4003 mp->pause_on_state++;
4004 if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
4005 mp->pause_received++;
4006}
4007
4008static void niu_bmac_interrupt(struct niu *np)
4009{
4010 struct niu_bmac_stats *mp = &np->mac_stats.bmac;
4011 u64 val;
4012
4013 val = nr64_mac(BTXMAC_STATUS);
4014 if (val & BTXMAC_STATUS_UNDERRUN)
4015 mp->tx_underflow_errors++;
4016 if (val & BTXMAC_STATUS_MAX_PKT_ERR)
4017 mp->tx_max_pkt_size_errors++;
4018 if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
4019 mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
4020 if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
4021 mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
4022
4023 val = nr64_mac(BRXMAC_STATUS);
4024 if (val & BRXMAC_STATUS_OVERFLOW)
4025 mp->rx_overflows++;
4026 if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
4027 mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
4028 if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
4029 mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
4030 if (val & BRXMAC_STATUS_CRC_ERR_EXP)
4031 mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
4032 if (val & BRXMAC_STATUS_LEN_ERR_EXP)
4033 mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
4034
4035 val = nr64_mac(BMAC_CTRL_STATUS);
4036 if (val & BMAC_CTRL_STATUS_NOPAUSE)
4037 mp->pause_off_state++;
4038 if (val & BMAC_CTRL_STATUS_PAUSE)
4039 mp->pause_on_state++;
4040 if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
4041 mp->pause_received++;
4042}
4043
4044static int niu_mac_interrupt(struct niu *np)
4045{
4046 if (np->flags & NIU_FLAGS_XMAC)
4047 niu_xmac_interrupt(np);
4048 else
4049 niu_bmac_interrupt(np);
4050
4051 return 0;
4052}
4053
4054static void niu_log_device_error(struct niu *np, u64 stat)
4055{
Joe Perchesf10a1f22010-02-14 22:40:39 -08004056 netdev_err(np->dev, "Core device errors ( ");
David S. Millera3138df2007-10-09 01:54:01 -07004057
4058 if (stat & SYS_ERR_MASK_META2)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004059 pr_cont("META2 ");
David S. Millera3138df2007-10-09 01:54:01 -07004060 if (stat & SYS_ERR_MASK_META1)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004061 pr_cont("META1 ");
David S. Millera3138df2007-10-09 01:54:01 -07004062 if (stat & SYS_ERR_MASK_PEU)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004063 pr_cont("PEU ");
David S. Millera3138df2007-10-09 01:54:01 -07004064 if (stat & SYS_ERR_MASK_TXC)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004065 pr_cont("TXC ");
David S. Millera3138df2007-10-09 01:54:01 -07004066 if (stat & SYS_ERR_MASK_RDMC)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004067 pr_cont("RDMC ");
David S. Millera3138df2007-10-09 01:54:01 -07004068 if (stat & SYS_ERR_MASK_TDMC)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004069 pr_cont("TDMC ");
David S. Millera3138df2007-10-09 01:54:01 -07004070 if (stat & SYS_ERR_MASK_ZCP)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004071 pr_cont("ZCP ");
David S. Millera3138df2007-10-09 01:54:01 -07004072 if (stat & SYS_ERR_MASK_FFLP)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004073 pr_cont("FFLP ");
David S. Millera3138df2007-10-09 01:54:01 -07004074 if (stat & SYS_ERR_MASK_IPP)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004075 pr_cont("IPP ");
David S. Millera3138df2007-10-09 01:54:01 -07004076 if (stat & SYS_ERR_MASK_MAC)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004077 pr_cont("MAC ");
David S. Millera3138df2007-10-09 01:54:01 -07004078 if (stat & SYS_ERR_MASK_SMX)
Joe Perchesf10a1f22010-02-14 22:40:39 -08004079 pr_cont("SMX ");
David S. Millera3138df2007-10-09 01:54:01 -07004080
Joe Perchesf10a1f22010-02-14 22:40:39 -08004081 pr_cont(")\n");
David S. Millera3138df2007-10-09 01:54:01 -07004082}
4083
4084static int niu_device_error(struct niu *np)
4085{
4086 u64 stat = nr64(SYS_ERR_STAT);
4087
Joe Perchesf10a1f22010-02-14 22:40:39 -08004088 netdev_err(np->dev, "Core device error, stat[%llx]\n",
4089 (unsigned long long)stat);
David S. Millera3138df2007-10-09 01:54:01 -07004090
4091 niu_log_device_error(np, stat);
4092
4093 return -ENODEV;
4094}
4095
Matheos Worku406f3532008-01-04 23:48:26 -08004096static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
4097 u64 v0, u64 v1, u64 v2)
David S. Millera3138df2007-10-09 01:54:01 -07004098{
Matheos Worku406f3532008-01-04 23:48:26 -08004099
David S. Millera3138df2007-10-09 01:54:01 -07004100 int i, err = 0;
4101
Matheos Worku406f3532008-01-04 23:48:26 -08004102 lp->v0 = v0;
4103 lp->v1 = v1;
4104 lp->v2 = v2;
4105
David S. Millera3138df2007-10-09 01:54:01 -07004106 if (v1 & 0x00000000ffffffffULL) {
4107 u32 rx_vec = (v1 & 0xffffffff);
4108
4109 for (i = 0; i < np->num_rx_rings; i++) {
4110 struct rx_ring_info *rp = &np->rx_rings[i];
4111
4112 if (rx_vec & (1 << rp->rx_channel)) {
4113 int r = niu_rx_error(np, rp);
Matheos Worku406f3532008-01-04 23:48:26 -08004114 if (r) {
David S. Millera3138df2007-10-09 01:54:01 -07004115 err = r;
Matheos Worku406f3532008-01-04 23:48:26 -08004116 } else {
4117 if (!v0)
4118 nw64(RX_DMA_CTL_STAT(rp->rx_channel),
4119 RX_DMA_CTL_STAT_MEX);
4120 }
David S. Millera3138df2007-10-09 01:54:01 -07004121 }
4122 }
4123 }
4124 if (v1 & 0x7fffffff00000000ULL) {
4125 u32 tx_vec = (v1 >> 32) & 0x7fffffff;
4126
4127 for (i = 0; i < np->num_tx_rings; i++) {
4128 struct tx_ring_info *rp = &np->tx_rings[i];
4129
4130 if (tx_vec & (1 << rp->tx_channel)) {
4131 int r = niu_tx_error(np, rp);
4132 if (r)
4133 err = r;
4134 }
4135 }
4136 }
4137 if ((v0 | v1) & 0x8000000000000000ULL) {
4138 int r = niu_mif_interrupt(np);
4139 if (r)
4140 err = r;
4141 }
4142 if (v2) {
4143 if (v2 & 0x01ef) {
4144 int r = niu_mac_interrupt(np);
4145 if (r)
4146 err = r;
4147 }
4148 if (v2 & 0x0210) {
4149 int r = niu_device_error(np);
4150 if (r)
4151 err = r;
4152 }
4153 }
4154
4155 if (err)
4156 niu_enable_interrupts(np, 0);
4157
Matheos Worku406f3532008-01-04 23:48:26 -08004158 return err;
David S. Millera3138df2007-10-09 01:54:01 -07004159}
4160
4161static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
4162 int ldn)
4163{
4164 struct rxdma_mailbox *mbox = rp->mbox;
4165 u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
4166
4167 stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
4168 RX_DMA_CTL_STAT_RCRTO);
4169 nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
4170
Joe Perchesf10a1f22010-02-14 22:40:39 -08004171 netif_printk(np, intr, KERN_DEBUG, np->dev,
4172 "%s() stat[%llx]\n", __func__, (unsigned long long)stat);
David S. Millera3138df2007-10-09 01:54:01 -07004173}
4174
4175static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
4176 int ldn)
4177{
4178 rp->tx_cs = nr64(TX_CS(rp->tx_channel));
4179
Joe Perchesf10a1f22010-02-14 22:40:39 -08004180 netif_printk(np, intr, KERN_DEBUG, np->dev,
4181 "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs);
David S. Millera3138df2007-10-09 01:54:01 -07004182}
4183
4184static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
4185{
4186 struct niu_parent *parent = np->parent;
4187 u32 rx_vec, tx_vec;
4188 int i;
4189
4190 tx_vec = (v0 >> 32);
4191 rx_vec = (v0 & 0xffffffff);
4192
4193 for (i = 0; i < np->num_rx_rings; i++) {
4194 struct rx_ring_info *rp = &np->rx_rings[i];
4195 int ldn = LDN_RXDMA(rp->rx_channel);
4196
4197 if (parent->ldg_map[ldn] != ldg)
4198 continue;
4199
4200 nw64(LD_IM0(ldn), LD_IM0_MASK);
4201 if (rx_vec & (1 << rp->rx_channel))
4202 niu_rxchan_intr(np, rp, ldn);
4203 }
4204
4205 for (i = 0; i < np->num_tx_rings; i++) {
4206 struct tx_ring_info *rp = &np->tx_rings[i];
4207 int ldn = LDN_TXDMA(rp->tx_channel);
4208
4209 if (parent->ldg_map[ldn] != ldg)
4210 continue;
4211
4212 nw64(LD_IM0(ldn), LD_IM0_MASK);
4213 if (tx_vec & (1 << rp->tx_channel))
4214 niu_txchan_intr(np, rp, ldn);
4215 }
4216}
4217
4218static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
4219 u64 v0, u64 v1, u64 v2)
4220{
Ben Hutchings288379f2009-01-19 16:43:59 -08004221 if (likely(napi_schedule_prep(&lp->napi))) {
David S. Millera3138df2007-10-09 01:54:01 -07004222 lp->v0 = v0;
4223 lp->v1 = v1;
4224 lp->v2 = v2;
4225 __niu_fastpath_interrupt(np, lp->ldg_num, v0);
Ben Hutchings288379f2009-01-19 16:43:59 -08004226 __napi_schedule(&lp->napi);
David S. Millera3138df2007-10-09 01:54:01 -07004227 }
4228}
4229
4230static irqreturn_t niu_interrupt(int irq, void *dev_id)
4231{
4232 struct niu_ldg *lp = dev_id;
4233 struct niu *np = lp->np;
4234 int ldg = lp->ldg_num;
4235 unsigned long flags;
4236 u64 v0, v1, v2;
4237
4238 if (netif_msg_intr(np))
Joe Perchesf10a1f22010-02-14 22:40:39 -08004239 printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)",
4240 __func__, lp, ldg);
David S. Millera3138df2007-10-09 01:54:01 -07004241
4242 spin_lock_irqsave(&np->lock, flags);
4243
4244 v0 = nr64(LDSV0(ldg));
4245 v1 = nr64(LDSV1(ldg));
4246 v2 = nr64(LDSV2(ldg));
4247
4248 if (netif_msg_intr(np))
David S. Miller02b1bae2010-02-15 00:07:00 -08004249 pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n",
David S. Millera3138df2007-10-09 01:54:01 -07004250 (unsigned long long) v0,
4251 (unsigned long long) v1,
4252 (unsigned long long) v2);
4253
4254 if (unlikely(!v0 && !v1 && !v2)) {
4255 spin_unlock_irqrestore(&np->lock, flags);
4256 return IRQ_NONE;
4257 }
4258
4259 if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
Matheos Worku406f3532008-01-04 23:48:26 -08004260 int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
David S. Millera3138df2007-10-09 01:54:01 -07004261 if (err)
4262 goto out;
4263 }
4264 if (likely(v0 & ~((u64)1 << LDN_MIF)))
4265 niu_schedule_napi(np, lp, v0, v1, v2);
4266 else
4267 niu_ldg_rearm(np, lp, 1);
4268out:
4269 spin_unlock_irqrestore(&np->lock, flags);
4270
4271 return IRQ_HANDLED;
4272}
4273
4274static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
4275{
4276 if (rp->mbox) {
4277 np->ops->free_coherent(np->device,
4278 sizeof(struct rxdma_mailbox),
4279 rp->mbox, rp->mbox_dma);
4280 rp->mbox = NULL;
4281 }
4282 if (rp->rcr) {
4283 np->ops->free_coherent(np->device,
4284 MAX_RCR_RING_SIZE * sizeof(__le64),
4285 rp->rcr, rp->rcr_dma);
4286 rp->rcr = NULL;
4287 rp->rcr_table_size = 0;
4288 rp->rcr_index = 0;
4289 }
4290 if (rp->rbr) {
4291 niu_rbr_free(np, rp);
4292
4293 np->ops->free_coherent(np->device,
4294 MAX_RBR_RING_SIZE * sizeof(__le32),
4295 rp->rbr, rp->rbr_dma);
4296 rp->rbr = NULL;
4297 rp->rbr_table_size = 0;
4298 rp->rbr_index = 0;
4299 }
4300 kfree(rp->rxhash);
4301 rp->rxhash = NULL;
4302}
4303
4304static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
4305{
4306 if (rp->mbox) {
4307 np->ops->free_coherent(np->device,
4308 sizeof(struct txdma_mailbox),
4309 rp->mbox, rp->mbox_dma);
4310 rp->mbox = NULL;
4311 }
4312 if (rp->descr) {
4313 int i;
4314
4315 for (i = 0; i < MAX_TX_RING_SIZE; i++) {
4316 if (rp->tx_buffs[i].skb)
4317 (void) release_tx_packet(np, rp, i);
4318 }
4319
4320 np->ops->free_coherent(np->device,
4321 MAX_TX_RING_SIZE * sizeof(__le64),
4322 rp->descr, rp->descr_dma);
4323 rp->descr = NULL;
4324 rp->pending = 0;
4325 rp->prod = 0;
4326 rp->cons = 0;
4327 rp->wrap_bit = 0;
4328 }
4329}
4330
4331static void niu_free_channels(struct niu *np)
4332{
4333 int i;
4334
4335 if (np->rx_rings) {
4336 for (i = 0; i < np->num_rx_rings; i++) {
4337 struct rx_ring_info *rp = &np->rx_rings[i];
4338
4339 niu_free_rx_ring_info(np, rp);
4340 }
4341 kfree(np->rx_rings);
4342 np->rx_rings = NULL;
4343 np->num_rx_rings = 0;
4344 }
4345
4346 if (np->tx_rings) {
4347 for (i = 0; i < np->num_tx_rings; i++) {
4348 struct tx_ring_info *rp = &np->tx_rings[i];
4349
4350 niu_free_tx_ring_info(np, rp);
4351 }
4352 kfree(np->tx_rings);
4353 np->tx_rings = NULL;
4354 np->num_tx_rings = 0;
4355 }
4356}
4357
4358static int niu_alloc_rx_ring_info(struct niu *np,
4359 struct rx_ring_info *rp)
4360{
4361 BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
4362
4363 rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
4364 GFP_KERNEL);
4365 if (!rp->rxhash)
4366 return -ENOMEM;
4367
4368 rp->mbox = np->ops->alloc_coherent(np->device,
4369 sizeof(struct rxdma_mailbox),
4370 &rp->mbox_dma, GFP_KERNEL);
4371 if (!rp->mbox)
4372 return -ENOMEM;
4373 if ((unsigned long)rp->mbox & (64UL - 1)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004374 netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n",
4375 rp->mbox);
David S. Millera3138df2007-10-09 01:54:01 -07004376 return -EINVAL;
4377 }
4378
4379 rp->rcr = np->ops->alloc_coherent(np->device,
4380 MAX_RCR_RING_SIZE * sizeof(__le64),
4381 &rp->rcr_dma, GFP_KERNEL);
4382 if (!rp->rcr)
4383 return -ENOMEM;
4384 if ((unsigned long)rp->rcr & (64UL - 1)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004385 netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n",
4386 rp->rcr);
David S. Millera3138df2007-10-09 01:54:01 -07004387 return -EINVAL;
4388 }
4389 rp->rcr_table_size = MAX_RCR_RING_SIZE;
4390 rp->rcr_index = 0;
4391
4392 rp->rbr = np->ops->alloc_coherent(np->device,
4393 MAX_RBR_RING_SIZE * sizeof(__le32),
4394 &rp->rbr_dma, GFP_KERNEL);
4395 if (!rp->rbr)
4396 return -ENOMEM;
4397 if ((unsigned long)rp->rbr & (64UL - 1)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004398 netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n",
4399 rp->rbr);
David S. Millera3138df2007-10-09 01:54:01 -07004400 return -EINVAL;
4401 }
4402 rp->rbr_table_size = MAX_RBR_RING_SIZE;
4403 rp->rbr_index = 0;
4404 rp->rbr_pending = 0;
4405
4406 return 0;
4407}
4408
4409static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
4410{
4411 int mtu = np->dev->mtu;
4412
4413 /* These values are recommended by the HW designers for fair
4414 * utilization of DRR amongst the rings.
4415 */
4416 rp->max_burst = mtu + 32;
4417 if (rp->max_burst > 4096)
4418 rp->max_burst = 4096;
4419}
4420
4421static int niu_alloc_tx_ring_info(struct niu *np,
4422 struct tx_ring_info *rp)
4423{
4424 BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
4425
4426 rp->mbox = np->ops->alloc_coherent(np->device,
4427 sizeof(struct txdma_mailbox),
4428 &rp->mbox_dma, GFP_KERNEL);
4429 if (!rp->mbox)
4430 return -ENOMEM;
4431 if ((unsigned long)rp->mbox & (64UL - 1)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004432 netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n",
4433 rp->mbox);
David S. Millera3138df2007-10-09 01:54:01 -07004434 return -EINVAL;
4435 }
4436
4437 rp->descr = np->ops->alloc_coherent(np->device,
4438 MAX_TX_RING_SIZE * sizeof(__le64),
4439 &rp->descr_dma, GFP_KERNEL);
4440 if (!rp->descr)
4441 return -ENOMEM;
4442 if ((unsigned long)rp->descr & (64UL - 1)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004443 netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n",
4444 rp->descr);
David S. Millera3138df2007-10-09 01:54:01 -07004445 return -EINVAL;
4446 }
4447
4448 rp->pending = MAX_TX_RING_SIZE;
4449 rp->prod = 0;
4450 rp->cons = 0;
4451 rp->wrap_bit = 0;
4452
4453 /* XXX make these configurable... XXX */
4454 rp->mark_freq = rp->pending / 4;
4455
4456 niu_set_max_burst(np, rp);
4457
4458 return 0;
4459}
4460
4461static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
4462{
Olof Johansson81429972007-10-21 16:32:58 -07004463 u16 bss;
David S. Millera3138df2007-10-09 01:54:01 -07004464
Olof Johansson81429972007-10-21 16:32:58 -07004465 bss = min(PAGE_SHIFT, 15);
David S. Millera3138df2007-10-09 01:54:01 -07004466
Olof Johansson81429972007-10-21 16:32:58 -07004467 rp->rbr_block_size = 1 << bss;
4468 rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
David S. Millera3138df2007-10-09 01:54:01 -07004469
4470 rp->rbr_sizes[0] = 256;
4471 rp->rbr_sizes[1] = 1024;
4472 if (np->dev->mtu > ETH_DATA_LEN) {
4473 switch (PAGE_SIZE) {
4474 case 4 * 1024:
4475 rp->rbr_sizes[2] = 4096;
4476 break;
4477
4478 default:
4479 rp->rbr_sizes[2] = 8192;
4480 break;
4481 }
4482 } else {
4483 rp->rbr_sizes[2] = 2048;
4484 }
4485 rp->rbr_sizes[3] = rp->rbr_block_size;
4486}
4487
4488static int niu_alloc_channels(struct niu *np)
4489{
4490 struct niu_parent *parent = np->parent;
4491 int first_rx_channel, first_tx_channel;
4492 int i, port, err;
4493
4494 port = np->port;
4495 first_rx_channel = first_tx_channel = 0;
4496 for (i = 0; i < port; i++) {
4497 first_rx_channel += parent->rxchan_per_port[i];
4498 first_tx_channel += parent->txchan_per_port[i];
4499 }
4500
4501 np->num_rx_rings = parent->rxchan_per_port[port];
4502 np->num_tx_rings = parent->txchan_per_port[port];
4503
Ben Hutchingse2209ba2010-09-27 08:30:59 +00004504 netif_set_real_num_rx_queues(np->dev, np->num_rx_rings);
4505 netif_set_real_num_tx_queues(np->dev, np->num_tx_rings);
David S. Millerb4c21632008-07-15 03:48:19 -07004506
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00004507 np->rx_rings = kcalloc(np->num_rx_rings, sizeof(struct rx_ring_info),
David S. Millera3138df2007-10-09 01:54:01 -07004508 GFP_KERNEL);
4509 err = -ENOMEM;
4510 if (!np->rx_rings)
4511 goto out_err;
4512
4513 for (i = 0; i < np->num_rx_rings; i++) {
4514 struct rx_ring_info *rp = &np->rx_rings[i];
4515
4516 rp->np = np;
4517 rp->rx_channel = first_rx_channel + i;
4518
4519 err = niu_alloc_rx_ring_info(np, rp);
4520 if (err)
4521 goto out_err;
4522
4523 niu_size_rbr(np, rp);
4524
4525 /* XXX better defaults, configurable, etc... XXX */
4526 rp->nonsyn_window = 64;
4527 rp->nonsyn_threshold = rp->rcr_table_size - 64;
4528 rp->syn_window = 64;
4529 rp->syn_threshold = rp->rcr_table_size - 64;
4530 rp->rcr_pkt_threshold = 16;
4531 rp->rcr_timeout = 8;
4532 rp->rbr_kick_thresh = RBR_REFILL_MIN;
4533 if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
4534 rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
4535
4536 err = niu_rbr_fill(np, rp, GFP_KERNEL);
4537 if (err)
4538 return err;
4539 }
4540
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00004541 np->tx_rings = kcalloc(np->num_tx_rings, sizeof(struct tx_ring_info),
David S. Millera3138df2007-10-09 01:54:01 -07004542 GFP_KERNEL);
4543 err = -ENOMEM;
4544 if (!np->tx_rings)
4545 goto out_err;
4546
4547 for (i = 0; i < np->num_tx_rings; i++) {
4548 struct tx_ring_info *rp = &np->tx_rings[i];
4549
4550 rp->np = np;
4551 rp->tx_channel = first_tx_channel + i;
4552
4553 err = niu_alloc_tx_ring_info(np, rp);
4554 if (err)
4555 goto out_err;
4556 }
4557
4558 return 0;
4559
4560out_err:
4561 niu_free_channels(np);
4562 return err;
4563}
4564
4565static int niu_tx_cs_sng_poll(struct niu *np, int channel)
4566{
4567 int limit = 1000;
4568
4569 while (--limit > 0) {
4570 u64 val = nr64(TX_CS(channel));
4571 if (val & TX_CS_SNG_STATE)
4572 return 0;
4573 }
4574 return -ENODEV;
4575}
4576
4577static int niu_tx_channel_stop(struct niu *np, int channel)
4578{
4579 u64 val = nr64(TX_CS(channel));
4580
4581 val |= TX_CS_STOP_N_GO;
4582 nw64(TX_CS(channel), val);
4583
4584 return niu_tx_cs_sng_poll(np, channel);
4585}
4586
4587static int niu_tx_cs_reset_poll(struct niu *np, int channel)
4588{
4589 int limit = 1000;
4590
4591 while (--limit > 0) {
4592 u64 val = nr64(TX_CS(channel));
4593 if (!(val & TX_CS_RST))
4594 return 0;
4595 }
4596 return -ENODEV;
4597}
4598
4599static int niu_tx_channel_reset(struct niu *np, int channel)
4600{
4601 u64 val = nr64(TX_CS(channel));
4602 int err;
4603
4604 val |= TX_CS_RST;
4605 nw64(TX_CS(channel), val);
4606
4607 err = niu_tx_cs_reset_poll(np, channel);
4608 if (!err)
4609 nw64(TX_RING_KICK(channel), 0);
4610
4611 return err;
4612}
4613
4614static int niu_tx_channel_lpage_init(struct niu *np, int channel)
4615{
4616 u64 val;
4617
4618 nw64(TX_LOG_MASK1(channel), 0);
4619 nw64(TX_LOG_VAL1(channel), 0);
4620 nw64(TX_LOG_MASK2(channel), 0);
4621 nw64(TX_LOG_VAL2(channel), 0);
4622 nw64(TX_LOG_PAGE_RELO1(channel), 0);
4623 nw64(TX_LOG_PAGE_RELO2(channel), 0);
4624 nw64(TX_LOG_PAGE_HDL(channel), 0);
4625
4626 val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
4627 val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
4628 nw64(TX_LOG_PAGE_VLD(channel), val);
4629
4630 /* XXX TXDMA 32bit mode? XXX */
4631
4632 return 0;
4633}
4634
4635static void niu_txc_enable_port(struct niu *np, int on)
4636{
4637 unsigned long flags;
4638 u64 val, mask;
4639
4640 niu_lock_parent(np, flags);
4641 val = nr64(TXC_CONTROL);
4642 mask = (u64)1 << np->port;
4643 if (on) {
4644 val |= TXC_CONTROL_ENABLE | mask;
4645 } else {
4646 val &= ~mask;
4647 if ((val & ~TXC_CONTROL_ENABLE) == 0)
4648 val &= ~TXC_CONTROL_ENABLE;
4649 }
4650 nw64(TXC_CONTROL, val);
4651 niu_unlock_parent(np, flags);
4652}
4653
4654static void niu_txc_set_imask(struct niu *np, u64 imask)
4655{
4656 unsigned long flags;
4657 u64 val;
4658
4659 niu_lock_parent(np, flags);
4660 val = nr64(TXC_INT_MASK);
4661 val &= ~TXC_INT_MASK_VAL(np->port);
4662 val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
4663 niu_unlock_parent(np, flags);
4664}
4665
4666static void niu_txc_port_dma_enable(struct niu *np, int on)
4667{
4668 u64 val = 0;
4669
4670 if (on) {
4671 int i;
4672
4673 for (i = 0; i < np->num_tx_rings; i++)
4674 val |= (1 << np->tx_rings[i].tx_channel);
4675 }
4676 nw64(TXC_PORT_DMA(np->port), val);
4677}
4678
4679static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
4680{
4681 int err, channel = rp->tx_channel;
4682 u64 val, ring_len;
4683
4684 err = niu_tx_channel_stop(np, channel);
4685 if (err)
4686 return err;
4687
4688 err = niu_tx_channel_reset(np, channel);
4689 if (err)
4690 return err;
4691
4692 err = niu_tx_channel_lpage_init(np, channel);
4693 if (err)
4694 return err;
4695
4696 nw64(TXC_DMA_MAX(channel), rp->max_burst);
4697 nw64(TX_ENT_MSK(channel), 0);
4698
4699 if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
4700 TX_RNG_CFIG_STADDR)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004701 netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n",
4702 channel, (unsigned long long)rp->descr_dma);
David S. Millera3138df2007-10-09 01:54:01 -07004703 return -EINVAL;
4704 }
4705
4706 /* The length field in TX_RNG_CFIG is measured in 64-byte
4707 * blocks. rp->pending is the number of TX descriptors in
4708 * our ring, 8 bytes each, thus we divide by 8 bytes more
4709 * to get the proper value the chip wants.
4710 */
4711 ring_len = (rp->pending / 8);
4712
4713 val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
4714 rp->descr_dma);
4715 nw64(TX_RNG_CFIG(channel), val);
4716
4717 if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
4718 ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08004719 netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n",
4720 channel, (unsigned long long)rp->mbox_dma);
David S. Millera3138df2007-10-09 01:54:01 -07004721 return -EINVAL;
4722 }
4723 nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
4724 nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
4725
4726 nw64(TX_CS(channel), 0);
4727
4728 rp->last_pkt_cnt = 0;
4729
4730 return 0;
4731}
4732
4733static void niu_init_rdc_groups(struct niu *np)
4734{
4735 struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
4736 int i, first_table_num = tp->first_table_num;
4737
4738 for (i = 0; i < tp->num_tables; i++) {
4739 struct rdc_table *tbl = &tp->tables[i];
4740 int this_table = first_table_num + i;
4741 int slot;
4742
4743 for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
4744 nw64(RDC_TBL(this_table, slot),
4745 tbl->rxdma_channel[slot]);
4746 }
4747
4748 nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
4749}
4750
4751static void niu_init_drr_weight(struct niu *np)
4752{
4753 int type = phy_decode(np->parent->port_phy, np->port);
4754 u64 val;
4755
4756 switch (type) {
4757 case PORT_TYPE_10G:
4758 val = PT_DRR_WEIGHT_DEFAULT_10G;
4759 break;
4760
4761 case PORT_TYPE_1G:
4762 default:
4763 val = PT_DRR_WEIGHT_DEFAULT_1G;
4764 break;
4765 }
4766 nw64(PT_DRR_WT(np->port), val);
4767}
4768
4769static int niu_init_hostinfo(struct niu *np)
4770{
4771 struct niu_parent *parent = np->parent;
4772 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
4773 int i, err, num_alt = niu_num_alt_addr(np);
4774 int first_rdc_table = tp->first_table_num;
4775
4776 err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
4777 if (err)
4778 return err;
4779
4780 err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
4781 if (err)
4782 return err;
4783
4784 for (i = 0; i < num_alt; i++) {
4785 err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
4786 if (err)
4787 return err;
4788 }
4789
4790 return 0;
4791}
4792
4793static int niu_rx_channel_reset(struct niu *np, int channel)
4794{
4795 return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
4796 RXDMA_CFIG1_RST, 1000, 10,
4797 "RXDMA_CFIG1");
4798}
4799
4800static int niu_rx_channel_lpage_init(struct niu *np, int channel)
4801{
4802 u64 val;
4803
4804 nw64(RX_LOG_MASK1(channel), 0);
4805 nw64(RX_LOG_VAL1(channel), 0);
4806 nw64(RX_LOG_MASK2(channel), 0);
4807 nw64(RX_LOG_VAL2(channel), 0);
4808 nw64(RX_LOG_PAGE_RELO1(channel), 0);
4809 nw64(RX_LOG_PAGE_RELO2(channel), 0);
4810 nw64(RX_LOG_PAGE_HDL(channel), 0);
4811
4812 val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
4813 val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
4814 nw64(RX_LOG_PAGE_VLD(channel), val);
4815
4816 return 0;
4817}
4818
4819static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
4820{
4821 u64 val;
4822
4823 val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
4824 ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
4825 ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
4826 ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
4827 nw64(RDC_RED_PARA(rp->rx_channel), val);
4828}
4829
4830static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
4831{
4832 u64 val = 0;
4833
David S. Millerefb6c732009-04-08 15:52:16 -07004834 *ret = 0;
David S. Millera3138df2007-10-09 01:54:01 -07004835 switch (rp->rbr_block_size) {
4836 case 4 * 1024:
4837 val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
4838 break;
4839 case 8 * 1024:
4840 val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
4841 break;
4842 case 16 * 1024:
4843 val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
4844 break;
4845 case 32 * 1024:
4846 val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
4847 break;
4848 default:
4849 return -EINVAL;
4850 }
4851 val |= RBR_CFIG_B_VLD2;
4852 switch (rp->rbr_sizes[2]) {
4853 case 2 * 1024:
4854 val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
4855 break;
4856 case 4 * 1024:
4857 val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
4858 break;
4859 case 8 * 1024:
4860 val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
4861 break;
4862 case 16 * 1024:
4863 val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
4864 break;
4865
4866 default:
4867 return -EINVAL;
4868 }
4869 val |= RBR_CFIG_B_VLD1;
4870 switch (rp->rbr_sizes[1]) {
4871 case 1 * 1024:
4872 val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
4873 break;
4874 case 2 * 1024:
4875 val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
4876 break;
4877 case 4 * 1024:
4878 val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
4879 break;
4880 case 8 * 1024:
4881 val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
4882 break;
4883
4884 default:
4885 return -EINVAL;
4886 }
4887 val |= RBR_CFIG_B_VLD0;
4888 switch (rp->rbr_sizes[0]) {
4889 case 256:
4890 val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
4891 break;
4892 case 512:
4893 val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
4894 break;
4895 case 1 * 1024:
4896 val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
4897 break;
4898 case 2 * 1024:
4899 val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
4900 break;
4901
4902 default:
4903 return -EINVAL;
4904 }
4905
4906 *ret = val;
4907 return 0;
4908}
4909
4910static int niu_enable_rx_channel(struct niu *np, int channel, int on)
4911{
4912 u64 val = nr64(RXDMA_CFIG1(channel));
4913 int limit;
4914
4915 if (on)
4916 val |= RXDMA_CFIG1_EN;
4917 else
4918 val &= ~RXDMA_CFIG1_EN;
4919 nw64(RXDMA_CFIG1(channel), val);
4920
4921 limit = 1000;
4922 while (--limit > 0) {
4923 if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
4924 break;
4925 udelay(10);
4926 }
4927 if (limit <= 0)
4928 return -ENODEV;
4929 return 0;
4930}
4931
4932static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
4933{
4934 int err, channel = rp->rx_channel;
4935 u64 val;
4936
4937 err = niu_rx_channel_reset(np, channel);
4938 if (err)
4939 return err;
4940
4941 err = niu_rx_channel_lpage_init(np, channel);
4942 if (err)
4943 return err;
4944
4945 niu_rx_channel_wred_init(np, rp);
4946
4947 nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
4948 nw64(RX_DMA_CTL_STAT(channel),
4949 (RX_DMA_CTL_STAT_MEX |
4950 RX_DMA_CTL_STAT_RCRTHRES |
4951 RX_DMA_CTL_STAT_RCRTO |
4952 RX_DMA_CTL_STAT_RBR_EMPTY));
4953 nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
David S. Miller3cfa8562010-04-22 15:48:17 -07004954 nw64(RXDMA_CFIG2(channel),
4955 ((rp->mbox_dma & RXDMA_CFIG2_MBADDR_L) |
4956 RXDMA_CFIG2_FULL_HDR));
David S. Millera3138df2007-10-09 01:54:01 -07004957 nw64(RBR_CFIG_A(channel),
4958 ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
4959 (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
4960 err = niu_compute_rbr_cfig_b(rp, &val);
4961 if (err)
4962 return err;
4963 nw64(RBR_CFIG_B(channel), val);
4964 nw64(RCRCFIG_A(channel),
4965 ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
4966 (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
4967 nw64(RCRCFIG_B(channel),
4968 ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
4969 RCRCFIG_B_ENTOUT |
4970 ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
4971
4972 err = niu_enable_rx_channel(np, channel, 1);
4973 if (err)
4974 return err;
4975
4976 nw64(RBR_KICK(channel), rp->rbr_index);
4977
4978 val = nr64(RX_DMA_CTL_STAT(channel));
4979 val |= RX_DMA_CTL_STAT_RBR_EMPTY;
4980 nw64(RX_DMA_CTL_STAT(channel), val);
4981
4982 return 0;
4983}
4984
4985static int niu_init_rx_channels(struct niu *np)
4986{
4987 unsigned long flags;
4988 u64 seed = jiffies_64;
4989 int err, i;
4990
4991 niu_lock_parent(np, flags);
4992 nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
4993 nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
4994 niu_unlock_parent(np, flags);
4995
4996 /* XXX RXDMA 32bit mode? XXX */
4997
4998 niu_init_rdc_groups(np);
4999 niu_init_drr_weight(np);
5000
5001 err = niu_init_hostinfo(np);
5002 if (err)
5003 return err;
5004
5005 for (i = 0; i < np->num_rx_rings; i++) {
5006 struct rx_ring_info *rp = &np->rx_rings[i];
5007
5008 err = niu_init_one_rx_channel(np, rp);
5009 if (err)
5010 return err;
5011 }
5012
5013 return 0;
5014}
5015
5016static int niu_set_ip_frag_rule(struct niu *np)
5017{
5018 struct niu_parent *parent = np->parent;
5019 struct niu_classifier *cp = &np->clas;
5020 struct niu_tcam_entry *tp;
5021 int index, err;
5022
Santwona Behera2d96cf82009-02-20 00:58:45 -08005023 index = cp->tcam_top;
David S. Millera3138df2007-10-09 01:54:01 -07005024 tp = &parent->tcam[index];
5025
5026 /* Note that the noport bit is the same in both ipv4 and
5027 * ipv6 format TCAM entries.
5028 */
5029 memset(tp, 0, sizeof(*tp));
5030 tp->key[1] = TCAM_V4KEY1_NOPORT;
5031 tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
5032 tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
5033 ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
5034 err = tcam_write(np, index, tp->key, tp->key_mask);
5035 if (err)
5036 return err;
5037 err = tcam_assoc_write(np, index, tp->assoc_data);
5038 if (err)
5039 return err;
Santwona Behera2d96cf82009-02-20 00:58:45 -08005040 tp->valid = 1;
5041 cp->tcam_valid_entries++;
David S. Millera3138df2007-10-09 01:54:01 -07005042
5043 return 0;
5044}
5045
5046static int niu_init_classifier_hw(struct niu *np)
5047{
5048 struct niu_parent *parent = np->parent;
5049 struct niu_classifier *cp = &np->clas;
5050 int i, err;
5051
5052 nw64(H1POLY, cp->h1_init);
5053 nw64(H2POLY, cp->h2_init);
5054
5055 err = niu_init_hostinfo(np);
5056 if (err)
5057 return err;
5058
5059 for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
5060 struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
5061
5062 vlan_tbl_write(np, i, np->port,
5063 vp->vlan_pref, vp->rdc_num);
5064 }
5065
5066 for (i = 0; i < cp->num_alt_mac_mappings; i++) {
5067 struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
5068
5069 err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
5070 ap->rdc_num, ap->mac_pref);
5071 if (err)
5072 return err;
5073 }
5074
5075 for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
5076 int index = i - CLASS_CODE_USER_PROG1;
5077
5078 err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
5079 if (err)
5080 return err;
5081 err = niu_set_flow_key(np, i, parent->flow_key[index]);
5082 if (err)
5083 return err;
5084 }
5085
5086 err = niu_set_ip_frag_rule(np);
5087 if (err)
5088 return err;
5089
5090 tcam_enable(np, 1);
5091
5092 return 0;
5093}
5094
5095static int niu_zcp_write(struct niu *np, int index, u64 *data)
5096{
5097 nw64(ZCP_RAM_DATA0, data[0]);
5098 nw64(ZCP_RAM_DATA1, data[1]);
5099 nw64(ZCP_RAM_DATA2, data[2]);
5100 nw64(ZCP_RAM_DATA3, data[3]);
5101 nw64(ZCP_RAM_DATA4, data[4]);
5102 nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
5103 nw64(ZCP_RAM_ACC,
5104 (ZCP_RAM_ACC_WRITE |
5105 (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
5106 (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
5107
5108 return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
5109 1000, 100);
5110}
5111
5112static int niu_zcp_read(struct niu *np, int index, u64 *data)
5113{
5114 int err;
5115
5116 err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
5117 1000, 100);
5118 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08005119 netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n",
5120 (unsigned long long)nr64(ZCP_RAM_ACC));
David S. Millera3138df2007-10-09 01:54:01 -07005121 return err;
5122 }
5123
5124 nw64(ZCP_RAM_ACC,
5125 (ZCP_RAM_ACC_READ |
5126 (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
5127 (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
5128
5129 err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
5130 1000, 100);
5131 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08005132 netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n",
5133 (unsigned long long)nr64(ZCP_RAM_ACC));
David S. Millera3138df2007-10-09 01:54:01 -07005134 return err;
5135 }
5136
5137 data[0] = nr64(ZCP_RAM_DATA0);
5138 data[1] = nr64(ZCP_RAM_DATA1);
5139 data[2] = nr64(ZCP_RAM_DATA2);
5140 data[3] = nr64(ZCP_RAM_DATA3);
5141 data[4] = nr64(ZCP_RAM_DATA4);
5142
5143 return 0;
5144}
5145
5146static void niu_zcp_cfifo_reset(struct niu *np)
5147{
5148 u64 val = nr64(RESET_CFIFO);
5149
5150 val |= RESET_CFIFO_RST(np->port);
5151 nw64(RESET_CFIFO, val);
5152 udelay(10);
5153
5154 val &= ~RESET_CFIFO_RST(np->port);
5155 nw64(RESET_CFIFO, val);
5156}
5157
5158static int niu_init_zcp(struct niu *np)
5159{
5160 u64 data[5], rbuf[5];
5161 int i, max, err;
5162
5163 if (np->parent->plat_type != PLAT_TYPE_NIU) {
5164 if (np->port == 0 || np->port == 1)
5165 max = ATLAS_P0_P1_CFIFO_ENTRIES;
5166 else
5167 max = ATLAS_P2_P3_CFIFO_ENTRIES;
5168 } else
5169 max = NIU_CFIFO_ENTRIES;
5170
5171 data[0] = 0;
5172 data[1] = 0;
5173 data[2] = 0;
5174 data[3] = 0;
5175 data[4] = 0;
5176
5177 for (i = 0; i < max; i++) {
5178 err = niu_zcp_write(np, i, data);
5179 if (err)
5180 return err;
5181 err = niu_zcp_read(np, i, rbuf);
5182 if (err)
5183 return err;
5184 }
5185
5186 niu_zcp_cfifo_reset(np);
5187 nw64(CFIFO_ECC(np->port), 0);
5188 nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
5189 (void) nr64(ZCP_INT_STAT);
5190 nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
5191
5192 return 0;
5193}
5194
5195static void niu_ipp_write(struct niu *np, int index, u64 *data)
5196{
5197 u64 val = nr64_ipp(IPP_CFIG);
5198
5199 nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
5200 nw64_ipp(IPP_DFIFO_WR_PTR, index);
5201 nw64_ipp(IPP_DFIFO_WR0, data[0]);
5202 nw64_ipp(IPP_DFIFO_WR1, data[1]);
5203 nw64_ipp(IPP_DFIFO_WR2, data[2]);
5204 nw64_ipp(IPP_DFIFO_WR3, data[3]);
5205 nw64_ipp(IPP_DFIFO_WR4, data[4]);
5206 nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
5207}
5208
5209static void niu_ipp_read(struct niu *np, int index, u64 *data)
5210{
5211 nw64_ipp(IPP_DFIFO_RD_PTR, index);
5212 data[0] = nr64_ipp(IPP_DFIFO_RD0);
5213 data[1] = nr64_ipp(IPP_DFIFO_RD1);
5214 data[2] = nr64_ipp(IPP_DFIFO_RD2);
5215 data[3] = nr64_ipp(IPP_DFIFO_RD3);
5216 data[4] = nr64_ipp(IPP_DFIFO_RD4);
5217}
5218
5219static int niu_ipp_reset(struct niu *np)
5220{
5221 return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
5222 1000, 100, "IPP_CFIG");
5223}
5224
5225static int niu_init_ipp(struct niu *np)
5226{
5227 u64 data[5], rbuf[5], val;
5228 int i, max, err;
5229
5230 if (np->parent->plat_type != PLAT_TYPE_NIU) {
5231 if (np->port == 0 || np->port == 1)
5232 max = ATLAS_P0_P1_DFIFO_ENTRIES;
5233 else
5234 max = ATLAS_P2_P3_DFIFO_ENTRIES;
5235 } else
5236 max = NIU_DFIFO_ENTRIES;
5237
5238 data[0] = 0;
5239 data[1] = 0;
5240 data[2] = 0;
5241 data[3] = 0;
5242 data[4] = 0;
5243
5244 for (i = 0; i < max; i++) {
5245 niu_ipp_write(np, i, data);
5246 niu_ipp_read(np, i, rbuf);
5247 }
5248
5249 (void) nr64_ipp(IPP_INT_STAT);
5250 (void) nr64_ipp(IPP_INT_STAT);
5251
5252 err = niu_ipp_reset(np);
5253 if (err)
5254 return err;
5255
5256 (void) nr64_ipp(IPP_PKT_DIS);
5257 (void) nr64_ipp(IPP_BAD_CS_CNT);
5258 (void) nr64_ipp(IPP_ECC);
5259
5260 (void) nr64_ipp(IPP_INT_STAT);
5261
5262 nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
5263
5264 val = nr64_ipp(IPP_CFIG);
5265 val &= ~IPP_CFIG_IP_MAX_PKT;
5266 val |= (IPP_CFIG_IPP_ENABLE |
5267 IPP_CFIG_DFIFO_ECC_EN |
5268 IPP_CFIG_DROP_BAD_CRC |
5269 IPP_CFIG_CKSUM_EN |
5270 (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
5271 nw64_ipp(IPP_CFIG, val);
5272
5273 return 0;
5274}
5275
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005276static void niu_handle_led(struct niu *np, int status)
David S. Millera3138df2007-10-09 01:54:01 -07005277{
David S. Millera3138df2007-10-09 01:54:01 -07005278 u64 val;
David S. Millera3138df2007-10-09 01:54:01 -07005279 val = nr64_mac(XMAC_CONFIG);
5280
5281 if ((np->flags & NIU_FLAGS_10G) != 0 &&
5282 (np->flags & NIU_FLAGS_FIBER) != 0) {
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005283 if (status) {
David S. Millera3138df2007-10-09 01:54:01 -07005284 val |= XMAC_CONFIG_LED_POLARITY;
5285 val &= ~XMAC_CONFIG_FORCE_LED_ON;
5286 } else {
5287 val |= XMAC_CONFIG_FORCE_LED_ON;
5288 val &= ~XMAC_CONFIG_LED_POLARITY;
5289 }
5290 }
5291
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005292 nw64_mac(XMAC_CONFIG, val);
5293}
5294
5295static void niu_init_xif_xmac(struct niu *np)
5296{
5297 struct niu_link_config *lp = &np->link_config;
5298 u64 val;
5299
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005300 if (np->flags & NIU_FLAGS_XCVR_SERDES) {
5301 val = nr64(MIF_CONFIG);
5302 val |= MIF_CONFIG_ATCA_GE;
5303 nw64(MIF_CONFIG, val);
5304 }
5305
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005306 val = nr64_mac(XMAC_CONFIG);
David S. Millera3138df2007-10-09 01:54:01 -07005307 val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
5308
5309 val |= XMAC_CONFIG_TX_OUTPUT_EN;
5310
5311 if (lp->loopback_mode == LOOPBACK_MAC) {
5312 val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
5313 val |= XMAC_CONFIG_LOOPBACK;
5314 } else {
5315 val &= ~XMAC_CONFIG_LOOPBACK;
5316 }
5317
5318 if (np->flags & NIU_FLAGS_10G) {
5319 val &= ~XMAC_CONFIG_LFS_DISABLE;
5320 } else {
5321 val |= XMAC_CONFIG_LFS_DISABLE;
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005322 if (!(np->flags & NIU_FLAGS_FIBER) &&
5323 !(np->flags & NIU_FLAGS_XCVR_SERDES))
David S. Millera3138df2007-10-09 01:54:01 -07005324 val |= XMAC_CONFIG_1G_PCS_BYPASS;
5325 else
5326 val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
5327 }
5328
5329 val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
5330
5331 if (lp->active_speed == SPEED_100)
5332 val |= XMAC_CONFIG_SEL_CLK_25MHZ;
5333 else
5334 val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
5335
5336 nw64_mac(XMAC_CONFIG, val);
5337
5338 val = nr64_mac(XMAC_CONFIG);
5339 val &= ~XMAC_CONFIG_MODE_MASK;
5340 if (np->flags & NIU_FLAGS_10G) {
5341 val |= XMAC_CONFIG_MODE_XGMII;
5342 } else {
Constantin Baranov38bb045d2009-02-18 17:53:20 -08005343 if (lp->active_speed == SPEED_1000)
David S. Millera3138df2007-10-09 01:54:01 -07005344 val |= XMAC_CONFIG_MODE_GMII;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08005345 else
5346 val |= XMAC_CONFIG_MODE_MII;
David S. Millera3138df2007-10-09 01:54:01 -07005347 }
5348
5349 nw64_mac(XMAC_CONFIG, val);
5350}
5351
5352static void niu_init_xif_bmac(struct niu *np)
5353{
5354 struct niu_link_config *lp = &np->link_config;
5355 u64 val;
5356
5357 val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
5358
5359 if (lp->loopback_mode == LOOPBACK_MAC)
5360 val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
5361 else
5362 val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
5363
5364 if (lp->active_speed == SPEED_1000)
5365 val |= BMAC_XIF_CONFIG_GMII_MODE;
5366 else
5367 val &= ~BMAC_XIF_CONFIG_GMII_MODE;
5368
5369 val &= ~(BMAC_XIF_CONFIG_LINK_LED |
5370 BMAC_XIF_CONFIG_LED_POLARITY);
5371
5372 if (!(np->flags & NIU_FLAGS_10G) &&
5373 !(np->flags & NIU_FLAGS_FIBER) &&
5374 lp->active_speed == SPEED_100)
5375 val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
5376 else
5377 val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
5378
5379 nw64_mac(BMAC_XIF_CONFIG, val);
5380}
5381
5382static void niu_init_xif(struct niu *np)
5383{
5384 if (np->flags & NIU_FLAGS_XMAC)
5385 niu_init_xif_xmac(np);
5386 else
5387 niu_init_xif_bmac(np);
5388}
5389
5390static void niu_pcs_mii_reset(struct niu *np)
5391{
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005392 int limit = 1000;
David S. Millera3138df2007-10-09 01:54:01 -07005393 u64 val = nr64_pcs(PCS_MII_CTL);
5394 val |= PCS_MII_CTL_RST;
5395 nw64_pcs(PCS_MII_CTL, val);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005396 while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
5397 udelay(100);
5398 val = nr64_pcs(PCS_MII_CTL);
5399 }
David S. Millera3138df2007-10-09 01:54:01 -07005400}
5401
5402static void niu_xpcs_reset(struct niu *np)
5403{
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005404 int limit = 1000;
David S. Millera3138df2007-10-09 01:54:01 -07005405 u64 val = nr64_xpcs(XPCS_CONTROL1);
5406 val |= XPCS_CONTROL1_RESET;
5407 nw64_xpcs(XPCS_CONTROL1, val);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005408 while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
5409 udelay(100);
5410 val = nr64_xpcs(XPCS_CONTROL1);
5411 }
David S. Millera3138df2007-10-09 01:54:01 -07005412}
5413
5414static int niu_init_pcs(struct niu *np)
5415{
5416 struct niu_link_config *lp = &np->link_config;
5417 u64 val;
5418
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005419 switch (np->flags & (NIU_FLAGS_10G |
5420 NIU_FLAGS_FIBER |
5421 NIU_FLAGS_XCVR_SERDES)) {
David S. Millera3138df2007-10-09 01:54:01 -07005422 case NIU_FLAGS_FIBER:
5423 /* 1G fiber */
5424 nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
5425 nw64_pcs(PCS_DPATH_MODE, 0);
5426 niu_pcs_mii_reset(np);
5427 break;
5428
5429 case NIU_FLAGS_10G:
5430 case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005431 case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
5432 /* 10G SERDES */
David S. Millera3138df2007-10-09 01:54:01 -07005433 if (!(np->flags & NIU_FLAGS_XMAC))
5434 return -EINVAL;
5435
5436 /* 10G copper or fiber */
5437 val = nr64_mac(XMAC_CONFIG);
5438 val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
5439 nw64_mac(XMAC_CONFIG, val);
5440
5441 niu_xpcs_reset(np);
5442
5443 val = nr64_xpcs(XPCS_CONTROL1);
5444 if (lp->loopback_mode == LOOPBACK_PHY)
5445 val |= XPCS_CONTROL1_LOOPBACK;
5446 else
5447 val &= ~XPCS_CONTROL1_LOOPBACK;
5448 nw64_xpcs(XPCS_CONTROL1, val);
5449
5450 nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
5451 (void) nr64_xpcs(XPCS_SYMERR_CNT01);
5452 (void) nr64_xpcs(XPCS_SYMERR_CNT23);
5453 break;
5454
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005455
5456 case NIU_FLAGS_XCVR_SERDES:
5457 /* 1G SERDES */
5458 niu_pcs_mii_reset(np);
5459 nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
5460 nw64_pcs(PCS_DPATH_MODE, 0);
5461 break;
5462
David S. Millera3138df2007-10-09 01:54:01 -07005463 case 0:
5464 /* 1G copper */
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005465 case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
5466 /* 1G RGMII FIBER */
David S. Millera3138df2007-10-09 01:54:01 -07005467 nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
5468 niu_pcs_mii_reset(np);
5469 break;
5470
5471 default:
5472 return -EINVAL;
5473 }
5474
5475 return 0;
5476}
5477
5478static int niu_reset_tx_xmac(struct niu *np)
5479{
5480 return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
5481 (XTXMAC_SW_RST_REG_RS |
5482 XTXMAC_SW_RST_SOFT_RST),
5483 1000, 100, "XTXMAC_SW_RST");
5484}
5485
5486static int niu_reset_tx_bmac(struct niu *np)
5487{
5488 int limit;
5489
5490 nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
5491 limit = 1000;
5492 while (--limit >= 0) {
5493 if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
5494 break;
5495 udelay(100);
5496 }
5497 if (limit < 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08005498 dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n",
David S. Millera3138df2007-10-09 01:54:01 -07005499 np->port,
5500 (unsigned long long) nr64_mac(BTXMAC_SW_RST));
5501 return -ENODEV;
5502 }
5503
5504 return 0;
5505}
5506
5507static int niu_reset_tx_mac(struct niu *np)
5508{
5509 if (np->flags & NIU_FLAGS_XMAC)
5510 return niu_reset_tx_xmac(np);
5511 else
5512 return niu_reset_tx_bmac(np);
5513}
5514
5515static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
5516{
5517 u64 val;
5518
5519 val = nr64_mac(XMAC_MIN);
5520 val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
5521 XMAC_MIN_RX_MIN_PKT_SIZE);
5522 val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
5523 val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
5524 nw64_mac(XMAC_MIN, val);
5525
5526 nw64_mac(XMAC_MAX, max);
5527
5528 nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
5529
5530 val = nr64_mac(XMAC_IPG);
5531 if (np->flags & NIU_FLAGS_10G) {
5532 val &= ~XMAC_IPG_IPG_XGMII;
5533 val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
5534 } else {
5535 val &= ~XMAC_IPG_IPG_MII_GMII;
5536 val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
5537 }
5538 nw64_mac(XMAC_IPG, val);
5539
5540 val = nr64_mac(XMAC_CONFIG);
5541 val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
5542 XMAC_CONFIG_STRETCH_MODE |
5543 XMAC_CONFIG_VAR_MIN_IPG_EN |
5544 XMAC_CONFIG_TX_ENABLE);
5545 nw64_mac(XMAC_CONFIG, val);
5546
5547 nw64_mac(TXMAC_FRM_CNT, 0);
5548 nw64_mac(TXMAC_BYTE_CNT, 0);
5549}
5550
5551static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
5552{
5553 u64 val;
5554
5555 nw64_mac(BMAC_MIN_FRAME, min);
5556 nw64_mac(BMAC_MAX_FRAME, max);
5557
5558 nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
5559 nw64_mac(BMAC_CTRL_TYPE, 0x8808);
5560 nw64_mac(BMAC_PREAMBLE_SIZE, 7);
5561
5562 val = nr64_mac(BTXMAC_CONFIG);
5563 val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
5564 BTXMAC_CONFIG_ENABLE);
5565 nw64_mac(BTXMAC_CONFIG, val);
5566}
5567
5568static void niu_init_tx_mac(struct niu *np)
5569{
5570 u64 min, max;
5571
5572 min = 64;
5573 if (np->dev->mtu > ETH_DATA_LEN)
5574 max = 9216;
5575 else
5576 max = 1522;
5577
5578 /* The XMAC_MIN register only accepts values for TX min which
5579 * have the low 3 bits cleared.
5580 */
Jan Beulich8c87df42009-09-22 16:43:52 -07005581 BUG_ON(min & 0x7);
David S. Millera3138df2007-10-09 01:54:01 -07005582
5583 if (np->flags & NIU_FLAGS_XMAC)
5584 niu_init_tx_xmac(np, min, max);
5585 else
5586 niu_init_tx_bmac(np, min, max);
5587}
5588
5589static int niu_reset_rx_xmac(struct niu *np)
5590{
5591 int limit;
5592
5593 nw64_mac(XRXMAC_SW_RST,
5594 XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
5595 limit = 1000;
5596 while (--limit >= 0) {
5597 if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
5598 XRXMAC_SW_RST_SOFT_RST)))
Joe Perchesf10a1f22010-02-14 22:40:39 -08005599 break;
David S. Millera3138df2007-10-09 01:54:01 -07005600 udelay(100);
5601 }
5602 if (limit < 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08005603 dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n",
David S. Millera3138df2007-10-09 01:54:01 -07005604 np->port,
5605 (unsigned long long) nr64_mac(XRXMAC_SW_RST));
5606 return -ENODEV;
5607 }
5608
5609 return 0;
5610}
5611
5612static int niu_reset_rx_bmac(struct niu *np)
5613{
5614 int limit;
5615
5616 nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
5617 limit = 1000;
5618 while (--limit >= 0) {
5619 if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
5620 break;
5621 udelay(100);
5622 }
5623 if (limit < 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08005624 dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n",
David S. Millera3138df2007-10-09 01:54:01 -07005625 np->port,
5626 (unsigned long long) nr64_mac(BRXMAC_SW_RST));
5627 return -ENODEV;
5628 }
5629
5630 return 0;
5631}
5632
5633static int niu_reset_rx_mac(struct niu *np)
5634{
5635 if (np->flags & NIU_FLAGS_XMAC)
5636 return niu_reset_rx_xmac(np);
5637 else
5638 return niu_reset_rx_bmac(np);
5639}
5640
5641static void niu_init_rx_xmac(struct niu *np)
5642{
5643 struct niu_parent *parent = np->parent;
5644 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
5645 int first_rdc_table = tp->first_table_num;
5646 unsigned long i;
5647 u64 val;
5648
5649 nw64_mac(XMAC_ADD_FILT0, 0);
5650 nw64_mac(XMAC_ADD_FILT1, 0);
5651 nw64_mac(XMAC_ADD_FILT2, 0);
5652 nw64_mac(XMAC_ADD_FILT12_MASK, 0);
5653 nw64_mac(XMAC_ADD_FILT00_MASK, 0);
5654 for (i = 0; i < MAC_NUM_HASH; i++)
5655 nw64_mac(XMAC_HASH_TBL(i), 0);
5656 nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
5657 niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
5658 niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
5659
5660 val = nr64_mac(XMAC_CONFIG);
5661 val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
5662 XMAC_CONFIG_PROMISCUOUS |
5663 XMAC_CONFIG_PROMISC_GROUP |
5664 XMAC_CONFIG_ERR_CHK_DIS |
5665 XMAC_CONFIG_RX_CRC_CHK_DIS |
5666 XMAC_CONFIG_RESERVED_MULTICAST |
5667 XMAC_CONFIG_RX_CODEV_CHK_DIS |
5668 XMAC_CONFIG_ADDR_FILTER_EN |
5669 XMAC_CONFIG_RCV_PAUSE_ENABLE |
5670 XMAC_CONFIG_STRIP_CRC |
5671 XMAC_CONFIG_PASS_FLOW_CTRL |
5672 XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
5673 val |= (XMAC_CONFIG_HASH_FILTER_EN);
5674 nw64_mac(XMAC_CONFIG, val);
5675
5676 nw64_mac(RXMAC_BT_CNT, 0);
5677 nw64_mac(RXMAC_BC_FRM_CNT, 0);
5678 nw64_mac(RXMAC_MC_FRM_CNT, 0);
5679 nw64_mac(RXMAC_FRAG_CNT, 0);
5680 nw64_mac(RXMAC_HIST_CNT1, 0);
5681 nw64_mac(RXMAC_HIST_CNT2, 0);
5682 nw64_mac(RXMAC_HIST_CNT3, 0);
5683 nw64_mac(RXMAC_HIST_CNT4, 0);
5684 nw64_mac(RXMAC_HIST_CNT5, 0);
5685 nw64_mac(RXMAC_HIST_CNT6, 0);
5686 nw64_mac(RXMAC_HIST_CNT7, 0);
5687 nw64_mac(RXMAC_MPSZER_CNT, 0);
5688 nw64_mac(RXMAC_CRC_ER_CNT, 0);
5689 nw64_mac(RXMAC_CD_VIO_CNT, 0);
5690 nw64_mac(LINK_FAULT_CNT, 0);
5691}
5692
5693static void niu_init_rx_bmac(struct niu *np)
5694{
5695 struct niu_parent *parent = np->parent;
5696 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
5697 int first_rdc_table = tp->first_table_num;
5698 unsigned long i;
5699 u64 val;
5700
5701 nw64_mac(BMAC_ADD_FILT0, 0);
5702 nw64_mac(BMAC_ADD_FILT1, 0);
5703 nw64_mac(BMAC_ADD_FILT2, 0);
5704 nw64_mac(BMAC_ADD_FILT12_MASK, 0);
5705 nw64_mac(BMAC_ADD_FILT00_MASK, 0);
5706 for (i = 0; i < MAC_NUM_HASH; i++)
5707 nw64_mac(BMAC_HASH_TBL(i), 0);
5708 niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
5709 niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
5710 nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
5711
5712 val = nr64_mac(BRXMAC_CONFIG);
5713 val &= ~(BRXMAC_CONFIG_ENABLE |
5714 BRXMAC_CONFIG_STRIP_PAD |
5715 BRXMAC_CONFIG_STRIP_FCS |
5716 BRXMAC_CONFIG_PROMISC |
5717 BRXMAC_CONFIG_PROMISC_GRP |
5718 BRXMAC_CONFIG_ADDR_FILT_EN |
5719 BRXMAC_CONFIG_DISCARD_DIS);
5720 val |= (BRXMAC_CONFIG_HASH_FILT_EN);
5721 nw64_mac(BRXMAC_CONFIG, val);
5722
5723 val = nr64_mac(BMAC_ADDR_CMPEN);
5724 val |= BMAC_ADDR_CMPEN_EN0;
5725 nw64_mac(BMAC_ADDR_CMPEN, val);
5726}
5727
5728static void niu_init_rx_mac(struct niu *np)
5729{
5730 niu_set_primary_mac(np, np->dev->dev_addr);
5731
5732 if (np->flags & NIU_FLAGS_XMAC)
5733 niu_init_rx_xmac(np);
5734 else
5735 niu_init_rx_bmac(np);
5736}
5737
5738static void niu_enable_tx_xmac(struct niu *np, int on)
5739{
5740 u64 val = nr64_mac(XMAC_CONFIG);
5741
5742 if (on)
5743 val |= XMAC_CONFIG_TX_ENABLE;
5744 else
5745 val &= ~XMAC_CONFIG_TX_ENABLE;
5746 nw64_mac(XMAC_CONFIG, val);
5747}
5748
5749static void niu_enable_tx_bmac(struct niu *np, int on)
5750{
5751 u64 val = nr64_mac(BTXMAC_CONFIG);
5752
5753 if (on)
5754 val |= BTXMAC_CONFIG_ENABLE;
5755 else
5756 val &= ~BTXMAC_CONFIG_ENABLE;
5757 nw64_mac(BTXMAC_CONFIG, val);
5758}
5759
5760static void niu_enable_tx_mac(struct niu *np, int on)
5761{
5762 if (np->flags & NIU_FLAGS_XMAC)
5763 niu_enable_tx_xmac(np, on);
5764 else
5765 niu_enable_tx_bmac(np, on);
5766}
5767
5768static void niu_enable_rx_xmac(struct niu *np, int on)
5769{
5770 u64 val = nr64_mac(XMAC_CONFIG);
5771
5772 val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
5773 XMAC_CONFIG_PROMISCUOUS);
5774
5775 if (np->flags & NIU_FLAGS_MCAST)
5776 val |= XMAC_CONFIG_HASH_FILTER_EN;
5777 if (np->flags & NIU_FLAGS_PROMISC)
5778 val |= XMAC_CONFIG_PROMISCUOUS;
5779
5780 if (on)
5781 val |= XMAC_CONFIG_RX_MAC_ENABLE;
5782 else
5783 val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
5784 nw64_mac(XMAC_CONFIG, val);
5785}
5786
5787static void niu_enable_rx_bmac(struct niu *np, int on)
5788{
5789 u64 val = nr64_mac(BRXMAC_CONFIG);
5790
5791 val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
5792 BRXMAC_CONFIG_PROMISC);
5793
5794 if (np->flags & NIU_FLAGS_MCAST)
5795 val |= BRXMAC_CONFIG_HASH_FILT_EN;
5796 if (np->flags & NIU_FLAGS_PROMISC)
5797 val |= BRXMAC_CONFIG_PROMISC;
5798
5799 if (on)
5800 val |= BRXMAC_CONFIG_ENABLE;
5801 else
5802 val &= ~BRXMAC_CONFIG_ENABLE;
5803 nw64_mac(BRXMAC_CONFIG, val);
5804}
5805
5806static void niu_enable_rx_mac(struct niu *np, int on)
5807{
5808 if (np->flags & NIU_FLAGS_XMAC)
5809 niu_enable_rx_xmac(np, on);
5810 else
5811 niu_enable_rx_bmac(np, on);
5812}
5813
5814static int niu_init_mac(struct niu *np)
5815{
5816 int err;
5817
5818 niu_init_xif(np);
5819 err = niu_init_pcs(np);
5820 if (err)
5821 return err;
5822
5823 err = niu_reset_tx_mac(np);
5824 if (err)
5825 return err;
5826 niu_init_tx_mac(np);
5827 err = niu_reset_rx_mac(np);
5828 if (err)
5829 return err;
5830 niu_init_rx_mac(np);
5831
5832 /* This looks hookey but the RX MAC reset we just did will
5833 * undo some of the state we setup in niu_init_tx_mac() so we
5834 * have to call it again. In particular, the RX MAC reset will
5835 * set the XMAC_MAX register back to it's default value.
5836 */
5837 niu_init_tx_mac(np);
5838 niu_enable_tx_mac(np, 1);
5839
5840 niu_enable_rx_mac(np, 1);
5841
5842 return 0;
5843}
5844
5845static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
5846{
5847 (void) niu_tx_channel_stop(np, rp->tx_channel);
5848}
5849
5850static void niu_stop_tx_channels(struct niu *np)
5851{
5852 int i;
5853
5854 for (i = 0; i < np->num_tx_rings; i++) {
5855 struct tx_ring_info *rp = &np->tx_rings[i];
5856
5857 niu_stop_one_tx_channel(np, rp);
5858 }
5859}
5860
5861static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
5862{
5863 (void) niu_tx_channel_reset(np, rp->tx_channel);
5864}
5865
5866static void niu_reset_tx_channels(struct niu *np)
5867{
5868 int i;
5869
5870 for (i = 0; i < np->num_tx_rings; i++) {
5871 struct tx_ring_info *rp = &np->tx_rings[i];
5872
5873 niu_reset_one_tx_channel(np, rp);
5874 }
5875}
5876
5877static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
5878{
5879 (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
5880}
5881
5882static void niu_stop_rx_channels(struct niu *np)
5883{
5884 int i;
5885
5886 for (i = 0; i < np->num_rx_rings; i++) {
5887 struct rx_ring_info *rp = &np->rx_rings[i];
5888
5889 niu_stop_one_rx_channel(np, rp);
5890 }
5891}
5892
5893static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
5894{
5895 int channel = rp->rx_channel;
5896
5897 (void) niu_rx_channel_reset(np, channel);
5898 nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
5899 nw64(RX_DMA_CTL_STAT(channel), 0);
5900 (void) niu_enable_rx_channel(np, channel, 0);
5901}
5902
5903static void niu_reset_rx_channels(struct niu *np)
5904{
5905 int i;
5906
5907 for (i = 0; i < np->num_rx_rings; i++) {
5908 struct rx_ring_info *rp = &np->rx_rings[i];
5909
5910 niu_reset_one_rx_channel(np, rp);
5911 }
5912}
5913
5914static void niu_disable_ipp(struct niu *np)
5915{
5916 u64 rd, wr, val;
5917 int limit;
5918
5919 rd = nr64_ipp(IPP_DFIFO_RD_PTR);
5920 wr = nr64_ipp(IPP_DFIFO_WR_PTR);
5921 limit = 100;
5922 while (--limit >= 0 && (rd != wr)) {
5923 rd = nr64_ipp(IPP_DFIFO_RD_PTR);
5924 wr = nr64_ipp(IPP_DFIFO_WR_PTR);
5925 }
5926 if (limit < 0 &&
5927 (rd != 0 && wr != 1)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08005928 netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n",
5929 (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR),
5930 (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR));
David S. Millera3138df2007-10-09 01:54:01 -07005931 }
5932
5933 val = nr64_ipp(IPP_CFIG);
5934 val &= ~(IPP_CFIG_IPP_ENABLE |
5935 IPP_CFIG_DFIFO_ECC_EN |
5936 IPP_CFIG_DROP_BAD_CRC |
5937 IPP_CFIG_CKSUM_EN);
5938 nw64_ipp(IPP_CFIG, val);
5939
5940 (void) niu_ipp_reset(np);
5941}
5942
5943static int niu_init_hw(struct niu *np)
5944{
5945 int i, err;
5946
Joe Perchesf10a1f22010-02-14 22:40:39 -08005947 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n");
David S. Millera3138df2007-10-09 01:54:01 -07005948 niu_txc_enable_port(np, 1);
5949 niu_txc_port_dma_enable(np, 1);
5950 niu_txc_set_imask(np, 0);
5951
Joe Perchesf10a1f22010-02-14 22:40:39 -08005952 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07005953 for (i = 0; i < np->num_tx_rings; i++) {
5954 struct tx_ring_info *rp = &np->tx_rings[i];
5955
5956 err = niu_init_one_tx_channel(np, rp);
5957 if (err)
5958 return err;
5959 }
5960
Joe Perchesf10a1f22010-02-14 22:40:39 -08005961 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07005962 err = niu_init_rx_channels(np);
5963 if (err)
5964 goto out_uninit_tx_channels;
5965
Joe Perchesf10a1f22010-02-14 22:40:39 -08005966 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n");
David S. Millera3138df2007-10-09 01:54:01 -07005967 err = niu_init_classifier_hw(np);
5968 if (err)
5969 goto out_uninit_rx_channels;
5970
Joe Perchesf10a1f22010-02-14 22:40:39 -08005971 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n");
David S. Millera3138df2007-10-09 01:54:01 -07005972 err = niu_init_zcp(np);
5973 if (err)
5974 goto out_uninit_rx_channels;
5975
Joe Perchesf10a1f22010-02-14 22:40:39 -08005976 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n");
David S. Millera3138df2007-10-09 01:54:01 -07005977 err = niu_init_ipp(np);
5978 if (err)
5979 goto out_uninit_rx_channels;
5980
Joe Perchesf10a1f22010-02-14 22:40:39 -08005981 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n");
David S. Millera3138df2007-10-09 01:54:01 -07005982 err = niu_init_mac(np);
5983 if (err)
5984 goto out_uninit_ipp;
5985
5986 return 0;
5987
5988out_uninit_ipp:
Joe Perchesf10a1f22010-02-14 22:40:39 -08005989 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n");
David S. Millera3138df2007-10-09 01:54:01 -07005990 niu_disable_ipp(np);
5991
5992out_uninit_rx_channels:
Joe Perchesf10a1f22010-02-14 22:40:39 -08005993 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07005994 niu_stop_rx_channels(np);
5995 niu_reset_rx_channels(np);
5996
5997out_uninit_tx_channels:
Joe Perchesf10a1f22010-02-14 22:40:39 -08005998 netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07005999 niu_stop_tx_channels(np);
6000 niu_reset_tx_channels(np);
6001
6002 return err;
6003}
6004
6005static void niu_stop_hw(struct niu *np)
6006{
Joe Perchesf10a1f22010-02-14 22:40:39 -08006007 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n");
David S. Millera3138df2007-10-09 01:54:01 -07006008 niu_enable_interrupts(np, 0);
6009
Joe Perchesf10a1f22010-02-14 22:40:39 -08006010 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n");
David S. Millera3138df2007-10-09 01:54:01 -07006011 niu_enable_rx_mac(np, 0);
6012
Joe Perchesf10a1f22010-02-14 22:40:39 -08006013 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n");
David S. Millera3138df2007-10-09 01:54:01 -07006014 niu_disable_ipp(np);
6015
Joe Perchesf10a1f22010-02-14 22:40:39 -08006016 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07006017 niu_stop_tx_channels(np);
6018
Joe Perchesf10a1f22010-02-14 22:40:39 -08006019 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07006020 niu_stop_rx_channels(np);
6021
Joe Perchesf10a1f22010-02-14 22:40:39 -08006022 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07006023 niu_reset_tx_channels(np);
6024
Joe Perchesf10a1f22010-02-14 22:40:39 -08006025 netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n");
David S. Millera3138df2007-10-09 01:54:01 -07006026 niu_reset_rx_channels(np);
6027}
6028
Robert Olsson70340d72008-11-25 16:41:57 -08006029static void niu_set_irq_name(struct niu *np)
6030{
6031 int port = np->port;
6032 int i, j = 1;
6033
6034 sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
6035
6036 if (port == 0) {
6037 sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
6038 sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
6039 j = 3;
6040 }
6041
6042 for (i = 0; i < np->num_ldg - j; i++) {
6043 if (i < np->num_rx_rings)
6044 sprintf(np->irq_name[i+j], "%s-rx-%d",
6045 np->dev->name, i);
6046 else if (i < np->num_tx_rings + np->num_rx_rings)
6047 sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
6048 i - np->num_rx_rings);
6049 }
6050}
6051
David S. Millera3138df2007-10-09 01:54:01 -07006052static int niu_request_irq(struct niu *np)
6053{
6054 int i, j, err;
6055
Robert Olsson70340d72008-11-25 16:41:57 -08006056 niu_set_irq_name(np);
6057
David S. Millera3138df2007-10-09 01:54:01 -07006058 err = 0;
6059 for (i = 0; i < np->num_ldg; i++) {
6060 struct niu_ldg *lp = &np->ldg[i];
6061
6062 err = request_irq(lp->irq, niu_interrupt,
6063 IRQF_SHARED | IRQF_SAMPLE_RANDOM,
Robert Olsson70340d72008-11-25 16:41:57 -08006064 np->irq_name[i], lp);
David S. Millera3138df2007-10-09 01:54:01 -07006065 if (err)
6066 goto out_free_irqs;
6067
6068 }
6069
6070 return 0;
6071
6072out_free_irqs:
6073 for (j = 0; j < i; j++) {
6074 struct niu_ldg *lp = &np->ldg[j];
6075
6076 free_irq(lp->irq, lp);
6077 }
6078 return err;
6079}
6080
6081static void niu_free_irq(struct niu *np)
6082{
6083 int i;
6084
6085 for (i = 0; i < np->num_ldg; i++) {
6086 struct niu_ldg *lp = &np->ldg[i];
6087
6088 free_irq(lp->irq, lp);
6089 }
6090}
6091
6092static void niu_enable_napi(struct niu *np)
6093{
6094 int i;
6095
6096 for (i = 0; i < np->num_ldg; i++)
6097 napi_enable(&np->ldg[i].napi);
6098}
6099
6100static void niu_disable_napi(struct niu *np)
6101{
6102 int i;
6103
6104 for (i = 0; i < np->num_ldg; i++)
6105 napi_disable(&np->ldg[i].napi);
6106}
6107
6108static int niu_open(struct net_device *dev)
6109{
6110 struct niu *np = netdev_priv(dev);
6111 int err;
6112
6113 netif_carrier_off(dev);
6114
6115 err = niu_alloc_channels(np);
6116 if (err)
6117 goto out_err;
6118
6119 err = niu_enable_interrupts(np, 0);
6120 if (err)
6121 goto out_free_channels;
6122
6123 err = niu_request_irq(np);
6124 if (err)
6125 goto out_free_channels;
6126
6127 niu_enable_napi(np);
6128
6129 spin_lock_irq(&np->lock);
6130
6131 err = niu_init_hw(np);
6132 if (!err) {
6133 init_timer(&np->timer);
6134 np->timer.expires = jiffies + HZ;
6135 np->timer.data = (unsigned long) np;
6136 np->timer.function = niu_timer;
6137
6138 err = niu_enable_interrupts(np, 1);
6139 if (err)
6140 niu_stop_hw(np);
6141 }
6142
6143 spin_unlock_irq(&np->lock);
6144
6145 if (err) {
6146 niu_disable_napi(np);
6147 goto out_free_irq;
6148 }
6149
David S. Millerb4c21632008-07-15 03:48:19 -07006150 netif_tx_start_all_queues(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006151
6152 if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
6153 netif_carrier_on(dev);
6154
6155 add_timer(&np->timer);
6156
6157 return 0;
6158
6159out_free_irq:
6160 niu_free_irq(np);
6161
6162out_free_channels:
6163 niu_free_channels(np);
6164
6165out_err:
6166 return err;
6167}
6168
6169static void niu_full_shutdown(struct niu *np, struct net_device *dev)
6170{
6171 cancel_work_sync(&np->reset_task);
6172
6173 niu_disable_napi(np);
David S. Millerb4c21632008-07-15 03:48:19 -07006174 netif_tx_stop_all_queues(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006175
6176 del_timer_sync(&np->timer);
6177
6178 spin_lock_irq(&np->lock);
6179
6180 niu_stop_hw(np);
6181
6182 spin_unlock_irq(&np->lock);
6183}
6184
6185static int niu_close(struct net_device *dev)
6186{
6187 struct niu *np = netdev_priv(dev);
6188
6189 niu_full_shutdown(np, dev);
6190
6191 niu_free_irq(np);
6192
6193 niu_free_channels(np);
6194
Mirko Lindner0c3b0912007-12-05 21:10:02 -08006195 niu_handle_led(np, 0);
6196
David S. Millera3138df2007-10-09 01:54:01 -07006197 return 0;
6198}
6199
6200static void niu_sync_xmac_stats(struct niu *np)
6201{
6202 struct niu_xmac_stats *mp = &np->mac_stats.xmac;
6203
6204 mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
6205 mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
6206
6207 mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
6208 mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
6209 mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
6210 mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
6211 mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
6212 mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
6213 mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
6214 mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
6215 mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
6216 mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
6217 mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
6218 mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
6219 mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
6220 mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
6221 mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
6222 mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
6223}
6224
6225static void niu_sync_bmac_stats(struct niu *np)
6226{
6227 struct niu_bmac_stats *mp = &np->mac_stats.bmac;
6228
6229 mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
6230 mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
6231
6232 mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
6233 mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
6234 mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
6235 mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
6236}
6237
6238static void niu_sync_mac_stats(struct niu *np)
6239{
6240 if (np->flags & NIU_FLAGS_XMAC)
6241 niu_sync_xmac_stats(np);
6242 else
6243 niu_sync_bmac_stats(np);
6244}
6245
6246static void niu_get_rx_stats(struct niu *np)
6247{
6248 unsigned long pkts, dropped, errors, bytes;
6249 int i;
6250
6251 pkts = dropped = errors = bytes = 0;
6252 for (i = 0; i < np->num_rx_rings; i++) {
6253 struct rx_ring_info *rp = &np->rx_rings[i];
6254
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08006255 niu_sync_rx_discard_stats(np, rp, 0);
6256
David S. Millera3138df2007-10-09 01:54:01 -07006257 pkts += rp->rx_packets;
6258 bytes += rp->rx_bytes;
6259 dropped += rp->rx_dropped;
6260 errors += rp->rx_errors;
6261 }
Ilpo Järvinen9fd42872008-11-28 15:52:00 -08006262 np->dev->stats.rx_packets = pkts;
6263 np->dev->stats.rx_bytes = bytes;
6264 np->dev->stats.rx_dropped = dropped;
6265 np->dev->stats.rx_errors = errors;
David S. Millera3138df2007-10-09 01:54:01 -07006266}
6267
6268static void niu_get_tx_stats(struct niu *np)
6269{
6270 unsigned long pkts, errors, bytes;
6271 int i;
6272
6273 pkts = errors = bytes = 0;
6274 for (i = 0; i < np->num_tx_rings; i++) {
6275 struct tx_ring_info *rp = &np->tx_rings[i];
6276
6277 pkts += rp->tx_packets;
6278 bytes += rp->tx_bytes;
6279 errors += rp->tx_errors;
6280 }
Ilpo Järvinen9fd42872008-11-28 15:52:00 -08006281 np->dev->stats.tx_packets = pkts;
6282 np->dev->stats.tx_bytes = bytes;
6283 np->dev->stats.tx_errors = errors;
David S. Millera3138df2007-10-09 01:54:01 -07006284}
6285
6286static struct net_device_stats *niu_get_stats(struct net_device *dev)
6287{
6288 struct niu *np = netdev_priv(dev);
6289
6290 niu_get_rx_stats(np);
6291 niu_get_tx_stats(np);
6292
Ilpo Järvinen9fd42872008-11-28 15:52:00 -08006293 return &dev->stats;
David S. Millera3138df2007-10-09 01:54:01 -07006294}
6295
6296static void niu_load_hash_xmac(struct niu *np, u16 *hash)
6297{
6298 int i;
6299
6300 for (i = 0; i < 16; i++)
6301 nw64_mac(XMAC_HASH_TBL(i), hash[i]);
6302}
6303
6304static void niu_load_hash_bmac(struct niu *np, u16 *hash)
6305{
6306 int i;
6307
6308 for (i = 0; i < 16; i++)
6309 nw64_mac(BMAC_HASH_TBL(i), hash[i]);
6310}
6311
6312static void niu_load_hash(struct niu *np, u16 *hash)
6313{
6314 if (np->flags & NIU_FLAGS_XMAC)
6315 niu_load_hash_xmac(np, hash);
6316 else
6317 niu_load_hash_bmac(np, hash);
6318}
6319
6320static void niu_set_rx_mode(struct net_device *dev)
6321{
6322 struct niu *np = netdev_priv(dev);
6323 int i, alt_cnt, err;
Jiri Pirkoccffad252009-05-22 23:22:17 +00006324 struct netdev_hw_addr *ha;
David S. Millera3138df2007-10-09 01:54:01 -07006325 unsigned long flags;
6326 u16 hash[16] = { 0, };
6327
6328 spin_lock_irqsave(&np->lock, flags);
6329 niu_enable_rx_mac(np, 0);
6330
6331 np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
6332 if (dev->flags & IFF_PROMISC)
6333 np->flags |= NIU_FLAGS_PROMISC;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00006334 if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev)))
David S. Millera3138df2007-10-09 01:54:01 -07006335 np->flags |= NIU_FLAGS_MCAST;
6336
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08006337 alt_cnt = netdev_uc_count(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006338 if (alt_cnt > niu_num_alt_addr(np)) {
6339 alt_cnt = 0;
6340 np->flags |= NIU_FLAGS_PROMISC;
6341 }
6342
6343 if (alt_cnt) {
6344 int index = 0;
6345
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08006346 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00006347 err = niu_set_alt_mac(np, index, ha->addr);
David S. Millera3138df2007-10-09 01:54:01 -07006348 if (err)
Joe Perchesf10a1f22010-02-14 22:40:39 -08006349 netdev_warn(dev, "Error %d adding alt mac %d\n",
6350 err, index);
David S. Millera3138df2007-10-09 01:54:01 -07006351 err = niu_enable_alt_mac(np, index, 1);
6352 if (err)
Joe Perchesf10a1f22010-02-14 22:40:39 -08006353 netdev_warn(dev, "Error %d enabling alt mac %d\n",
6354 err, index);
David S. Millera3138df2007-10-09 01:54:01 -07006355
6356 index++;
6357 }
6358 } else {
Matheos Worku3b5bced2008-02-18 21:30:03 -08006359 int alt_start;
6360 if (np->flags & NIU_FLAGS_XMAC)
6361 alt_start = 0;
6362 else
6363 alt_start = 1;
6364 for (i = alt_start; i < niu_num_alt_addr(np); i++) {
David S. Millera3138df2007-10-09 01:54:01 -07006365 err = niu_enable_alt_mac(np, i, 0);
6366 if (err)
Joe Perchesf10a1f22010-02-14 22:40:39 -08006367 netdev_warn(dev, "Error %d disabling alt mac %d\n",
6368 err, i);
David S. Millera3138df2007-10-09 01:54:01 -07006369 }
6370 }
6371 if (dev->flags & IFF_ALLMULTI) {
6372 for (i = 0; i < 16; i++)
6373 hash[i] = 0xffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00006374 } else if (!netdev_mc_empty(dev)) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00006375 netdev_for_each_mc_addr(ha, dev) {
6376 u32 crc = ether_crc_le(ETH_ALEN, ha->addr);
David S. Millera3138df2007-10-09 01:54:01 -07006377
6378 crc >>= 24;
6379 hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
6380 }
6381 }
6382
6383 if (np->flags & NIU_FLAGS_MCAST)
6384 niu_load_hash(np, hash);
6385
6386 niu_enable_rx_mac(np, 1);
6387 spin_unlock_irqrestore(&np->lock, flags);
6388}
6389
6390static int niu_set_mac_addr(struct net_device *dev, void *p)
6391{
6392 struct niu *np = netdev_priv(dev);
6393 struct sockaddr *addr = p;
6394 unsigned long flags;
6395
6396 if (!is_valid_ether_addr(addr->sa_data))
6397 return -EINVAL;
6398
6399 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
6400
6401 if (!netif_running(dev))
6402 return 0;
6403
6404 spin_lock_irqsave(&np->lock, flags);
6405 niu_enable_rx_mac(np, 0);
6406 niu_set_primary_mac(np, dev->dev_addr);
6407 niu_enable_rx_mac(np, 1);
6408 spin_unlock_irqrestore(&np->lock, flags);
6409
6410 return 0;
6411}
6412
6413static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6414{
6415 return -EOPNOTSUPP;
6416}
6417
6418static void niu_netif_stop(struct niu *np)
6419{
6420 np->dev->trans_start = jiffies; /* prevent tx timeout */
6421
6422 niu_disable_napi(np);
6423
6424 netif_tx_disable(np->dev);
6425}
6426
6427static void niu_netif_start(struct niu *np)
6428{
6429 /* NOTE: unconditional netif_wake_queue is only appropriate
6430 * so long as all callers are assured to have free tx slots
6431 * (such as after niu_init_hw).
6432 */
David S. Millerb4c21632008-07-15 03:48:19 -07006433 netif_tx_wake_all_queues(np->dev);
David S. Millera3138df2007-10-09 01:54:01 -07006434
6435 niu_enable_napi(np);
6436
6437 niu_enable_interrupts(np, 1);
6438}
6439
Santwona Beheracff502a2008-09-12 16:04:26 -07006440static void niu_reset_buffers(struct niu *np)
6441{
6442 int i, j, k, err;
6443
6444 if (np->rx_rings) {
6445 for (i = 0; i < np->num_rx_rings; i++) {
6446 struct rx_ring_info *rp = &np->rx_rings[i];
6447
6448 for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
6449 struct page *page;
6450
6451 page = rp->rxhash[j];
6452 while (page) {
6453 struct page *next =
6454 (struct page *) page->mapping;
6455 u64 base = page->index;
6456 base = base >> RBR_DESCR_ADDR_SHIFT;
6457 rp->rbr[k++] = cpu_to_le32(base);
6458 page = next;
6459 }
6460 }
6461 for (; k < MAX_RBR_RING_SIZE; k++) {
6462 err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
6463 if (unlikely(err))
6464 break;
6465 }
6466
6467 rp->rbr_index = rp->rbr_table_size - 1;
6468 rp->rcr_index = 0;
6469 rp->rbr_pending = 0;
6470 rp->rbr_refill_pending = 0;
6471 }
6472 }
6473 if (np->tx_rings) {
6474 for (i = 0; i < np->num_tx_rings; i++) {
6475 struct tx_ring_info *rp = &np->tx_rings[i];
6476
6477 for (j = 0; j < MAX_TX_RING_SIZE; j++) {
6478 if (rp->tx_buffs[j].skb)
6479 (void) release_tx_packet(np, rp, j);
6480 }
6481
6482 rp->pending = MAX_TX_RING_SIZE;
6483 rp->prod = 0;
6484 rp->cons = 0;
6485 rp->wrap_bit = 0;
6486 }
6487 }
6488}
6489
David S. Millera3138df2007-10-09 01:54:01 -07006490static void niu_reset_task(struct work_struct *work)
6491{
6492 struct niu *np = container_of(work, struct niu, reset_task);
6493 unsigned long flags;
6494 int err;
6495
6496 spin_lock_irqsave(&np->lock, flags);
6497 if (!netif_running(np->dev)) {
6498 spin_unlock_irqrestore(&np->lock, flags);
6499 return;
6500 }
6501
6502 spin_unlock_irqrestore(&np->lock, flags);
6503
6504 del_timer_sync(&np->timer);
6505
6506 niu_netif_stop(np);
6507
6508 spin_lock_irqsave(&np->lock, flags);
6509
6510 niu_stop_hw(np);
6511
Santwona Beheracff502a2008-09-12 16:04:26 -07006512 spin_unlock_irqrestore(&np->lock, flags);
6513
6514 niu_reset_buffers(np);
6515
6516 spin_lock_irqsave(&np->lock, flags);
6517
David S. Millera3138df2007-10-09 01:54:01 -07006518 err = niu_init_hw(np);
6519 if (!err) {
6520 np->timer.expires = jiffies + HZ;
6521 add_timer(&np->timer);
6522 niu_netif_start(np);
6523 }
6524
6525 spin_unlock_irqrestore(&np->lock, flags);
6526}
6527
6528static void niu_tx_timeout(struct net_device *dev)
6529{
6530 struct niu *np = netdev_priv(dev);
6531
Joe Perchesf10a1f22010-02-14 22:40:39 -08006532 dev_err(np->device, "%s: Transmit timed out, resetting\n",
David S. Millera3138df2007-10-09 01:54:01 -07006533 dev->name);
6534
6535 schedule_work(&np->reset_task);
6536}
6537
6538static void niu_set_txd(struct tx_ring_info *rp, int index,
6539 u64 mapping, u64 len, u64 mark,
6540 u64 n_frags)
6541{
6542 __le64 *desc = &rp->descr[index];
6543
6544 *desc = cpu_to_le64(mark |
6545 (n_frags << TX_DESC_NUM_PTR_SHIFT) |
6546 (len << TX_DESC_TR_LEN_SHIFT) |
6547 (mapping & TX_DESC_SAD));
6548}
6549
6550static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
6551 u64 pad_bytes, u64 len)
6552{
6553 u16 eth_proto, eth_proto_inner;
6554 u64 csum_bits, l3off, ihl, ret;
6555 u8 ip_proto;
6556 int ipv6;
6557
6558 eth_proto = be16_to_cpu(ehdr->h_proto);
6559 eth_proto_inner = eth_proto;
6560 if (eth_proto == ETH_P_8021Q) {
6561 struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
6562 __be16 val = vp->h_vlan_encapsulated_proto;
6563
6564 eth_proto_inner = be16_to_cpu(val);
6565 }
6566
6567 ipv6 = ihl = 0;
6568 switch (skb->protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08006569 case cpu_to_be16(ETH_P_IP):
David S. Millera3138df2007-10-09 01:54:01 -07006570 ip_proto = ip_hdr(skb)->protocol;
6571 ihl = ip_hdr(skb)->ihl;
6572 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08006573 case cpu_to_be16(ETH_P_IPV6):
David S. Millera3138df2007-10-09 01:54:01 -07006574 ip_proto = ipv6_hdr(skb)->nexthdr;
6575 ihl = (40 >> 2);
6576 ipv6 = 1;
6577 break;
6578 default:
6579 ip_proto = ihl = 0;
6580 break;
6581 }
6582
6583 csum_bits = TXHDR_CSUM_NONE;
6584 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6585 u64 start, stuff;
6586
6587 csum_bits = (ip_proto == IPPROTO_TCP ?
6588 TXHDR_CSUM_TCP :
6589 (ip_proto == IPPROTO_UDP ?
6590 TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
6591
6592 start = skb_transport_offset(skb) -
6593 (pad_bytes + sizeof(struct tx_pkt_hdr));
6594 stuff = start + skb->csum_offset;
6595
6596 csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
6597 csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
6598 }
6599
6600 l3off = skb_network_offset(skb) -
6601 (pad_bytes + sizeof(struct tx_pkt_hdr));
6602
6603 ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
6604 (len << TXHDR_LEN_SHIFT) |
6605 ((l3off / 2) << TXHDR_L3START_SHIFT) |
6606 (ihl << TXHDR_IHL_SHIFT) |
6607 ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
6608 ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
6609 (ipv6 ? TXHDR_IP_VER : 0) |
6610 csum_bits);
6611
6612 return ret;
6613}
6614
Stephen Hemminger613573252009-08-31 19:50:58 +00006615static netdev_tx_t niu_start_xmit(struct sk_buff *skb,
6616 struct net_device *dev)
David S. Millera3138df2007-10-09 01:54:01 -07006617{
6618 struct niu *np = netdev_priv(dev);
6619 unsigned long align, headroom;
David S. Millerb4c21632008-07-15 03:48:19 -07006620 struct netdev_queue *txq;
David S. Millera3138df2007-10-09 01:54:01 -07006621 struct tx_ring_info *rp;
6622 struct tx_pkt_hdr *tp;
6623 unsigned int len, nfg;
6624 struct ethhdr *ehdr;
6625 int prod, i, tlen;
6626 u64 mapping, mrk;
6627
David S. Millerb4c21632008-07-15 03:48:19 -07006628 i = skb_get_queue_mapping(skb);
6629 rp = &np->tx_rings[i];
6630 txq = netdev_get_tx_queue(dev, i);
David S. Millera3138df2007-10-09 01:54:01 -07006631
6632 if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
David S. Millerb4c21632008-07-15 03:48:19 -07006633 netif_tx_stop_queue(txq);
Joe Perchesf10a1f22010-02-14 22:40:39 -08006634 dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name);
David S. Millera3138df2007-10-09 01:54:01 -07006635 rp->tx_errors++;
6636 return NETDEV_TX_BUSY;
6637 }
6638
6639 if (skb->len < ETH_ZLEN) {
6640 unsigned int pad_bytes = ETH_ZLEN - skb->len;
6641
6642 if (skb_pad(skb, pad_bytes))
6643 goto out;
6644 skb_put(skb, pad_bytes);
6645 }
6646
6647 len = sizeof(struct tx_pkt_hdr) + 15;
6648 if (skb_headroom(skb) < len) {
6649 struct sk_buff *skb_new;
6650
6651 skb_new = skb_realloc_headroom(skb, len);
6652 if (!skb_new) {
6653 rp->tx_errors++;
6654 goto out_drop;
6655 }
6656 kfree_skb(skb);
6657 skb = skb_new;
David S. Miller3ebebcc2008-01-04 23:54:06 -08006658 } else
6659 skb_orphan(skb);
David S. Millera3138df2007-10-09 01:54:01 -07006660
6661 align = ((unsigned long) skb->data & (16 - 1));
6662 headroom = align + sizeof(struct tx_pkt_hdr);
6663
6664 ehdr = (struct ethhdr *) skb->data;
6665 tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
6666
6667 len = skb->len - sizeof(struct tx_pkt_hdr);
6668 tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
6669 tp->resv = 0;
6670
6671 len = skb_headlen(skb);
6672 mapping = np->ops->map_single(np->device, skb->data,
6673 len, DMA_TO_DEVICE);
6674
6675 prod = rp->prod;
6676
6677 rp->tx_buffs[prod].skb = skb;
6678 rp->tx_buffs[prod].mapping = mapping;
6679
6680 mrk = TX_DESC_SOP;
6681 if (++rp->mark_counter == rp->mark_freq) {
6682 rp->mark_counter = 0;
6683 mrk |= TX_DESC_MARK;
6684 rp->mark_pending++;
6685 }
6686
6687 tlen = len;
6688 nfg = skb_shinfo(skb)->nr_frags;
6689 while (tlen > 0) {
6690 tlen -= MAX_TX_DESC_LEN;
6691 nfg++;
6692 }
6693
6694 while (len > 0) {
6695 unsigned int this_len = len;
6696
6697 if (this_len > MAX_TX_DESC_LEN)
6698 this_len = MAX_TX_DESC_LEN;
6699
6700 niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
6701 mrk = nfg = 0;
6702
6703 prod = NEXT_TX(rp, prod);
6704 mapping += this_len;
6705 len -= this_len;
6706 }
6707
6708 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6709 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6710
6711 len = frag->size;
6712 mapping = np->ops->map_page(np->device, frag->page,
6713 frag->page_offset, len,
6714 DMA_TO_DEVICE);
6715
6716 rp->tx_buffs[prod].skb = NULL;
6717 rp->tx_buffs[prod].mapping = mapping;
6718
6719 niu_set_txd(rp, prod, mapping, len, 0, 0);
6720
6721 prod = NEXT_TX(rp, prod);
6722 }
6723
6724 if (prod < rp->prod)
6725 rp->wrap_bit ^= TX_RING_KICK_WRAP;
6726 rp->prod = prod;
6727
6728 nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
6729
6730 if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
David S. Millerb4c21632008-07-15 03:48:19 -07006731 netif_tx_stop_queue(txq);
David S. Millera3138df2007-10-09 01:54:01 -07006732 if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
David S. Millerb4c21632008-07-15 03:48:19 -07006733 netif_tx_wake_queue(txq);
David S. Millera3138df2007-10-09 01:54:01 -07006734 }
6735
David S. Millera3138df2007-10-09 01:54:01 -07006736out:
6737 return NETDEV_TX_OK;
6738
6739out_drop:
6740 rp->tx_errors++;
6741 kfree_skb(skb);
6742 goto out;
6743}
6744
6745static int niu_change_mtu(struct net_device *dev, int new_mtu)
6746{
6747 struct niu *np = netdev_priv(dev);
6748 int err, orig_jumbo, new_jumbo;
6749
6750 if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
6751 return -EINVAL;
6752
6753 orig_jumbo = (dev->mtu > ETH_DATA_LEN);
6754 new_jumbo = (new_mtu > ETH_DATA_LEN);
6755
6756 dev->mtu = new_mtu;
6757
6758 if (!netif_running(dev) ||
6759 (orig_jumbo == new_jumbo))
6760 return 0;
6761
6762 niu_full_shutdown(np, dev);
6763
6764 niu_free_channels(np);
6765
6766 niu_enable_napi(np);
6767
6768 err = niu_alloc_channels(np);
6769 if (err)
6770 return err;
6771
6772 spin_lock_irq(&np->lock);
6773
6774 err = niu_init_hw(np);
6775 if (!err) {
6776 init_timer(&np->timer);
6777 np->timer.expires = jiffies + HZ;
6778 np->timer.data = (unsigned long) np;
6779 np->timer.function = niu_timer;
6780
6781 err = niu_enable_interrupts(np, 1);
6782 if (err)
6783 niu_stop_hw(np);
6784 }
6785
6786 spin_unlock_irq(&np->lock);
6787
6788 if (!err) {
David S. Millerb4c21632008-07-15 03:48:19 -07006789 netif_tx_start_all_queues(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006790 if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
6791 netif_carrier_on(dev);
6792
6793 add_timer(&np->timer);
6794 }
6795
6796 return err;
6797}
6798
6799static void niu_get_drvinfo(struct net_device *dev,
6800 struct ethtool_drvinfo *info)
6801{
6802 struct niu *np = netdev_priv(dev);
6803 struct niu_vpd *vpd = &np->vpd;
6804
6805 strcpy(info->driver, DRV_MODULE_NAME);
6806 strcpy(info->version, DRV_MODULE_VERSION);
6807 sprintf(info->fw_version, "%d.%d",
6808 vpd->fcode_major, vpd->fcode_minor);
6809 if (np->parent->plat_type != PLAT_TYPE_NIU)
6810 strcpy(info->bus_info, pci_name(np->pdev));
6811}
6812
6813static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6814{
6815 struct niu *np = netdev_priv(dev);
6816 struct niu_link_config *lp;
6817
6818 lp = &np->link_config;
6819
6820 memset(cmd, 0, sizeof(*cmd));
6821 cmd->phy_address = np->phy_addr;
6822 cmd->supported = lp->supported;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08006823 cmd->advertising = lp->active_advertising;
6824 cmd->autoneg = lp->active_autoneg;
David S. Millera3138df2007-10-09 01:54:01 -07006825 cmd->speed = lp->active_speed;
6826 cmd->duplex = lp->active_duplex;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08006827 cmd->port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP;
6828 cmd->transceiver = (np->flags & NIU_FLAGS_XCVR_SERDES) ?
6829 XCVR_EXTERNAL : XCVR_INTERNAL;
David S. Millera3138df2007-10-09 01:54:01 -07006830
6831 return 0;
6832}
6833
6834static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6835{
Constantin Baranov38bb045d2009-02-18 17:53:20 -08006836 struct niu *np = netdev_priv(dev);
6837 struct niu_link_config *lp = &np->link_config;
6838
6839 lp->advertising = cmd->advertising;
6840 lp->speed = cmd->speed;
6841 lp->duplex = cmd->duplex;
6842 lp->autoneg = cmd->autoneg;
6843 return niu_init_link(np);
David S. Millera3138df2007-10-09 01:54:01 -07006844}
6845
6846static u32 niu_get_msglevel(struct net_device *dev)
6847{
6848 struct niu *np = netdev_priv(dev);
6849 return np->msg_enable;
6850}
6851
6852static void niu_set_msglevel(struct net_device *dev, u32 value)
6853{
6854 struct niu *np = netdev_priv(dev);
6855 np->msg_enable = value;
6856}
6857
Constantin Baranov38bb045d2009-02-18 17:53:20 -08006858static int niu_nway_reset(struct net_device *dev)
6859{
6860 struct niu *np = netdev_priv(dev);
6861
6862 if (np->link_config.autoneg)
6863 return niu_init_link(np);
6864
6865 return 0;
6866}
6867
David S. Millera3138df2007-10-09 01:54:01 -07006868static int niu_get_eeprom_len(struct net_device *dev)
6869{
6870 struct niu *np = netdev_priv(dev);
6871
6872 return np->eeprom_len;
6873}
6874
6875static int niu_get_eeprom(struct net_device *dev,
6876 struct ethtool_eeprom *eeprom, u8 *data)
6877{
6878 struct niu *np = netdev_priv(dev);
6879 u32 offset, len, val;
6880
6881 offset = eeprom->offset;
6882 len = eeprom->len;
6883
6884 if (offset + len < offset)
6885 return -EINVAL;
6886 if (offset >= np->eeprom_len)
6887 return -EINVAL;
6888 if (offset + len > np->eeprom_len)
6889 len = eeprom->len = np->eeprom_len - offset;
6890
6891 if (offset & 3) {
6892 u32 b_offset, b_count;
6893
6894 b_offset = offset & 3;
6895 b_count = 4 - b_offset;
6896 if (b_count > len)
6897 b_count = len;
6898
6899 val = nr64(ESPC_NCR((offset - b_offset) / 4));
6900 memcpy(data, ((char *)&val) + b_offset, b_count);
6901 data += b_count;
6902 len -= b_count;
6903 offset += b_count;
6904 }
6905 while (len >= 4) {
6906 val = nr64(ESPC_NCR(offset / 4));
6907 memcpy(data, &val, 4);
6908 data += 4;
6909 len -= 4;
6910 offset += 4;
6911 }
6912 if (len) {
6913 val = nr64(ESPC_NCR(offset / 4));
6914 memcpy(data, &val, len);
6915 }
6916 return 0;
6917}
6918
Santwona Behera2d96cf82009-02-20 00:58:45 -08006919static void niu_ethflow_to_l3proto(int flow_type, u8 *pid)
6920{
6921 switch (flow_type) {
6922 case TCP_V4_FLOW:
6923 case TCP_V6_FLOW:
6924 *pid = IPPROTO_TCP;
6925 break;
6926 case UDP_V4_FLOW:
6927 case UDP_V6_FLOW:
6928 *pid = IPPROTO_UDP;
6929 break;
6930 case SCTP_V4_FLOW:
6931 case SCTP_V6_FLOW:
6932 *pid = IPPROTO_SCTP;
6933 break;
6934 case AH_V4_FLOW:
6935 case AH_V6_FLOW:
6936 *pid = IPPROTO_AH;
6937 break;
6938 case ESP_V4_FLOW:
6939 case ESP_V6_FLOW:
6940 *pid = IPPROTO_ESP;
6941 break;
6942 default:
6943 *pid = 0;
6944 break;
6945 }
6946}
6947
6948static int niu_class_to_ethflow(u64 class, int *flow_type)
6949{
6950 switch (class) {
6951 case CLASS_CODE_TCP_IPV4:
6952 *flow_type = TCP_V4_FLOW;
6953 break;
6954 case CLASS_CODE_UDP_IPV4:
6955 *flow_type = UDP_V4_FLOW;
6956 break;
6957 case CLASS_CODE_AH_ESP_IPV4:
6958 *flow_type = AH_V4_FLOW;
6959 break;
6960 case CLASS_CODE_SCTP_IPV4:
6961 *flow_type = SCTP_V4_FLOW;
6962 break;
6963 case CLASS_CODE_TCP_IPV6:
6964 *flow_type = TCP_V6_FLOW;
6965 break;
6966 case CLASS_CODE_UDP_IPV6:
6967 *flow_type = UDP_V6_FLOW;
6968 break;
6969 case CLASS_CODE_AH_ESP_IPV6:
6970 *flow_type = AH_V6_FLOW;
6971 break;
6972 case CLASS_CODE_SCTP_IPV6:
6973 *flow_type = SCTP_V6_FLOW;
6974 break;
6975 case CLASS_CODE_USER_PROG1:
6976 case CLASS_CODE_USER_PROG2:
6977 case CLASS_CODE_USER_PROG3:
6978 case CLASS_CODE_USER_PROG4:
6979 *flow_type = IP_USER_FLOW;
6980 break;
6981 default:
6982 return 0;
6983 }
6984
6985 return 1;
6986}
6987
Santwona Beherab4653e92008-07-02 03:49:11 -07006988static int niu_ethflow_to_class(int flow_type, u64 *class)
6989{
6990 switch (flow_type) {
6991 case TCP_V4_FLOW:
6992 *class = CLASS_CODE_TCP_IPV4;
6993 break;
6994 case UDP_V4_FLOW:
6995 *class = CLASS_CODE_UDP_IPV4;
6996 break;
Santwona Behera2d96cf82009-02-20 00:58:45 -08006997 case AH_V4_FLOW:
6998 case ESP_V4_FLOW:
Santwona Beherab4653e92008-07-02 03:49:11 -07006999 *class = CLASS_CODE_AH_ESP_IPV4;
7000 break;
7001 case SCTP_V4_FLOW:
7002 *class = CLASS_CODE_SCTP_IPV4;
7003 break;
7004 case TCP_V6_FLOW:
7005 *class = CLASS_CODE_TCP_IPV6;
7006 break;
7007 case UDP_V6_FLOW:
7008 *class = CLASS_CODE_UDP_IPV6;
7009 break;
Santwona Behera2d96cf82009-02-20 00:58:45 -08007010 case AH_V6_FLOW:
7011 case ESP_V6_FLOW:
Santwona Beherab4653e92008-07-02 03:49:11 -07007012 *class = CLASS_CODE_AH_ESP_IPV6;
7013 break;
7014 case SCTP_V6_FLOW:
7015 *class = CLASS_CODE_SCTP_IPV6;
7016 break;
7017 default:
Andreas Schwab38c080f2008-07-29 23:59:20 -07007018 return 0;
Santwona Beherab4653e92008-07-02 03:49:11 -07007019 }
7020
7021 return 1;
7022}
7023
7024static u64 niu_flowkey_to_ethflow(u64 flow_key)
7025{
7026 u64 ethflow = 0;
7027
Santwona Beherab4653e92008-07-02 03:49:11 -07007028 if (flow_key & FLOW_KEY_L2DA)
7029 ethflow |= RXH_L2DA;
7030 if (flow_key & FLOW_KEY_VLAN)
7031 ethflow |= RXH_VLAN;
7032 if (flow_key & FLOW_KEY_IPSA)
7033 ethflow |= RXH_IP_SRC;
7034 if (flow_key & FLOW_KEY_IPDA)
7035 ethflow |= RXH_IP_DST;
7036 if (flow_key & FLOW_KEY_PROTO)
7037 ethflow |= RXH_L3_PROTO;
7038 if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
7039 ethflow |= RXH_L4_B_0_1;
7040 if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
7041 ethflow |= RXH_L4_B_2_3;
7042
7043 return ethflow;
7044
7045}
7046
7047static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
7048{
7049 u64 key = 0;
7050
Santwona Beherab4653e92008-07-02 03:49:11 -07007051 if (ethflow & RXH_L2DA)
7052 key |= FLOW_KEY_L2DA;
7053 if (ethflow & RXH_VLAN)
7054 key |= FLOW_KEY_VLAN;
7055 if (ethflow & RXH_IP_SRC)
7056 key |= FLOW_KEY_IPSA;
7057 if (ethflow & RXH_IP_DST)
7058 key |= FLOW_KEY_IPDA;
7059 if (ethflow & RXH_L3_PROTO)
7060 key |= FLOW_KEY_PROTO;
7061 if (ethflow & RXH_L4_B_0_1)
7062 key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
7063 if (ethflow & RXH_L4_B_2_3)
7064 key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
7065
7066 *flow_key = key;
7067
7068 return 1;
7069
7070}
7071
Santwona Behera2d96cf82009-02-20 00:58:45 -08007072static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
Santwona Beherab4653e92008-07-02 03:49:11 -07007073{
Santwona Beherab4653e92008-07-02 03:49:11 -07007074 u64 class;
7075
Santwona Behera2d96cf82009-02-20 00:58:45 -08007076 nfc->data = 0;
Santwona Beherab4653e92008-07-02 03:49:11 -07007077
Santwona Behera2d96cf82009-02-20 00:58:45 -08007078 if (!niu_ethflow_to_class(nfc->flow_type, &class))
Santwona Beherab4653e92008-07-02 03:49:11 -07007079 return -EINVAL;
7080
7081 if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
7082 TCAM_KEY_DISC)
Santwona Behera2d96cf82009-02-20 00:58:45 -08007083 nfc->data = RXH_DISCARD;
Santwona Beherab4653e92008-07-02 03:49:11 -07007084 else
Santwona Behera2d96cf82009-02-20 00:58:45 -08007085 nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
Santwona Beherab4653e92008-07-02 03:49:11 -07007086 CLASS_CODE_USER_PROG1]);
7087 return 0;
7088}
7089
Santwona Behera2d96cf82009-02-20 00:58:45 -08007090static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp,
7091 struct ethtool_rx_flow_spec *fsp)
7092{
7093
7094 fsp->h_u.tcp_ip4_spec.ip4src = (tp->key[3] & TCAM_V4KEY3_SADDR) >>
7095 TCAM_V4KEY3_SADDR_SHIFT;
7096 fsp->h_u.tcp_ip4_spec.ip4dst = (tp->key[3] & TCAM_V4KEY3_DADDR) >>
7097 TCAM_V4KEY3_DADDR_SHIFT;
7098 fsp->m_u.tcp_ip4_spec.ip4src = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >>
7099 TCAM_V4KEY3_SADDR_SHIFT;
7100 fsp->m_u.tcp_ip4_spec.ip4dst = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >>
7101 TCAM_V4KEY3_DADDR_SHIFT;
7102
7103 fsp->h_u.tcp_ip4_spec.ip4src =
7104 cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4src);
7105 fsp->m_u.tcp_ip4_spec.ip4src =
7106 cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4src);
7107 fsp->h_u.tcp_ip4_spec.ip4dst =
7108 cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4dst);
7109 fsp->m_u.tcp_ip4_spec.ip4dst =
7110 cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4dst);
7111
7112 fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >>
7113 TCAM_V4KEY2_TOS_SHIFT;
7114 fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >>
7115 TCAM_V4KEY2_TOS_SHIFT;
7116
7117 switch (fsp->flow_type) {
7118 case TCP_V4_FLOW:
7119 case UDP_V4_FLOW:
7120 case SCTP_V4_FLOW:
7121 fsp->h_u.tcp_ip4_spec.psrc =
7122 ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7123 TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
7124 fsp->h_u.tcp_ip4_spec.pdst =
7125 ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7126 TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
7127 fsp->m_u.tcp_ip4_spec.psrc =
7128 ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7129 TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
7130 fsp->m_u.tcp_ip4_spec.pdst =
7131 ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7132 TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
7133
7134 fsp->h_u.tcp_ip4_spec.psrc =
7135 cpu_to_be16(fsp->h_u.tcp_ip4_spec.psrc);
7136 fsp->h_u.tcp_ip4_spec.pdst =
7137 cpu_to_be16(fsp->h_u.tcp_ip4_spec.pdst);
7138 fsp->m_u.tcp_ip4_spec.psrc =
7139 cpu_to_be16(fsp->m_u.tcp_ip4_spec.psrc);
7140 fsp->m_u.tcp_ip4_spec.pdst =
7141 cpu_to_be16(fsp->m_u.tcp_ip4_spec.pdst);
7142 break;
7143 case AH_V4_FLOW:
7144 case ESP_V4_FLOW:
7145 fsp->h_u.ah_ip4_spec.spi =
7146 (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7147 TCAM_V4KEY2_PORT_SPI_SHIFT;
7148 fsp->m_u.ah_ip4_spec.spi =
7149 (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7150 TCAM_V4KEY2_PORT_SPI_SHIFT;
7151
7152 fsp->h_u.ah_ip4_spec.spi =
7153 cpu_to_be32(fsp->h_u.ah_ip4_spec.spi);
7154 fsp->m_u.ah_ip4_spec.spi =
7155 cpu_to_be32(fsp->m_u.ah_ip4_spec.spi);
7156 break;
7157 case IP_USER_FLOW:
7158 fsp->h_u.usr_ip4_spec.l4_4_bytes =
7159 (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7160 TCAM_V4KEY2_PORT_SPI_SHIFT;
7161 fsp->m_u.usr_ip4_spec.l4_4_bytes =
7162 (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7163 TCAM_V4KEY2_PORT_SPI_SHIFT;
7164
7165 fsp->h_u.usr_ip4_spec.l4_4_bytes =
7166 cpu_to_be32(fsp->h_u.usr_ip4_spec.l4_4_bytes);
7167 fsp->m_u.usr_ip4_spec.l4_4_bytes =
7168 cpu_to_be32(fsp->m_u.usr_ip4_spec.l4_4_bytes);
7169
7170 fsp->h_u.usr_ip4_spec.proto =
7171 (tp->key[2] & TCAM_V4KEY2_PROTO) >>
7172 TCAM_V4KEY2_PROTO_SHIFT;
7173 fsp->m_u.usr_ip4_spec.proto =
7174 (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >>
7175 TCAM_V4KEY2_PROTO_SHIFT;
7176
7177 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
7178 break;
7179 default:
7180 break;
7181 }
7182}
7183
7184static int niu_get_ethtool_tcam_entry(struct niu *np,
7185 struct ethtool_rxnfc *nfc)
7186{
7187 struct niu_parent *parent = np->parent;
7188 struct niu_tcam_entry *tp;
7189 struct ethtool_rx_flow_spec *fsp = &nfc->fs;
7190 u16 idx;
7191 u64 class;
7192 int ret = 0;
7193
7194 idx = tcam_get_index(np, (u16)nfc->fs.location);
7195
7196 tp = &parent->tcam[idx];
7197 if (!tp->valid) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08007198 netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n",
7199 parent->index, (u16)nfc->fs.location, idx);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007200 return -EINVAL;
7201 }
7202
7203 /* fill the flow spec entry */
7204 class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
7205 TCAM_V4KEY0_CLASS_CODE_SHIFT;
7206 ret = niu_class_to_ethflow(class, &fsp->flow_type);
7207
7208 if (ret < 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08007209 netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n",
7210 parent->index);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007211 ret = -EINVAL;
7212 goto out;
7213 }
7214
7215 if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) {
7216 u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >>
7217 TCAM_V4KEY2_PROTO_SHIFT;
7218 if (proto == IPPROTO_ESP) {
7219 if (fsp->flow_type == AH_V4_FLOW)
7220 fsp->flow_type = ESP_V4_FLOW;
7221 else
7222 fsp->flow_type = ESP_V6_FLOW;
7223 }
7224 }
7225
7226 switch (fsp->flow_type) {
7227 case TCP_V4_FLOW:
7228 case UDP_V4_FLOW:
7229 case SCTP_V4_FLOW:
7230 case AH_V4_FLOW:
7231 case ESP_V4_FLOW:
7232 niu_get_ip4fs_from_tcam_key(tp, fsp);
7233 break;
7234 case TCP_V6_FLOW:
7235 case UDP_V6_FLOW:
7236 case SCTP_V6_FLOW:
7237 case AH_V6_FLOW:
7238 case ESP_V6_FLOW:
7239 /* Not yet implemented */
7240 ret = -EINVAL;
7241 break;
7242 case IP_USER_FLOW:
7243 niu_get_ip4fs_from_tcam_key(tp, fsp);
7244 break;
7245 default:
7246 ret = -EINVAL;
7247 break;
7248 }
7249
7250 if (ret < 0)
7251 goto out;
7252
7253 if (tp->assoc_data & TCAM_ASSOCDATA_DISC)
7254 fsp->ring_cookie = RX_CLS_FLOW_DISC;
7255 else
7256 fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >>
7257 TCAM_ASSOCDATA_OFFSET_SHIFT;
7258
7259 /* put the tcam size here */
7260 nfc->data = tcam_get_size(np);
7261out:
7262 return ret;
7263}
7264
7265static int niu_get_ethtool_tcam_all(struct niu *np,
7266 struct ethtool_rxnfc *nfc,
7267 u32 *rule_locs)
7268{
7269 struct niu_parent *parent = np->parent;
7270 struct niu_tcam_entry *tp;
7271 int i, idx, cnt;
Santwona Behera2d96cf82009-02-20 00:58:45 -08007272 unsigned long flags;
Ben Hutchingsee9c5cf2010-09-07 04:35:19 +00007273 int ret = 0;
Santwona Behera2d96cf82009-02-20 00:58:45 -08007274
7275 /* put the tcam size here */
7276 nfc->data = tcam_get_size(np);
7277
7278 niu_lock_parent(np, flags);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007279 for (cnt = 0, i = 0; i < nfc->data; i++) {
7280 idx = tcam_get_index(np, i);
7281 tp = &parent->tcam[idx];
7282 if (!tp->valid)
7283 continue;
Ben Hutchingsee9c5cf2010-09-07 04:35:19 +00007284 if (cnt == nfc->rule_cnt) {
7285 ret = -EMSGSIZE;
7286 break;
7287 }
Santwona Behera2d96cf82009-02-20 00:58:45 -08007288 rule_locs[cnt] = i;
7289 cnt++;
7290 }
7291 niu_unlock_parent(np, flags);
7292
Ben Hutchingsee9c5cf2010-09-07 04:35:19 +00007293 return ret;
Santwona Behera2d96cf82009-02-20 00:58:45 -08007294}
7295
7296static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
7297 void *rule_locs)
Santwona Beherab4653e92008-07-02 03:49:11 -07007298{
7299 struct niu *np = netdev_priv(dev);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007300 int ret = 0;
7301
7302 switch (cmd->cmd) {
7303 case ETHTOOL_GRXFH:
7304 ret = niu_get_hash_opts(np, cmd);
7305 break;
7306 case ETHTOOL_GRXRINGS:
7307 cmd->data = np->num_rx_rings;
7308 break;
7309 case ETHTOOL_GRXCLSRLCNT:
7310 cmd->rule_cnt = tcam_get_valid_entry_cnt(np);
7311 break;
7312 case ETHTOOL_GRXCLSRULE:
7313 ret = niu_get_ethtool_tcam_entry(np, cmd);
7314 break;
7315 case ETHTOOL_GRXCLSRLALL:
7316 ret = niu_get_ethtool_tcam_all(np, cmd, (u32 *)rule_locs);
7317 break;
7318 default:
7319 ret = -EINVAL;
7320 break;
7321 }
7322
7323 return ret;
7324}
7325
7326static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
7327{
Santwona Beherab4653e92008-07-02 03:49:11 -07007328 u64 class;
7329 u64 flow_key = 0;
7330 unsigned long flags;
7331
Santwona Behera2d96cf82009-02-20 00:58:45 -08007332 if (!niu_ethflow_to_class(nfc->flow_type, &class))
Santwona Beherab4653e92008-07-02 03:49:11 -07007333 return -EINVAL;
7334
7335 if (class < CLASS_CODE_USER_PROG1 ||
7336 class > CLASS_CODE_SCTP_IPV6)
7337 return -EINVAL;
7338
Santwona Behera2d96cf82009-02-20 00:58:45 -08007339 if (nfc->data & RXH_DISCARD) {
Santwona Beherab4653e92008-07-02 03:49:11 -07007340 niu_lock_parent(np, flags);
7341 flow_key = np->parent->tcam_key[class -
7342 CLASS_CODE_USER_PROG1];
7343 flow_key |= TCAM_KEY_DISC;
7344 nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
7345 np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
7346 niu_unlock_parent(np, flags);
7347 return 0;
7348 } else {
7349 /* Discard was set before, but is not set now */
7350 if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
7351 TCAM_KEY_DISC) {
7352 niu_lock_parent(np, flags);
7353 flow_key = np->parent->tcam_key[class -
7354 CLASS_CODE_USER_PROG1];
7355 flow_key &= ~TCAM_KEY_DISC;
7356 nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
7357 flow_key);
7358 np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
7359 flow_key;
7360 niu_unlock_parent(np, flags);
7361 }
7362 }
7363
Santwona Behera2d96cf82009-02-20 00:58:45 -08007364 if (!niu_ethflow_to_flowkey(nfc->data, &flow_key))
Santwona Beherab4653e92008-07-02 03:49:11 -07007365 return -EINVAL;
7366
7367 niu_lock_parent(np, flags);
7368 nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
7369 np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
7370 niu_unlock_parent(np, flags);
7371
7372 return 0;
7373}
7374
Santwona Behera2d96cf82009-02-20 00:58:45 -08007375static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp,
7376 struct niu_tcam_entry *tp,
7377 int l2_rdc_tab, u64 class)
7378{
7379 u8 pid = 0;
7380 u32 sip, dip, sipm, dipm, spi, spim;
7381 u16 sport, dport, spm, dpm;
7382
7383 sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src);
7384 sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src);
7385 dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst);
7386 dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst);
7387
7388 tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT;
7389 tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE;
7390 tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT;
7391 tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM;
7392
7393 tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT;
7394 tp->key[3] |= dip;
7395
7396 tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT;
7397 tp->key_mask[3] |= dipm;
7398
7399 tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos <<
7400 TCAM_V4KEY2_TOS_SHIFT);
7401 tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos <<
7402 TCAM_V4KEY2_TOS_SHIFT);
7403 switch (fsp->flow_type) {
7404 case TCP_V4_FLOW:
7405 case UDP_V4_FLOW:
7406 case SCTP_V4_FLOW:
7407 sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc);
7408 spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc);
7409 dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst);
7410 dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst);
7411
7412 tp->key[2] |= (((u64)sport << 16) | dport);
7413 tp->key_mask[2] |= (((u64)spm << 16) | dpm);
7414 niu_ethflow_to_l3proto(fsp->flow_type, &pid);
7415 break;
7416 case AH_V4_FLOW:
7417 case ESP_V4_FLOW:
7418 spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi);
7419 spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi);
7420
7421 tp->key[2] |= spi;
7422 tp->key_mask[2] |= spim;
7423 niu_ethflow_to_l3proto(fsp->flow_type, &pid);
7424 break;
7425 case IP_USER_FLOW:
7426 spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes);
7427 spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes);
7428
7429 tp->key[2] |= spi;
7430 tp->key_mask[2] |= spim;
7431 pid = fsp->h_u.usr_ip4_spec.proto;
7432 break;
7433 default:
7434 break;
7435 }
7436
7437 tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT);
7438 if (pid) {
7439 tp->key_mask[2] |= TCAM_V4KEY2_PROTO;
7440 }
7441}
7442
7443static int niu_add_ethtool_tcam_entry(struct niu *np,
7444 struct ethtool_rxnfc *nfc)
7445{
7446 struct niu_parent *parent = np->parent;
7447 struct niu_tcam_entry *tp;
7448 struct ethtool_rx_flow_spec *fsp = &nfc->fs;
7449 struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port];
7450 int l2_rdc_table = rdc_table->first_table_num;
7451 u16 idx;
7452 u64 class;
7453 unsigned long flags;
7454 int err, ret;
7455
7456 ret = 0;
7457
7458 idx = nfc->fs.location;
7459 if (idx >= tcam_get_size(np))
7460 return -EINVAL;
7461
7462 if (fsp->flow_type == IP_USER_FLOW) {
7463 int i;
7464 int add_usr_cls = 0;
Santwona Behera2d96cf82009-02-20 00:58:45 -08007465 struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec;
7466 struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec;
7467
Ben Hutchingse0de7c92010-09-14 09:13:08 +00007468 if (uspec->ip_ver != ETH_RX_NFC_IP4)
7469 return -EINVAL;
7470
Santwona Behera2d96cf82009-02-20 00:58:45 -08007471 niu_lock_parent(np, flags);
7472
7473 for (i = 0; i < NIU_L3_PROG_CLS; i++) {
7474 if (parent->l3_cls[i]) {
7475 if (uspec->proto == parent->l3_cls_pid[i]) {
7476 class = parent->l3_cls[i];
7477 parent->l3_cls_refcnt[i]++;
7478 add_usr_cls = 1;
7479 break;
7480 }
7481 } else {
7482 /* Program new user IP class */
7483 switch (i) {
7484 case 0:
7485 class = CLASS_CODE_USER_PROG1;
7486 break;
7487 case 1:
7488 class = CLASS_CODE_USER_PROG2;
7489 break;
7490 case 2:
7491 class = CLASS_CODE_USER_PROG3;
7492 break;
7493 case 3:
7494 class = CLASS_CODE_USER_PROG4;
7495 break;
7496 default:
7497 break;
7498 }
Ben Hutchingse0de7c92010-09-14 09:13:08 +00007499 ret = tcam_user_ip_class_set(np, class, 0,
Santwona Behera2d96cf82009-02-20 00:58:45 -08007500 uspec->proto,
7501 uspec->tos,
7502 umask->tos);
7503 if (ret)
7504 goto out;
7505
7506 ret = tcam_user_ip_class_enable(np, class, 1);
7507 if (ret)
7508 goto out;
7509 parent->l3_cls[i] = class;
7510 parent->l3_cls_pid[i] = uspec->proto;
7511 parent->l3_cls_refcnt[i]++;
7512 add_usr_cls = 1;
7513 break;
7514 }
7515 }
7516 if (!add_usr_cls) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08007517 netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n",
7518 parent->index, __func__, uspec->proto);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007519 ret = -EINVAL;
7520 goto out;
7521 }
7522 niu_unlock_parent(np, flags);
7523 } else {
7524 if (!niu_ethflow_to_class(fsp->flow_type, &class)) {
7525 return -EINVAL;
7526 }
7527 }
7528
7529 niu_lock_parent(np, flags);
7530
7531 idx = tcam_get_index(np, idx);
7532 tp = &parent->tcam[idx];
7533
7534 memset(tp, 0, sizeof(*tp));
7535
7536 /* fill in the tcam key and mask */
7537 switch (fsp->flow_type) {
7538 case TCP_V4_FLOW:
7539 case UDP_V4_FLOW:
7540 case SCTP_V4_FLOW:
7541 case AH_V4_FLOW:
7542 case ESP_V4_FLOW:
7543 niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
7544 break;
7545 case TCP_V6_FLOW:
7546 case UDP_V6_FLOW:
7547 case SCTP_V6_FLOW:
7548 case AH_V6_FLOW:
7549 case ESP_V6_FLOW:
7550 /* Not yet implemented */
Joe Perchesf10a1f22010-02-14 22:40:39 -08007551 netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n",
7552 parent->index, __func__, fsp->flow_type);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007553 ret = -EINVAL;
7554 goto out;
7555 case IP_USER_FLOW:
Ben Hutchingse0de7c92010-09-14 09:13:08 +00007556 niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007557 break;
7558 default:
Joe Perchesf10a1f22010-02-14 22:40:39 -08007559 netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n",
7560 parent->index, __func__, fsp->flow_type);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007561 ret = -EINVAL;
7562 goto out;
7563 }
7564
7565 /* fill in the assoc data */
7566 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
7567 tp->assoc_data = TCAM_ASSOCDATA_DISC;
7568 } else {
7569 if (fsp->ring_cookie >= np->num_rx_rings) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08007570 netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n",
7571 parent->index, __func__,
7572 (long long)fsp->ring_cookie);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007573 ret = -EINVAL;
7574 goto out;
7575 }
7576 tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
7577 (fsp->ring_cookie <<
7578 TCAM_ASSOCDATA_OFFSET_SHIFT));
7579 }
7580
7581 err = tcam_write(np, idx, tp->key, tp->key_mask);
7582 if (err) {
7583 ret = -EINVAL;
7584 goto out;
7585 }
7586 err = tcam_assoc_write(np, idx, tp->assoc_data);
7587 if (err) {
7588 ret = -EINVAL;
7589 goto out;
7590 }
7591
7592 /* validate the entry */
7593 tp->valid = 1;
7594 np->clas.tcam_valid_entries++;
7595out:
7596 niu_unlock_parent(np, flags);
7597
7598 return ret;
7599}
7600
7601static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc)
7602{
7603 struct niu_parent *parent = np->parent;
7604 struct niu_tcam_entry *tp;
7605 u16 idx;
7606 unsigned long flags;
7607 u64 class;
7608 int ret = 0;
7609
7610 if (loc >= tcam_get_size(np))
7611 return -EINVAL;
7612
7613 niu_lock_parent(np, flags);
7614
7615 idx = tcam_get_index(np, loc);
7616 tp = &parent->tcam[idx];
7617
7618 /* if the entry is of a user defined class, then update*/
7619 class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
7620 TCAM_V4KEY0_CLASS_CODE_SHIFT;
7621
7622 if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) {
7623 int i;
7624 for (i = 0; i < NIU_L3_PROG_CLS; i++) {
7625 if (parent->l3_cls[i] == class) {
7626 parent->l3_cls_refcnt[i]--;
7627 if (!parent->l3_cls_refcnt[i]) {
7628 /* disable class */
7629 ret = tcam_user_ip_class_enable(np,
7630 class,
7631 0);
7632 if (ret)
7633 goto out;
7634 parent->l3_cls[i] = 0;
7635 parent->l3_cls_pid[i] = 0;
7636 }
7637 break;
7638 }
7639 }
7640 if (i == NIU_L3_PROG_CLS) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08007641 netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n",
7642 parent->index, __func__,
7643 (unsigned long long)class);
Santwona Behera2d96cf82009-02-20 00:58:45 -08007644 ret = -EINVAL;
7645 goto out;
7646 }
7647 }
7648
7649 ret = tcam_flush(np, idx);
7650 if (ret)
7651 goto out;
7652
7653 /* invalidate the entry */
7654 tp->valid = 0;
7655 np->clas.tcam_valid_entries--;
7656out:
7657 niu_unlock_parent(np, flags);
7658
7659 return ret;
7660}
7661
7662static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
7663{
7664 struct niu *np = netdev_priv(dev);
7665 int ret = 0;
7666
7667 switch (cmd->cmd) {
7668 case ETHTOOL_SRXFH:
7669 ret = niu_set_hash_opts(np, cmd);
7670 break;
7671 case ETHTOOL_SRXCLSRLINS:
7672 ret = niu_add_ethtool_tcam_entry(np, cmd);
7673 break;
7674 case ETHTOOL_SRXCLSRLDEL:
7675 ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location);
7676 break;
7677 default:
7678 ret = -EINVAL;
7679 break;
7680 }
7681
7682 return ret;
7683}
7684
David S. Millera3138df2007-10-09 01:54:01 -07007685static const struct {
7686 const char string[ETH_GSTRING_LEN];
7687} niu_xmac_stat_keys[] = {
7688 { "tx_frames" },
7689 { "tx_bytes" },
7690 { "tx_fifo_errors" },
7691 { "tx_overflow_errors" },
7692 { "tx_max_pkt_size_errors" },
7693 { "tx_underflow_errors" },
7694 { "rx_local_faults" },
7695 { "rx_remote_faults" },
7696 { "rx_link_faults" },
7697 { "rx_align_errors" },
7698 { "rx_frags" },
7699 { "rx_mcasts" },
7700 { "rx_bcasts" },
7701 { "rx_hist_cnt1" },
7702 { "rx_hist_cnt2" },
7703 { "rx_hist_cnt3" },
7704 { "rx_hist_cnt4" },
7705 { "rx_hist_cnt5" },
7706 { "rx_hist_cnt6" },
7707 { "rx_hist_cnt7" },
7708 { "rx_octets" },
7709 { "rx_code_violations" },
7710 { "rx_len_errors" },
7711 { "rx_crc_errors" },
7712 { "rx_underflows" },
7713 { "rx_overflows" },
7714 { "pause_off_state" },
7715 { "pause_on_state" },
7716 { "pause_received" },
7717};
7718
7719#define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
7720
7721static const struct {
7722 const char string[ETH_GSTRING_LEN];
7723} niu_bmac_stat_keys[] = {
7724 { "tx_underflow_errors" },
7725 { "tx_max_pkt_size_errors" },
7726 { "tx_bytes" },
7727 { "tx_frames" },
7728 { "rx_overflows" },
7729 { "rx_frames" },
7730 { "rx_align_errors" },
7731 { "rx_crc_errors" },
7732 { "rx_len_errors" },
7733 { "pause_off_state" },
7734 { "pause_on_state" },
7735 { "pause_received" },
7736};
7737
7738#define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
7739
7740static const struct {
7741 const char string[ETH_GSTRING_LEN];
7742} niu_rxchan_stat_keys[] = {
7743 { "rx_channel" },
7744 { "rx_packets" },
7745 { "rx_bytes" },
7746 { "rx_dropped" },
7747 { "rx_errors" },
7748};
7749
7750#define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
7751
7752static const struct {
7753 const char string[ETH_GSTRING_LEN];
7754} niu_txchan_stat_keys[] = {
7755 { "tx_channel" },
7756 { "tx_packets" },
7757 { "tx_bytes" },
7758 { "tx_errors" },
7759};
7760
7761#define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
7762
7763static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
7764{
7765 struct niu *np = netdev_priv(dev);
7766 int i;
7767
7768 if (stringset != ETH_SS_STATS)
7769 return;
7770
7771 if (np->flags & NIU_FLAGS_XMAC) {
7772 memcpy(data, niu_xmac_stat_keys,
7773 sizeof(niu_xmac_stat_keys));
7774 data += sizeof(niu_xmac_stat_keys);
7775 } else {
7776 memcpy(data, niu_bmac_stat_keys,
7777 sizeof(niu_bmac_stat_keys));
7778 data += sizeof(niu_bmac_stat_keys);
7779 }
7780 for (i = 0; i < np->num_rx_rings; i++) {
7781 memcpy(data, niu_rxchan_stat_keys,
7782 sizeof(niu_rxchan_stat_keys));
7783 data += sizeof(niu_rxchan_stat_keys);
7784 }
7785 for (i = 0; i < np->num_tx_rings; i++) {
7786 memcpy(data, niu_txchan_stat_keys,
7787 sizeof(niu_txchan_stat_keys));
7788 data += sizeof(niu_txchan_stat_keys);
7789 }
7790}
7791
Ben Hutchings15f0a392009-10-01 11:58:24 +00007792static int niu_get_sset_count(struct net_device *dev, int stringset)
David S. Millera3138df2007-10-09 01:54:01 -07007793{
7794 struct niu *np = netdev_priv(dev);
7795
Ben Hutchings15f0a392009-10-01 11:58:24 +00007796 if (stringset != ETH_SS_STATS)
7797 return -EINVAL;
7798
Eric Dumazet807540b2010-09-23 05:40:09 +00007799 return (np->flags & NIU_FLAGS_XMAC ?
David S. Millera3138df2007-10-09 01:54:01 -07007800 NUM_XMAC_STAT_KEYS :
7801 NUM_BMAC_STAT_KEYS) +
7802 (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
Eric Dumazet807540b2010-09-23 05:40:09 +00007803 (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS);
David S. Millera3138df2007-10-09 01:54:01 -07007804}
7805
7806static void niu_get_ethtool_stats(struct net_device *dev,
7807 struct ethtool_stats *stats, u64 *data)
7808{
7809 struct niu *np = netdev_priv(dev);
7810 int i;
7811
7812 niu_sync_mac_stats(np);
7813 if (np->flags & NIU_FLAGS_XMAC) {
7814 memcpy(data, &np->mac_stats.xmac,
7815 sizeof(struct niu_xmac_stats));
7816 data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
7817 } else {
7818 memcpy(data, &np->mac_stats.bmac,
7819 sizeof(struct niu_bmac_stats));
7820 data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
7821 }
7822 for (i = 0; i < np->num_rx_rings; i++) {
7823 struct rx_ring_info *rp = &np->rx_rings[i];
7824
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08007825 niu_sync_rx_discard_stats(np, rp, 0);
7826
David S. Millera3138df2007-10-09 01:54:01 -07007827 data[0] = rp->rx_channel;
7828 data[1] = rp->rx_packets;
7829 data[2] = rp->rx_bytes;
7830 data[3] = rp->rx_dropped;
7831 data[4] = rp->rx_errors;
7832 data += 5;
7833 }
7834 for (i = 0; i < np->num_tx_rings; i++) {
7835 struct tx_ring_info *rp = &np->tx_rings[i];
7836
7837 data[0] = rp->tx_channel;
7838 data[1] = rp->tx_packets;
7839 data[2] = rp->tx_bytes;
7840 data[3] = rp->tx_errors;
7841 data += 4;
7842 }
7843}
7844
7845static u64 niu_led_state_save(struct niu *np)
7846{
7847 if (np->flags & NIU_FLAGS_XMAC)
7848 return nr64_mac(XMAC_CONFIG);
7849 else
7850 return nr64_mac(BMAC_XIF_CONFIG);
7851}
7852
7853static void niu_led_state_restore(struct niu *np, u64 val)
7854{
7855 if (np->flags & NIU_FLAGS_XMAC)
7856 nw64_mac(XMAC_CONFIG, val);
7857 else
7858 nw64_mac(BMAC_XIF_CONFIG, val);
7859}
7860
7861static void niu_force_led(struct niu *np, int on)
7862{
7863 u64 val, reg, bit;
7864
7865 if (np->flags & NIU_FLAGS_XMAC) {
7866 reg = XMAC_CONFIG;
7867 bit = XMAC_CONFIG_FORCE_LED_ON;
7868 } else {
7869 reg = BMAC_XIF_CONFIG;
7870 bit = BMAC_XIF_CONFIG_LINK_LED;
7871 }
7872
7873 val = nr64_mac(reg);
7874 if (on)
7875 val |= bit;
7876 else
7877 val &= ~bit;
7878 nw64_mac(reg, val);
7879}
7880
7881static int niu_phys_id(struct net_device *dev, u32 data)
7882{
7883 struct niu *np = netdev_priv(dev);
7884 u64 orig_led_state;
7885 int i;
7886
7887 if (!netif_running(dev))
7888 return -EAGAIN;
7889
7890 if (data == 0)
7891 data = 2;
7892
7893 orig_led_state = niu_led_state_save(np);
7894 for (i = 0; i < (data * 2); i++) {
7895 int on = ((i % 2) == 0);
7896
7897 niu_force_led(np, on);
7898
7899 if (msleep_interruptible(500))
7900 break;
7901 }
7902 niu_led_state_restore(np, orig_led_state);
7903
7904 return 0;
7905}
7906
David S. Miller3cfa8562010-04-22 15:48:17 -07007907static int niu_set_flags(struct net_device *dev, u32 data)
7908{
Ben Hutchings1437ce32010-06-30 02:44:32 +00007909 return ethtool_op_set_flags(dev, data, ETH_FLAG_RXHASH);
David S. Miller3cfa8562010-04-22 15:48:17 -07007910}
7911
David S. Millera3138df2007-10-09 01:54:01 -07007912static const struct ethtool_ops niu_ethtool_ops = {
7913 .get_drvinfo = niu_get_drvinfo,
7914 .get_link = ethtool_op_get_link,
7915 .get_msglevel = niu_get_msglevel,
7916 .set_msglevel = niu_set_msglevel,
Constantin Baranov38bb045d2009-02-18 17:53:20 -08007917 .nway_reset = niu_nway_reset,
David S. Millera3138df2007-10-09 01:54:01 -07007918 .get_eeprom_len = niu_get_eeprom_len,
7919 .get_eeprom = niu_get_eeprom,
7920 .get_settings = niu_get_settings,
7921 .set_settings = niu_set_settings,
7922 .get_strings = niu_get_strings,
Ben Hutchings15f0a392009-10-01 11:58:24 +00007923 .get_sset_count = niu_get_sset_count,
David S. Millera3138df2007-10-09 01:54:01 -07007924 .get_ethtool_stats = niu_get_ethtool_stats,
7925 .phys_id = niu_phys_id,
Santwona Behera2d96cf82009-02-20 00:58:45 -08007926 .get_rxnfc = niu_get_nfc,
7927 .set_rxnfc = niu_set_nfc,
David S. Miller3cfa8562010-04-22 15:48:17 -07007928 .set_flags = niu_set_flags,
7929 .get_flags = ethtool_op_get_flags,
David S. Millera3138df2007-10-09 01:54:01 -07007930};
7931
7932static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
7933 int ldg, int ldn)
7934{
7935 if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
7936 return -EINVAL;
7937 if (ldn < 0 || ldn > LDN_MAX)
7938 return -EINVAL;
7939
7940 parent->ldg_map[ldn] = ldg;
7941
7942 if (np->parent->plat_type == PLAT_TYPE_NIU) {
7943 /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
7944 * the firmware, and we're not supposed to change them.
7945 * Validate the mapping, because if it's wrong we probably
7946 * won't get any interrupts and that's painful to debug.
7947 */
7948 if (nr64(LDG_NUM(ldn)) != ldg) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08007949 dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n",
David S. Millera3138df2007-10-09 01:54:01 -07007950 np->port, ldn, ldg,
7951 (unsigned long long) nr64(LDG_NUM(ldn)));
7952 return -EINVAL;
7953 }
7954 } else
7955 nw64(LDG_NUM(ldn), ldg);
7956
7957 return 0;
7958}
7959
7960static int niu_set_ldg_timer_res(struct niu *np, int res)
7961{
7962 if (res < 0 || res > LDG_TIMER_RES_VAL)
7963 return -EINVAL;
7964
7965
7966 nw64(LDG_TIMER_RES, res);
7967
7968 return 0;
7969}
7970
7971static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
7972{
7973 if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
7974 (func < 0 || func > 3) ||
7975 (vector < 0 || vector > 0x1f))
7976 return -EINVAL;
7977
7978 nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
7979
7980 return 0;
7981}
7982
7983static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
7984{
7985 u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
7986 (addr << ESPC_PIO_STAT_ADDR_SHIFT));
7987 int limit;
7988
7989 if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
7990 return -EINVAL;
7991
7992 frame = frame_base;
7993 nw64(ESPC_PIO_STAT, frame);
7994 limit = 64;
7995 do {
7996 udelay(5);
7997 frame = nr64(ESPC_PIO_STAT);
7998 if (frame & ESPC_PIO_STAT_READ_END)
7999 break;
8000 } while (limit--);
8001 if (!(frame & ESPC_PIO_STAT_READ_END)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008002 dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
David S. Millera3138df2007-10-09 01:54:01 -07008003 (unsigned long long) frame);
8004 return -ENODEV;
8005 }
8006
8007 frame = frame_base;
8008 nw64(ESPC_PIO_STAT, frame);
8009 limit = 64;
8010 do {
8011 udelay(5);
8012 frame = nr64(ESPC_PIO_STAT);
8013 if (frame & ESPC_PIO_STAT_READ_END)
8014 break;
8015 } while (limit--);
8016 if (!(frame & ESPC_PIO_STAT_READ_END)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008017 dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
David S. Millera3138df2007-10-09 01:54:01 -07008018 (unsigned long long) frame);
8019 return -ENODEV;
8020 }
8021
8022 frame = nr64(ESPC_PIO_STAT);
8023 return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
8024}
8025
8026static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
8027{
8028 int err = niu_pci_eeprom_read(np, off);
8029 u16 val;
8030
8031 if (err < 0)
8032 return err;
8033 val = (err << 8);
8034 err = niu_pci_eeprom_read(np, off + 1);
8035 if (err < 0)
8036 return err;
8037 val |= (err & 0xff);
8038
8039 return val;
8040}
8041
8042static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
8043{
8044 int err = niu_pci_eeprom_read(np, off);
8045 u16 val;
8046
8047 if (err < 0)
8048 return err;
8049
8050 val = (err & 0xff);
8051 err = niu_pci_eeprom_read(np, off + 1);
8052 if (err < 0)
8053 return err;
8054
8055 val |= (err & 0xff) << 8;
8056
8057 return val;
8058}
8059
8060static int __devinit niu_pci_vpd_get_propname(struct niu *np,
8061 u32 off,
8062 char *namebuf,
8063 int namebuf_len)
8064{
8065 int i;
8066
8067 for (i = 0; i < namebuf_len; i++) {
8068 int err = niu_pci_eeprom_read(np, off + i);
8069 if (err < 0)
8070 return err;
8071 *namebuf++ = err;
8072 if (!err)
8073 break;
8074 }
8075 if (i >= namebuf_len)
8076 return -EINVAL;
8077
8078 return i + 1;
8079}
8080
8081static void __devinit niu_vpd_parse_version(struct niu *np)
8082{
8083 struct niu_vpd *vpd = &np->vpd;
8084 int len = strlen(vpd->version) + 1;
8085 const char *s = vpd->version;
8086 int i;
8087
8088 for (i = 0; i < len - 5; i++) {
Joe Perches9ea2bda2009-11-09 18:05:45 +00008089 if (!strncmp(s + i, "FCode ", 6))
David S. Millera3138df2007-10-09 01:54:01 -07008090 break;
8091 }
8092 if (i >= len - 5)
8093 return;
8094
8095 s += i + 5;
8096 sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
8097
Joe Perchesf10a1f22010-02-14 22:40:39 -08008098 netif_printk(np, probe, KERN_DEBUG, np->dev,
8099 "VPD_SCAN: FCODE major(%d) minor(%d)\n",
8100 vpd->fcode_major, vpd->fcode_minor);
David S. Millera3138df2007-10-09 01:54:01 -07008101 if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
8102 (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
8103 vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
8104 np->flags |= NIU_FLAGS_VPD_VALID;
8105}
8106
8107/* ESPC_PIO_EN_ENABLE must be set */
8108static int __devinit niu_pci_vpd_scan_props(struct niu *np,
8109 u32 start, u32 end)
8110{
8111 unsigned int found_mask = 0;
8112#define FOUND_MASK_MODEL 0x00000001
8113#define FOUND_MASK_BMODEL 0x00000002
8114#define FOUND_MASK_VERS 0x00000004
8115#define FOUND_MASK_MAC 0x00000008
8116#define FOUND_MASK_NMAC 0x00000010
8117#define FOUND_MASK_PHY 0x00000020
8118#define FOUND_MASK_ALL 0x0000003f
8119
Joe Perchesf10a1f22010-02-14 22:40:39 -08008120 netif_printk(np, probe, KERN_DEBUG, np->dev,
8121 "VPD_SCAN: start[%x] end[%x]\n", start, end);
David S. Millera3138df2007-10-09 01:54:01 -07008122 while (start < end) {
8123 int len, err, instance, type, prop_len;
8124 char namebuf[64];
8125 u8 *prop_buf;
8126 int max_len;
8127
8128 if (found_mask == FOUND_MASK_ALL) {
8129 niu_vpd_parse_version(np);
8130 return 1;
8131 }
8132
8133 err = niu_pci_eeprom_read(np, start + 2);
8134 if (err < 0)
8135 return err;
8136 len = err;
8137 start += 3;
8138
8139 instance = niu_pci_eeprom_read(np, start);
8140 type = niu_pci_eeprom_read(np, start + 3);
8141 prop_len = niu_pci_eeprom_read(np, start + 4);
8142 err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
8143 if (err < 0)
8144 return err;
8145
8146 prop_buf = NULL;
8147 max_len = 0;
8148 if (!strcmp(namebuf, "model")) {
8149 prop_buf = np->vpd.model;
8150 max_len = NIU_VPD_MODEL_MAX;
8151 found_mask |= FOUND_MASK_MODEL;
8152 } else if (!strcmp(namebuf, "board-model")) {
8153 prop_buf = np->vpd.board_model;
8154 max_len = NIU_VPD_BD_MODEL_MAX;
8155 found_mask |= FOUND_MASK_BMODEL;
8156 } else if (!strcmp(namebuf, "version")) {
8157 prop_buf = np->vpd.version;
8158 max_len = NIU_VPD_VERSION_MAX;
8159 found_mask |= FOUND_MASK_VERS;
8160 } else if (!strcmp(namebuf, "local-mac-address")) {
8161 prop_buf = np->vpd.local_mac;
8162 max_len = ETH_ALEN;
8163 found_mask |= FOUND_MASK_MAC;
8164 } else if (!strcmp(namebuf, "num-mac-addresses")) {
8165 prop_buf = &np->vpd.mac_num;
8166 max_len = 1;
8167 found_mask |= FOUND_MASK_NMAC;
8168 } else if (!strcmp(namebuf, "phy-type")) {
8169 prop_buf = np->vpd.phy_type;
8170 max_len = NIU_VPD_PHY_TYPE_MAX;
8171 found_mask |= FOUND_MASK_PHY;
8172 }
8173
8174 if (max_len && prop_len > max_len) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008175 dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len);
David S. Millera3138df2007-10-09 01:54:01 -07008176 return -EINVAL;
8177 }
8178
8179 if (prop_buf) {
8180 u32 off = start + 5 + err;
8181 int i;
8182
Joe Perchesf10a1f22010-02-14 22:40:39 -08008183 netif_printk(np, probe, KERN_DEBUG, np->dev,
8184 "VPD_SCAN: Reading in property [%s] len[%d]\n",
8185 namebuf, prop_len);
David S. Millera3138df2007-10-09 01:54:01 -07008186 for (i = 0; i < prop_len; i++)
8187 *prop_buf++ = niu_pci_eeprom_read(np, off + i);
8188 }
8189
8190 start += len;
8191 }
8192
8193 return 0;
8194}
8195
8196/* ESPC_PIO_EN_ENABLE must be set */
8197static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
8198{
8199 u32 offset;
8200 int err;
8201
8202 err = niu_pci_eeprom_read16_swp(np, start + 1);
8203 if (err < 0)
8204 return;
8205
8206 offset = err + 3;
8207
8208 while (start + offset < ESPC_EEPROM_SIZE) {
8209 u32 here = start + offset;
8210 u32 end;
8211
8212 err = niu_pci_eeprom_read(np, here);
8213 if (err != 0x90)
8214 return;
8215
8216 err = niu_pci_eeprom_read16_swp(np, here + 1);
8217 if (err < 0)
8218 return;
8219
8220 here = start + offset + 3;
8221 end = start + offset + err;
8222
8223 offset += err;
8224
8225 err = niu_pci_vpd_scan_props(np, here, end);
8226 if (err < 0 || err == 1)
8227 return;
8228 }
8229}
8230
8231/* ESPC_PIO_EN_ENABLE must be set */
8232static u32 __devinit niu_pci_vpd_offset(struct niu *np)
8233{
8234 u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
8235 int err;
8236
8237 while (start < end) {
8238 ret = start;
8239
8240 /* ROM header signature? */
8241 err = niu_pci_eeprom_read16(np, start + 0);
8242 if (err != 0x55aa)
8243 return 0;
8244
8245 /* Apply offset to PCI data structure. */
8246 err = niu_pci_eeprom_read16(np, start + 23);
8247 if (err < 0)
8248 return 0;
8249 start += err;
8250
8251 /* Check for "PCIR" signature. */
8252 err = niu_pci_eeprom_read16(np, start + 0);
8253 if (err != 0x5043)
8254 return 0;
8255 err = niu_pci_eeprom_read16(np, start + 2);
8256 if (err != 0x4952)
8257 return 0;
8258
8259 /* Check for OBP image type. */
8260 err = niu_pci_eeprom_read(np, start + 20);
8261 if (err < 0)
8262 return 0;
8263 if (err != 0x01) {
8264 err = niu_pci_eeprom_read(np, ret + 2);
8265 if (err < 0)
8266 return 0;
8267
8268 start = ret + (err * 512);
8269 continue;
8270 }
8271
8272 err = niu_pci_eeprom_read16_swp(np, start + 8);
8273 if (err < 0)
8274 return err;
8275 ret += err;
8276
8277 err = niu_pci_eeprom_read(np, ret + 0);
8278 if (err != 0x82)
8279 return 0;
8280
8281 return ret;
8282 }
8283
8284 return 0;
8285}
8286
8287static int __devinit niu_phy_type_prop_decode(struct niu *np,
8288 const char *phy_prop)
8289{
8290 if (!strcmp(phy_prop, "mif")) {
8291 /* 1G copper, MII */
8292 np->flags &= ~(NIU_FLAGS_FIBER |
8293 NIU_FLAGS_10G);
8294 np->mac_xcvr = MAC_XCVR_MII;
8295 } else if (!strcmp(phy_prop, "xgf")) {
8296 /* 10G fiber, XPCS */
8297 np->flags |= (NIU_FLAGS_10G |
8298 NIU_FLAGS_FIBER);
8299 np->mac_xcvr = MAC_XCVR_XPCS;
8300 } else if (!strcmp(phy_prop, "pcs")) {
8301 /* 1G fiber, PCS */
8302 np->flags &= ~NIU_FLAGS_10G;
8303 np->flags |= NIU_FLAGS_FIBER;
8304 np->mac_xcvr = MAC_XCVR_PCS;
8305 } else if (!strcmp(phy_prop, "xgc")) {
8306 /* 10G copper, XPCS */
8307 np->flags |= NIU_FLAGS_10G;
8308 np->flags &= ~NIU_FLAGS_FIBER;
8309 np->mac_xcvr = MAC_XCVR_XPCS;
Santwona Beherae3e081e2008-11-14 14:44:08 -08008310 } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
8311 /* 10G Serdes or 1G Serdes, default to 10G */
8312 np->flags |= NIU_FLAGS_10G;
8313 np->flags &= ~NIU_FLAGS_FIBER;
8314 np->flags |= NIU_FLAGS_XCVR_SERDES;
8315 np->mac_xcvr = MAC_XCVR_XPCS;
David S. Millera3138df2007-10-09 01:54:01 -07008316 } else {
8317 return -EINVAL;
8318 }
8319 return 0;
8320}
8321
Matheos Worku7f7c4072008-04-24 21:02:37 -07008322static int niu_pci_vpd_get_nports(struct niu *np)
8323{
8324 int ports = 0;
8325
Matheos Workuf9af8572008-05-12 03:10:59 -07008326 if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
8327 (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
8328 (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
8329 (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
8330 (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
Matheos Worku7f7c4072008-04-24 21:02:37 -07008331 ports = 4;
Matheos Workuf9af8572008-05-12 03:10:59 -07008332 } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
8333 (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
8334 (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
8335 (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
Matheos Worku7f7c4072008-04-24 21:02:37 -07008336 ports = 2;
8337 }
8338
8339 return ports;
8340}
8341
David S. Millera3138df2007-10-09 01:54:01 -07008342static void __devinit niu_pci_vpd_validate(struct niu *np)
8343{
8344 struct net_device *dev = np->dev;
8345 struct niu_vpd *vpd = &np->vpd;
8346 u8 val8;
8347
8348 if (!is_valid_ether_addr(&vpd->local_mac[0])) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008349 dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n");
David S. Millera3138df2007-10-09 01:54:01 -07008350
8351 np->flags &= ~NIU_FLAGS_VPD_VALID;
8352 return;
8353 }
8354
Matheos Workuf9af8572008-05-12 03:10:59 -07008355 if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
8356 !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008357 np->flags |= NIU_FLAGS_10G;
8358 np->flags &= ~NIU_FLAGS_FIBER;
8359 np->flags |= NIU_FLAGS_XCVR_SERDES;
8360 np->mac_xcvr = MAC_XCVR_PCS;
8361 if (np->port > 1) {
8362 np->flags |= NIU_FLAGS_FIBER;
8363 np->flags &= ~NIU_FLAGS_10G;
8364 }
8365 if (np->flags & NIU_FLAGS_10G)
Joe Perchesf10a1f22010-02-14 22:40:39 -08008366 np->mac_xcvr = MAC_XCVR_XPCS;
Matheos Workuf9af8572008-05-12 03:10:59 -07008367 } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
Matheos Workua5d6ab52008-04-24 21:09:20 -07008368 np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
8369 NIU_FLAGS_HOTPLUG_PHY);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008370 } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008371 dev_err(np->device, "Illegal phy string [%s]\n",
David S. Millera3138df2007-10-09 01:54:01 -07008372 np->vpd.phy_type);
Joe Perchesf10a1f22010-02-14 22:40:39 -08008373 dev_err(np->device, "Falling back to SPROM\n");
David S. Millera3138df2007-10-09 01:54:01 -07008374 np->flags &= ~NIU_FLAGS_VPD_VALID;
8375 return;
8376 }
8377
8378 memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
8379
8380 val8 = dev->perm_addr[5];
8381 dev->perm_addr[5] += np->port;
8382 if (dev->perm_addr[5] < val8)
8383 dev->perm_addr[4]++;
8384
8385 memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
8386}
8387
8388static int __devinit niu_pci_probe_sprom(struct niu *np)
8389{
8390 struct net_device *dev = np->dev;
8391 int len, i;
8392 u64 val, sum;
8393 u8 val8;
8394
8395 val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
8396 val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
8397 len = val / 4;
8398
8399 np->eeprom_len = len;
8400
Joe Perchesf10a1f22010-02-14 22:40:39 -08008401 netif_printk(np, probe, KERN_DEBUG, np->dev,
8402 "SPROM: Image size %llu\n", (unsigned long long)val);
David S. Millera3138df2007-10-09 01:54:01 -07008403
8404 sum = 0;
8405 for (i = 0; i < len; i++) {
8406 val = nr64(ESPC_NCR(i));
8407 sum += (val >> 0) & 0xff;
8408 sum += (val >> 8) & 0xff;
8409 sum += (val >> 16) & 0xff;
8410 sum += (val >> 24) & 0xff;
8411 }
Joe Perchesf10a1f22010-02-14 22:40:39 -08008412 netif_printk(np, probe, KERN_DEBUG, np->dev,
8413 "SPROM: Checksum %x\n", (int)(sum & 0xff));
David S. Millera3138df2007-10-09 01:54:01 -07008414 if ((sum & 0xff) != 0xab) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008415 dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff));
David S. Millera3138df2007-10-09 01:54:01 -07008416 return -EINVAL;
8417 }
8418
8419 val = nr64(ESPC_PHY_TYPE);
8420 switch (np->port) {
8421 case 0:
Al Viroa9d41192007-10-15 01:42:31 -07008422 val8 = (val & ESPC_PHY_TYPE_PORT0) >>
David S. Millera3138df2007-10-09 01:54:01 -07008423 ESPC_PHY_TYPE_PORT0_SHIFT;
8424 break;
8425 case 1:
Al Viroa9d41192007-10-15 01:42:31 -07008426 val8 = (val & ESPC_PHY_TYPE_PORT1) >>
David S. Millera3138df2007-10-09 01:54:01 -07008427 ESPC_PHY_TYPE_PORT1_SHIFT;
8428 break;
8429 case 2:
Al Viroa9d41192007-10-15 01:42:31 -07008430 val8 = (val & ESPC_PHY_TYPE_PORT2) >>
David S. Millera3138df2007-10-09 01:54:01 -07008431 ESPC_PHY_TYPE_PORT2_SHIFT;
8432 break;
8433 case 3:
Al Viroa9d41192007-10-15 01:42:31 -07008434 val8 = (val & ESPC_PHY_TYPE_PORT3) >>
David S. Millera3138df2007-10-09 01:54:01 -07008435 ESPC_PHY_TYPE_PORT3_SHIFT;
8436 break;
8437 default:
Joe Perchesf10a1f22010-02-14 22:40:39 -08008438 dev_err(np->device, "Bogus port number %u\n",
David S. Millera3138df2007-10-09 01:54:01 -07008439 np->port);
8440 return -EINVAL;
8441 }
Joe Perchesf10a1f22010-02-14 22:40:39 -08008442 netif_printk(np, probe, KERN_DEBUG, np->dev,
8443 "SPROM: PHY type %x\n", val8);
David S. Millera3138df2007-10-09 01:54:01 -07008444
Al Viroa9d41192007-10-15 01:42:31 -07008445 switch (val8) {
David S. Millera3138df2007-10-09 01:54:01 -07008446 case ESPC_PHY_TYPE_1G_COPPER:
8447 /* 1G copper, MII */
8448 np->flags &= ~(NIU_FLAGS_FIBER |
8449 NIU_FLAGS_10G);
8450 np->mac_xcvr = MAC_XCVR_MII;
8451 break;
8452
8453 case ESPC_PHY_TYPE_1G_FIBER:
8454 /* 1G fiber, PCS */
8455 np->flags &= ~NIU_FLAGS_10G;
8456 np->flags |= NIU_FLAGS_FIBER;
8457 np->mac_xcvr = MAC_XCVR_PCS;
8458 break;
8459
8460 case ESPC_PHY_TYPE_10G_COPPER:
8461 /* 10G copper, XPCS */
8462 np->flags |= NIU_FLAGS_10G;
8463 np->flags &= ~NIU_FLAGS_FIBER;
8464 np->mac_xcvr = MAC_XCVR_XPCS;
8465 break;
8466
8467 case ESPC_PHY_TYPE_10G_FIBER:
8468 /* 10G fiber, XPCS */
8469 np->flags |= (NIU_FLAGS_10G |
8470 NIU_FLAGS_FIBER);
8471 np->mac_xcvr = MAC_XCVR_XPCS;
8472 break;
8473
8474 default:
Joe Perchesf10a1f22010-02-14 22:40:39 -08008475 dev_err(np->device, "Bogus SPROM phy type %u\n", val8);
David S. Millera3138df2007-10-09 01:54:01 -07008476 return -EINVAL;
8477 }
8478
8479 val = nr64(ESPC_MAC_ADDR0);
Joe Perchesf10a1f22010-02-14 22:40:39 -08008480 netif_printk(np, probe, KERN_DEBUG, np->dev,
8481 "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val);
David S. Millera3138df2007-10-09 01:54:01 -07008482 dev->perm_addr[0] = (val >> 0) & 0xff;
8483 dev->perm_addr[1] = (val >> 8) & 0xff;
8484 dev->perm_addr[2] = (val >> 16) & 0xff;
8485 dev->perm_addr[3] = (val >> 24) & 0xff;
8486
8487 val = nr64(ESPC_MAC_ADDR1);
Joe Perchesf10a1f22010-02-14 22:40:39 -08008488 netif_printk(np, probe, KERN_DEBUG, np->dev,
8489 "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val);
David S. Millera3138df2007-10-09 01:54:01 -07008490 dev->perm_addr[4] = (val >> 0) & 0xff;
8491 dev->perm_addr[5] = (val >> 8) & 0xff;
8492
8493 if (!is_valid_ether_addr(&dev->perm_addr[0])) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008494 dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n",
8495 dev->perm_addr);
David S. Millera3138df2007-10-09 01:54:01 -07008496 return -EINVAL;
8497 }
8498
8499 val8 = dev->perm_addr[5];
8500 dev->perm_addr[5] += np->port;
8501 if (dev->perm_addr[5] < val8)
8502 dev->perm_addr[4]++;
8503
8504 memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
8505
8506 val = nr64(ESPC_MOD_STR_LEN);
Joe Perchesf10a1f22010-02-14 22:40:39 -08008507 netif_printk(np, probe, KERN_DEBUG, np->dev,
8508 "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val);
David S. Millere6a5fdf2007-10-15 01:36:24 -07008509 if (val >= 8 * 4)
David S. Millera3138df2007-10-09 01:54:01 -07008510 return -EINVAL;
8511
8512 for (i = 0; i < val; i += 4) {
8513 u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
8514
8515 np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
8516 np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
8517 np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
8518 np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
8519 }
8520 np->vpd.model[val] = '\0';
8521
8522 val = nr64(ESPC_BD_MOD_STR_LEN);
Joe Perchesf10a1f22010-02-14 22:40:39 -08008523 netif_printk(np, probe, KERN_DEBUG, np->dev,
8524 "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val);
David S. Millere6a5fdf2007-10-15 01:36:24 -07008525 if (val >= 4 * 4)
David S. Millera3138df2007-10-09 01:54:01 -07008526 return -EINVAL;
8527
8528 for (i = 0; i < val; i += 4) {
8529 u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
8530
8531 np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
8532 np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
8533 np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
8534 np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
8535 }
8536 np->vpd.board_model[val] = '\0';
8537
8538 np->vpd.mac_num =
8539 nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
Joe Perchesf10a1f22010-02-14 22:40:39 -08008540 netif_printk(np, probe, KERN_DEBUG, np->dev,
8541 "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num);
David S. Millera3138df2007-10-09 01:54:01 -07008542
8543 return 0;
8544}
8545
8546static int __devinit niu_get_and_validate_port(struct niu *np)
8547{
8548 struct niu_parent *parent = np->parent;
8549
8550 if (np->port <= 1)
8551 np->flags |= NIU_FLAGS_XMAC;
8552
8553 if (!parent->num_ports) {
8554 if (parent->plat_type == PLAT_TYPE_NIU) {
8555 parent->num_ports = 2;
8556 } else {
Matheos Worku7f7c4072008-04-24 21:02:37 -07008557 parent->num_ports = niu_pci_vpd_get_nports(np);
8558 if (!parent->num_ports) {
8559 /* Fall back to SPROM as last resort.
8560 * This will fail on most cards.
8561 */
8562 parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
8563 ESPC_NUM_PORTS_MACS_VAL;
David S. Millera3138df2007-10-09 01:54:01 -07008564
David S. Millerbe0c0072008-05-04 01:34:31 -07008565 /* All of the current probing methods fail on
8566 * Maramba on-board parts.
8567 */
Matheos Worku7f7c4072008-04-24 21:02:37 -07008568 if (!parent->num_ports)
David S. Millerbe0c0072008-05-04 01:34:31 -07008569 parent->num_ports = 4;
Matheos Worku7f7c4072008-04-24 21:02:37 -07008570 }
David S. Millera3138df2007-10-09 01:54:01 -07008571 }
8572 }
8573
David S. Millera3138df2007-10-09 01:54:01 -07008574 if (np->port >= parent->num_ports)
8575 return -ENODEV;
8576
8577 return 0;
8578}
8579
8580static int __devinit phy_record(struct niu_parent *parent,
8581 struct phy_probe_info *p,
8582 int dev_id_1, int dev_id_2, u8 phy_port,
8583 int type)
8584{
8585 u32 id = (dev_id_1 << 16) | dev_id_2;
8586 u8 idx;
8587
8588 if (dev_id_1 < 0 || dev_id_2 < 0)
8589 return 0;
8590 if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08008591 if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
Matheos Workua5d6ab52008-04-24 21:09:20 -07008592 ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
8593 ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
David S. Millera3138df2007-10-09 01:54:01 -07008594 return 0;
8595 } else {
8596 if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
8597 return 0;
8598 }
8599
8600 pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
8601 parent->index, id,
Joe Perchesf10a1f22010-02-14 22:40:39 -08008602 type == PHY_TYPE_PMA_PMD ? "PMA/PMD" :
8603 type == PHY_TYPE_PCS ? "PCS" : "MII",
David S. Millera3138df2007-10-09 01:54:01 -07008604 phy_port);
8605
8606 if (p->cur[type] >= NIU_MAX_PORTS) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008607 pr_err("Too many PHY ports\n");
David S. Millera3138df2007-10-09 01:54:01 -07008608 return -EINVAL;
8609 }
8610 idx = p->cur[type];
8611 p->phy_id[type][idx] = id;
8612 p->phy_port[type][idx] = phy_port;
8613 p->cur[type] = idx + 1;
8614 return 0;
8615}
8616
8617static int __devinit port_has_10g(struct phy_probe_info *p, int port)
8618{
8619 int i;
8620
8621 for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
8622 if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
8623 return 1;
8624 }
8625 for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
8626 if (p->phy_port[PHY_TYPE_PCS][i] == port)
8627 return 1;
8628 }
8629
8630 return 0;
8631}
8632
8633static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
8634{
8635 int port, cnt;
8636
8637 cnt = 0;
8638 *lowest = 32;
8639 for (port = 8; port < 32; port++) {
8640 if (port_has_10g(p, port)) {
8641 if (!cnt)
8642 *lowest = port;
8643 cnt++;
8644 }
8645 }
8646
8647 return cnt;
8648}
8649
8650static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
8651{
8652 *lowest = 32;
8653 if (p->cur[PHY_TYPE_MII])
8654 *lowest = p->phy_port[PHY_TYPE_MII][0];
8655
8656 return p->cur[PHY_TYPE_MII];
8657}
8658
8659static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
8660{
8661 int num_ports = parent->num_ports;
8662 int i;
8663
8664 for (i = 0; i < num_ports; i++) {
8665 parent->rxchan_per_port[i] = (16 / num_ports);
8666 parent->txchan_per_port[i] = (16 / num_ports);
8667
Joe Perchesf10a1f22010-02-14 22:40:39 -08008668 pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
David S. Millera3138df2007-10-09 01:54:01 -07008669 parent->index, i,
8670 parent->rxchan_per_port[i],
8671 parent->txchan_per_port[i]);
8672 }
8673}
8674
8675static void __devinit niu_divide_channels(struct niu_parent *parent,
8676 int num_10g, int num_1g)
8677{
8678 int num_ports = parent->num_ports;
8679 int rx_chans_per_10g, rx_chans_per_1g;
8680 int tx_chans_per_10g, tx_chans_per_1g;
8681 int i, tot_rx, tot_tx;
8682
8683 if (!num_10g || !num_1g) {
8684 rx_chans_per_10g = rx_chans_per_1g =
8685 (NIU_NUM_RXCHAN / num_ports);
8686 tx_chans_per_10g = tx_chans_per_1g =
8687 (NIU_NUM_TXCHAN / num_ports);
8688 } else {
8689 rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
8690 rx_chans_per_10g = (NIU_NUM_RXCHAN -
8691 (rx_chans_per_1g * num_1g)) /
8692 num_10g;
8693
8694 tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
8695 tx_chans_per_10g = (NIU_NUM_TXCHAN -
8696 (tx_chans_per_1g * num_1g)) /
8697 num_10g;
8698 }
8699
8700 tot_rx = tot_tx = 0;
8701 for (i = 0; i < num_ports; i++) {
8702 int type = phy_decode(parent->port_phy, i);
8703
8704 if (type == PORT_TYPE_10G) {
8705 parent->rxchan_per_port[i] = rx_chans_per_10g;
8706 parent->txchan_per_port[i] = tx_chans_per_10g;
8707 } else {
8708 parent->rxchan_per_port[i] = rx_chans_per_1g;
8709 parent->txchan_per_port[i] = tx_chans_per_1g;
8710 }
Joe Perchesf10a1f22010-02-14 22:40:39 -08008711 pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
David S. Millera3138df2007-10-09 01:54:01 -07008712 parent->index, i,
8713 parent->rxchan_per_port[i],
8714 parent->txchan_per_port[i]);
8715 tot_rx += parent->rxchan_per_port[i];
8716 tot_tx += parent->txchan_per_port[i];
8717 }
8718
8719 if (tot_rx > NIU_NUM_RXCHAN) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008720 pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n",
David S. Millera3138df2007-10-09 01:54:01 -07008721 parent->index, tot_rx);
8722 for (i = 0; i < num_ports; i++)
8723 parent->rxchan_per_port[i] = 1;
8724 }
8725 if (tot_tx > NIU_NUM_TXCHAN) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008726 pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n",
David S. Millera3138df2007-10-09 01:54:01 -07008727 parent->index, tot_tx);
8728 for (i = 0; i < num_ports; i++)
8729 parent->txchan_per_port[i] = 1;
8730 }
8731 if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08008732 pr_warning("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n",
8733 parent->index, tot_rx, tot_tx);
David S. Millera3138df2007-10-09 01:54:01 -07008734 }
8735}
8736
8737static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
8738 int num_10g, int num_1g)
8739{
8740 int i, num_ports = parent->num_ports;
8741 int rdc_group, rdc_groups_per_port;
8742 int rdc_channel_base;
8743
8744 rdc_group = 0;
8745 rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
8746
8747 rdc_channel_base = 0;
8748
8749 for (i = 0; i < num_ports; i++) {
8750 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
8751 int grp, num_channels = parent->rxchan_per_port[i];
8752 int this_channel_offset;
8753
8754 tp->first_table_num = rdc_group;
8755 tp->num_tables = rdc_groups_per_port;
8756 this_channel_offset = 0;
8757 for (grp = 0; grp < tp->num_tables; grp++) {
8758 struct rdc_table *rt = &tp->tables[grp];
8759 int slot;
8760
Joe Perchesf10a1f22010-02-14 22:40:39 -08008761 pr_info("niu%d: Port %d RDC tbl(%d) [ ",
David S. Millera3138df2007-10-09 01:54:01 -07008762 parent->index, i, tp->first_table_num + grp);
8763 for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
8764 rt->rxdma_channel[slot] =
8765 rdc_channel_base + this_channel_offset;
8766
Joe Perchesf10a1f22010-02-14 22:40:39 -08008767 pr_cont("%d ", rt->rxdma_channel[slot]);
David S. Millera3138df2007-10-09 01:54:01 -07008768
8769 if (++this_channel_offset == num_channels)
8770 this_channel_offset = 0;
8771 }
Joe Perchesf10a1f22010-02-14 22:40:39 -08008772 pr_cont("]\n");
David S. Millera3138df2007-10-09 01:54:01 -07008773 }
8774
8775 parent->rdc_default[i] = rdc_channel_base;
8776
8777 rdc_channel_base += num_channels;
8778 rdc_group += rdc_groups_per_port;
8779 }
8780}
8781
8782static int __devinit fill_phy_probe_info(struct niu *np,
8783 struct niu_parent *parent,
8784 struct phy_probe_info *info)
8785{
8786 unsigned long flags;
8787 int port, err;
8788
8789 memset(info, 0, sizeof(*info));
8790
8791 /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
8792 niu_lock_parent(np, flags);
8793 err = 0;
8794 for (port = 8; port < 32; port++) {
8795 int dev_id_1, dev_id_2;
8796
8797 dev_id_1 = mdio_read(np, port,
8798 NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
8799 dev_id_2 = mdio_read(np, port,
8800 NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
8801 err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8802 PHY_TYPE_PMA_PMD);
8803 if (err)
8804 break;
8805 dev_id_1 = mdio_read(np, port,
8806 NIU_PCS_DEV_ADDR, MII_PHYSID1);
8807 dev_id_2 = mdio_read(np, port,
8808 NIU_PCS_DEV_ADDR, MII_PHYSID2);
8809 err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8810 PHY_TYPE_PCS);
8811 if (err)
8812 break;
8813 dev_id_1 = mii_read(np, port, MII_PHYSID1);
8814 dev_id_2 = mii_read(np, port, MII_PHYSID2);
8815 err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8816 PHY_TYPE_MII);
8817 if (err)
8818 break;
8819 }
8820 niu_unlock_parent(np, flags);
8821
8822 return err;
8823}
8824
8825static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
8826{
8827 struct phy_probe_info *info = &parent->phy_probe_info;
8828 int lowest_10g, lowest_1g;
8829 int num_10g, num_1g;
8830 u32 val;
8831 int err;
8832
Santwona Beherae3e081e2008-11-14 14:44:08 -08008833 num_10g = num_1g = 0;
8834
Matheos Workuf9af8572008-05-12 03:10:59 -07008835 if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
8836 !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008837 num_10g = 0;
8838 num_1g = 2;
8839 parent->plat_type = PLAT_TYPE_ATCA_CP3220;
8840 parent->num_ports = 4;
David S. Millera3138df2007-10-09 01:54:01 -07008841 val = (phy_encode(PORT_TYPE_1G, 0) |
8842 phy_encode(PORT_TYPE_1G, 1) |
8843 phy_encode(PORT_TYPE_1G, 2) |
8844 phy_encode(PORT_TYPE_1G, 3));
Matheos Workuf9af8572008-05-12 03:10:59 -07008845 } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
Matheos Workua5d6ab52008-04-24 21:09:20 -07008846 num_10g = 2;
8847 num_1g = 0;
8848 parent->num_ports = 2;
8849 val = (phy_encode(PORT_TYPE_10G, 0) |
8850 phy_encode(PORT_TYPE_10G, 1));
Santwona Beherae3e081e2008-11-14 14:44:08 -08008851 } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
8852 (parent->plat_type == PLAT_TYPE_NIU)) {
8853 /* this is the Monza case */
8854 if (np->flags & NIU_FLAGS_10G) {
8855 val = (phy_encode(PORT_TYPE_10G, 0) |
8856 phy_encode(PORT_TYPE_10G, 1));
8857 } else {
8858 val = (phy_encode(PORT_TYPE_1G, 0) |
8859 phy_encode(PORT_TYPE_1G, 1));
8860 }
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008861 } else {
8862 err = fill_phy_probe_info(np, parent, info);
8863 if (err)
8864 return err;
David S. Millera3138df2007-10-09 01:54:01 -07008865
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008866 num_10g = count_10g_ports(info, &lowest_10g);
8867 num_1g = count_1g_ports(info, &lowest_1g);
8868
8869 switch ((num_10g << 4) | num_1g) {
8870 case 0x24:
8871 if (lowest_1g == 10)
8872 parent->plat_type = PLAT_TYPE_VF_P0;
8873 else if (lowest_1g == 26)
8874 parent->plat_type = PLAT_TYPE_VF_P1;
8875 else
8876 goto unknown_vg_1g_port;
8877
8878 /* fallthru */
8879 case 0x22:
8880 val = (phy_encode(PORT_TYPE_10G, 0) |
8881 phy_encode(PORT_TYPE_10G, 1) |
8882 phy_encode(PORT_TYPE_1G, 2) |
8883 phy_encode(PORT_TYPE_1G, 3));
8884 break;
8885
8886 case 0x20:
8887 val = (phy_encode(PORT_TYPE_10G, 0) |
8888 phy_encode(PORT_TYPE_10G, 1));
8889 break;
8890
8891 case 0x10:
8892 val = phy_encode(PORT_TYPE_10G, np->port);
8893 break;
8894
8895 case 0x14:
8896 if (lowest_1g == 10)
8897 parent->plat_type = PLAT_TYPE_VF_P0;
8898 else if (lowest_1g == 26)
8899 parent->plat_type = PLAT_TYPE_VF_P1;
8900 else
8901 goto unknown_vg_1g_port;
8902
8903 /* fallthru */
8904 case 0x13:
8905 if ((lowest_10g & 0x7) == 0)
8906 val = (phy_encode(PORT_TYPE_10G, 0) |
8907 phy_encode(PORT_TYPE_1G, 1) |
8908 phy_encode(PORT_TYPE_1G, 2) |
8909 phy_encode(PORT_TYPE_1G, 3));
8910 else
8911 val = (phy_encode(PORT_TYPE_1G, 0) |
8912 phy_encode(PORT_TYPE_10G, 1) |
8913 phy_encode(PORT_TYPE_1G, 2) |
8914 phy_encode(PORT_TYPE_1G, 3));
8915 break;
8916
8917 case 0x04:
8918 if (lowest_1g == 10)
8919 parent->plat_type = PLAT_TYPE_VF_P0;
8920 else if (lowest_1g == 26)
8921 parent->plat_type = PLAT_TYPE_VF_P1;
8922 else
8923 goto unknown_vg_1g_port;
8924
8925 val = (phy_encode(PORT_TYPE_1G, 0) |
8926 phy_encode(PORT_TYPE_1G, 1) |
8927 phy_encode(PORT_TYPE_1G, 2) |
8928 phy_encode(PORT_TYPE_1G, 3));
8929 break;
8930
8931 default:
Joe Perchesf10a1f22010-02-14 22:40:39 -08008932 pr_err("Unsupported port config 10G[%d] 1G[%d]\n",
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008933 num_10g, num_1g);
8934 return -EINVAL;
8935 }
David S. Millera3138df2007-10-09 01:54:01 -07008936 }
8937
8938 parent->port_phy = val;
8939
8940 if (parent->plat_type == PLAT_TYPE_NIU)
8941 niu_n2_divide_channels(parent);
8942 else
8943 niu_divide_channels(parent, num_10g, num_1g);
8944
8945 niu_divide_rdc_groups(parent, num_10g, num_1g);
8946
8947 return 0;
8948
8949unknown_vg_1g_port:
Joe Perchesf10a1f22010-02-14 22:40:39 -08008950 pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g);
David S. Millera3138df2007-10-09 01:54:01 -07008951 return -EINVAL;
8952}
8953
8954static int __devinit niu_probe_ports(struct niu *np)
8955{
8956 struct niu_parent *parent = np->parent;
8957 int err, i;
8958
David S. Millera3138df2007-10-09 01:54:01 -07008959 if (parent->port_phy == PORT_PHY_UNKNOWN) {
8960 err = walk_phys(np, parent);
8961 if (err)
8962 return err;
8963
8964 niu_set_ldg_timer_res(np, 2);
8965 for (i = 0; i <= LDN_MAX; i++)
8966 niu_ldn_irq_enable(np, i, 0);
8967 }
8968
8969 if (parent->port_phy == PORT_PHY_INVALID)
8970 return -EINVAL;
8971
8972 return 0;
8973}
8974
8975static int __devinit niu_classifier_swstate_init(struct niu *np)
8976{
8977 struct niu_classifier *cp = &np->clas;
8978
Santwona Behera2d96cf82009-02-20 00:58:45 -08008979 cp->tcam_top = (u16) np->port;
8980 cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports;
David S. Millera3138df2007-10-09 01:54:01 -07008981 cp->h1_init = 0xffffffff;
8982 cp->h2_init = 0xffff;
8983
8984 return fflp_early_init(np);
8985}
8986
8987static void __devinit niu_link_config_init(struct niu *np)
8988{
8989 struct niu_link_config *lp = &np->link_config;
8990
8991 lp->advertising = (ADVERTISED_10baseT_Half |
8992 ADVERTISED_10baseT_Full |
8993 ADVERTISED_100baseT_Half |
8994 ADVERTISED_100baseT_Full |
8995 ADVERTISED_1000baseT_Half |
8996 ADVERTISED_1000baseT_Full |
8997 ADVERTISED_10000baseT_Full |
8998 ADVERTISED_Autoneg);
8999 lp->speed = lp->active_speed = SPEED_INVALID;
Constantin Baranov38bb045d2009-02-18 17:53:20 -08009000 lp->duplex = DUPLEX_FULL;
9001 lp->active_duplex = DUPLEX_INVALID;
9002 lp->autoneg = 1;
David S. Millera3138df2007-10-09 01:54:01 -07009003#if 0
9004 lp->loopback_mode = LOOPBACK_MAC;
9005 lp->active_speed = SPEED_10000;
9006 lp->active_duplex = DUPLEX_FULL;
9007#else
9008 lp->loopback_mode = LOOPBACK_DISABLED;
9009#endif
9010}
9011
9012static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
9013{
9014 switch (np->port) {
9015 case 0:
9016 np->mac_regs = np->regs + XMAC_PORT0_OFF;
9017 np->ipp_off = 0x00000;
9018 np->pcs_off = 0x04000;
9019 np->xpcs_off = 0x02000;
9020 break;
9021
9022 case 1:
9023 np->mac_regs = np->regs + XMAC_PORT1_OFF;
9024 np->ipp_off = 0x08000;
9025 np->pcs_off = 0x0a000;
9026 np->xpcs_off = 0x08000;
9027 break;
9028
9029 case 2:
9030 np->mac_regs = np->regs + BMAC_PORT2_OFF;
9031 np->ipp_off = 0x04000;
9032 np->pcs_off = 0x0e000;
9033 np->xpcs_off = ~0UL;
9034 break;
9035
9036 case 3:
9037 np->mac_regs = np->regs + BMAC_PORT3_OFF;
9038 np->ipp_off = 0x0c000;
9039 np->pcs_off = 0x12000;
9040 np->xpcs_off = ~0UL;
9041 break;
9042
9043 default:
Joe Perchesf10a1f22010-02-14 22:40:39 -08009044 dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port);
David S. Millera3138df2007-10-09 01:54:01 -07009045 return -EINVAL;
9046 }
9047
9048 return 0;
9049}
9050
9051static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
9052{
9053 struct msix_entry msi_vec[NIU_NUM_LDG];
9054 struct niu_parent *parent = np->parent;
9055 struct pci_dev *pdev = np->pdev;
9056 int i, num_irqs, err;
9057 u8 first_ldg;
9058
9059 first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
9060 for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
9061 ldg_num_map[i] = first_ldg + i;
9062
9063 num_irqs = (parent->rxchan_per_port[np->port] +
9064 parent->txchan_per_port[np->port] +
9065 (np->port == 0 ? 3 : 1));
9066 BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
9067
9068retry:
9069 for (i = 0; i < num_irqs; i++) {
9070 msi_vec[i].vector = 0;
9071 msi_vec[i].entry = i;
9072 }
9073
9074 err = pci_enable_msix(pdev, msi_vec, num_irqs);
9075 if (err < 0) {
9076 np->flags &= ~NIU_FLAGS_MSIX;
9077 return;
9078 }
9079 if (err > 0) {
9080 num_irqs = err;
9081 goto retry;
9082 }
9083
9084 np->flags |= NIU_FLAGS_MSIX;
9085 for (i = 0; i < num_irqs; i++)
9086 np->ldg[i].irq = msi_vec[i].vector;
9087 np->num_ldg = num_irqs;
9088}
9089
9090static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
9091{
9092#ifdef CONFIG_SPARC64
Grant Likely2dc11582010-08-06 09:25:50 -06009093 struct platform_device *op = np->op;
David S. Millera3138df2007-10-09 01:54:01 -07009094 const u32 *int_prop;
9095 int i;
9096
Grant Likely61c7a082010-04-13 16:12:29 -07009097 int_prop = of_get_property(op->dev.of_node, "interrupts", NULL);
David S. Millera3138df2007-10-09 01:54:01 -07009098 if (!int_prop)
9099 return -ENODEV;
9100
Grant Likely1636f8a2010-06-18 11:09:58 -06009101 for (i = 0; i < op->archdata.num_irqs; i++) {
David S. Millera3138df2007-10-09 01:54:01 -07009102 ldg_num_map[i] = int_prop[i];
Grant Likely1636f8a2010-06-18 11:09:58 -06009103 np->ldg[i].irq = op->archdata.irqs[i];
David S. Millera3138df2007-10-09 01:54:01 -07009104 }
9105
Grant Likely1636f8a2010-06-18 11:09:58 -06009106 np->num_ldg = op->archdata.num_irqs;
David S. Millera3138df2007-10-09 01:54:01 -07009107
9108 return 0;
9109#else
9110 return -EINVAL;
9111#endif
9112}
9113
9114static int __devinit niu_ldg_init(struct niu *np)
9115{
9116 struct niu_parent *parent = np->parent;
9117 u8 ldg_num_map[NIU_NUM_LDG];
9118 int first_chan, num_chan;
9119 int i, err, ldg_rotor;
9120 u8 port;
9121
9122 np->num_ldg = 1;
9123 np->ldg[0].irq = np->dev->irq;
9124 if (parent->plat_type == PLAT_TYPE_NIU) {
9125 err = niu_n2_irq_init(np, ldg_num_map);
9126 if (err)
9127 return err;
9128 } else
9129 niu_try_msix(np, ldg_num_map);
9130
9131 port = np->port;
9132 for (i = 0; i < np->num_ldg; i++) {
9133 struct niu_ldg *lp = &np->ldg[i];
9134
9135 netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
9136
9137 lp->np = np;
9138 lp->ldg_num = ldg_num_map[i];
9139 lp->timer = 2; /* XXX */
9140
9141 /* On N2 NIU the firmware has setup the SID mappings so they go
9142 * to the correct values that will route the LDG to the proper
9143 * interrupt in the NCU interrupt table.
9144 */
9145 if (np->parent->plat_type != PLAT_TYPE_NIU) {
9146 err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
9147 if (err)
9148 return err;
9149 }
9150 }
9151
9152 /* We adopt the LDG assignment ordering used by the N2 NIU
9153 * 'interrupt' properties because that simplifies a lot of
9154 * things. This ordering is:
9155 *
9156 * MAC
9157 * MIF (if port zero)
9158 * SYSERR (if port zero)
9159 * RX channels
9160 * TX channels
9161 */
9162
9163 ldg_rotor = 0;
9164
9165 err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
9166 LDN_MAC(port));
9167 if (err)
9168 return err;
9169
9170 ldg_rotor++;
9171 if (ldg_rotor == np->num_ldg)
9172 ldg_rotor = 0;
9173
9174 if (port == 0) {
9175 err = niu_ldg_assign_ldn(np, parent,
9176 ldg_num_map[ldg_rotor],
9177 LDN_MIF);
9178 if (err)
9179 return err;
9180
9181 ldg_rotor++;
9182 if (ldg_rotor == np->num_ldg)
9183 ldg_rotor = 0;
9184
9185 err = niu_ldg_assign_ldn(np, parent,
9186 ldg_num_map[ldg_rotor],
9187 LDN_DEVICE_ERROR);
9188 if (err)
9189 return err;
9190
9191 ldg_rotor++;
9192 if (ldg_rotor == np->num_ldg)
9193 ldg_rotor = 0;
9194
9195 }
9196
9197 first_chan = 0;
9198 for (i = 0; i < port; i++)
9199 first_chan += parent->rxchan_per_port[port];
9200 num_chan = parent->rxchan_per_port[port];
9201
9202 for (i = first_chan; i < (first_chan + num_chan); i++) {
9203 err = niu_ldg_assign_ldn(np, parent,
9204 ldg_num_map[ldg_rotor],
9205 LDN_RXDMA(i));
9206 if (err)
9207 return err;
9208 ldg_rotor++;
9209 if (ldg_rotor == np->num_ldg)
9210 ldg_rotor = 0;
9211 }
9212
9213 first_chan = 0;
9214 for (i = 0; i < port; i++)
9215 first_chan += parent->txchan_per_port[port];
9216 num_chan = parent->txchan_per_port[port];
9217 for (i = first_chan; i < (first_chan + num_chan); i++) {
9218 err = niu_ldg_assign_ldn(np, parent,
9219 ldg_num_map[ldg_rotor],
9220 LDN_TXDMA(i));
9221 if (err)
9222 return err;
9223 ldg_rotor++;
9224 if (ldg_rotor == np->num_ldg)
9225 ldg_rotor = 0;
9226 }
9227
9228 return 0;
9229}
9230
9231static void __devexit niu_ldg_free(struct niu *np)
9232{
9233 if (np->flags & NIU_FLAGS_MSIX)
9234 pci_disable_msix(np->pdev);
9235}
9236
9237static int __devinit niu_get_of_props(struct niu *np)
9238{
9239#ifdef CONFIG_SPARC64
9240 struct net_device *dev = np->dev;
9241 struct device_node *dp;
9242 const char *phy_type;
9243 const u8 *mac_addr;
Matheos Workuf9af8572008-05-12 03:10:59 -07009244 const char *model;
David S. Millera3138df2007-10-09 01:54:01 -07009245 int prop_len;
9246
9247 if (np->parent->plat_type == PLAT_TYPE_NIU)
Grant Likely61c7a082010-04-13 16:12:29 -07009248 dp = np->op->dev.of_node;
David S. Millera3138df2007-10-09 01:54:01 -07009249 else
9250 dp = pci_device_to_OF_node(np->pdev);
9251
9252 phy_type = of_get_property(dp, "phy-type", &prop_len);
9253 if (!phy_type) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009254 netdev_err(dev, "%s: OF node lacks phy-type property\n",
9255 dp->full_name);
David S. Millera3138df2007-10-09 01:54:01 -07009256 return -EINVAL;
9257 }
9258
9259 if (!strcmp(phy_type, "none"))
9260 return -ENODEV;
9261
9262 strcpy(np->vpd.phy_type, phy_type);
9263
9264 if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009265 netdev_err(dev, "%s: Illegal phy string [%s]\n",
9266 dp->full_name, np->vpd.phy_type);
David S. Millera3138df2007-10-09 01:54:01 -07009267 return -EINVAL;
9268 }
9269
9270 mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
9271 if (!mac_addr) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009272 netdev_err(dev, "%s: OF node lacks local-mac-address property\n",
9273 dp->full_name);
David S. Millera3138df2007-10-09 01:54:01 -07009274 return -EINVAL;
9275 }
9276 if (prop_len != dev->addr_len) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009277 netdev_err(dev, "%s: OF MAC address prop len (%d) is wrong\n",
9278 dp->full_name, prop_len);
David S. Millera3138df2007-10-09 01:54:01 -07009279 }
9280 memcpy(dev->perm_addr, mac_addr, dev->addr_len);
9281 if (!is_valid_ether_addr(&dev->perm_addr[0])) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009282 netdev_err(dev, "%s: OF MAC address is invalid\n",
9283 dp->full_name);
9284 netdev_err(dev, "%s: [ %pM ]\n", dp->full_name, dev->perm_addr);
David S. Millera3138df2007-10-09 01:54:01 -07009285 return -EINVAL;
9286 }
9287
9288 memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
9289
Matheos Workuf9af8572008-05-12 03:10:59 -07009290 model = of_get_property(dp, "model", &prop_len);
9291
9292 if (model)
9293 strcpy(np->vpd.model, model);
9294
Tanli Chang9c5cd672009-05-26 20:45:50 -07009295 if (of_find_property(dp, "hot-swappable-phy", &prop_len)) {
9296 np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
9297 NIU_FLAGS_HOTPLUG_PHY);
9298 }
9299
David S. Millera3138df2007-10-09 01:54:01 -07009300 return 0;
9301#else
9302 return -EINVAL;
9303#endif
9304}
9305
9306static int __devinit niu_get_invariants(struct niu *np)
9307{
9308 int err, have_props;
9309 u32 offset;
9310
9311 err = niu_get_of_props(np);
9312 if (err == -ENODEV)
9313 return err;
9314
9315 have_props = !err;
9316
David S. Millera3138df2007-10-09 01:54:01 -07009317 err = niu_init_mac_ipp_pcs_base(np);
9318 if (err)
9319 return err;
9320
Matheos Worku7f7c4072008-04-24 21:02:37 -07009321 if (have_props) {
9322 err = niu_get_and_validate_port(np);
9323 if (err)
9324 return err;
9325
9326 } else {
David S. Millera3138df2007-10-09 01:54:01 -07009327 if (np->parent->plat_type == PLAT_TYPE_NIU)
9328 return -EINVAL;
9329
9330 nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
9331 offset = niu_pci_vpd_offset(np);
Joe Perchesf10a1f22010-02-14 22:40:39 -08009332 netif_printk(np, probe, KERN_DEBUG, np->dev,
9333 "%s() VPD offset [%08x]\n", __func__, offset);
David S. Millera3138df2007-10-09 01:54:01 -07009334 if (offset)
9335 niu_pci_vpd_fetch(np, offset);
9336 nw64(ESPC_PIO_EN, 0);
9337
Matheos Worku7f7c4072008-04-24 21:02:37 -07009338 if (np->flags & NIU_FLAGS_VPD_VALID) {
David S. Millera3138df2007-10-09 01:54:01 -07009339 niu_pci_vpd_validate(np);
Matheos Worku7f7c4072008-04-24 21:02:37 -07009340 err = niu_get_and_validate_port(np);
9341 if (err)
9342 return err;
9343 }
David S. Millera3138df2007-10-09 01:54:01 -07009344
9345 if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
Matheos Worku7f7c4072008-04-24 21:02:37 -07009346 err = niu_get_and_validate_port(np);
9347 if (err)
9348 return err;
David S. Millera3138df2007-10-09 01:54:01 -07009349 err = niu_pci_probe_sprom(np);
9350 if (err)
9351 return err;
9352 }
9353 }
9354
9355 err = niu_probe_ports(np);
9356 if (err)
9357 return err;
9358
9359 niu_ldg_init(np);
9360
9361 niu_classifier_swstate_init(np);
9362 niu_link_config_init(np);
9363
9364 err = niu_determine_phy_disposition(np);
9365 if (!err)
9366 err = niu_init_link(np);
9367
9368 return err;
9369}
9370
9371static LIST_HEAD(niu_parent_list);
9372static DEFINE_MUTEX(niu_parent_lock);
9373static int niu_parent_index;
9374
9375static ssize_t show_port_phy(struct device *dev,
9376 struct device_attribute *attr, char *buf)
9377{
9378 struct platform_device *plat_dev = to_platform_device(dev);
9379 struct niu_parent *p = plat_dev->dev.platform_data;
9380 u32 port_phy = p->port_phy;
9381 char *orig_buf = buf;
9382 int i;
9383
9384 if (port_phy == PORT_PHY_UNKNOWN ||
9385 port_phy == PORT_PHY_INVALID)
9386 return 0;
9387
9388 for (i = 0; i < p->num_ports; i++) {
9389 const char *type_str;
9390 int type;
9391
9392 type = phy_decode(port_phy, i);
9393 if (type == PORT_TYPE_10G)
9394 type_str = "10G";
9395 else
9396 type_str = "1G";
9397 buf += sprintf(buf,
9398 (i == 0) ? "%s" : " %s",
9399 type_str);
9400 }
9401 buf += sprintf(buf, "\n");
9402 return buf - orig_buf;
9403}
9404
9405static ssize_t show_plat_type(struct device *dev,
9406 struct device_attribute *attr, char *buf)
9407{
9408 struct platform_device *plat_dev = to_platform_device(dev);
9409 struct niu_parent *p = plat_dev->dev.platform_data;
9410 const char *type_str;
9411
9412 switch (p->plat_type) {
9413 case PLAT_TYPE_ATLAS:
9414 type_str = "atlas";
9415 break;
9416 case PLAT_TYPE_NIU:
9417 type_str = "niu";
9418 break;
9419 case PLAT_TYPE_VF_P0:
9420 type_str = "vf_p0";
9421 break;
9422 case PLAT_TYPE_VF_P1:
9423 type_str = "vf_p1";
9424 break;
9425 default:
9426 type_str = "unknown";
9427 break;
9428 }
9429
9430 return sprintf(buf, "%s\n", type_str);
9431}
9432
9433static ssize_t __show_chan_per_port(struct device *dev,
9434 struct device_attribute *attr, char *buf,
9435 int rx)
9436{
9437 struct platform_device *plat_dev = to_platform_device(dev);
9438 struct niu_parent *p = plat_dev->dev.platform_data;
9439 char *orig_buf = buf;
9440 u8 *arr;
9441 int i;
9442
9443 arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
9444
9445 for (i = 0; i < p->num_ports; i++) {
9446 buf += sprintf(buf,
9447 (i == 0) ? "%d" : " %d",
9448 arr[i]);
9449 }
9450 buf += sprintf(buf, "\n");
9451
9452 return buf - orig_buf;
9453}
9454
9455static ssize_t show_rxchan_per_port(struct device *dev,
9456 struct device_attribute *attr, char *buf)
9457{
9458 return __show_chan_per_port(dev, attr, buf, 1);
9459}
9460
9461static ssize_t show_txchan_per_port(struct device *dev,
9462 struct device_attribute *attr, char *buf)
9463{
9464 return __show_chan_per_port(dev, attr, buf, 1);
9465}
9466
9467static ssize_t show_num_ports(struct device *dev,
9468 struct device_attribute *attr, char *buf)
9469{
9470 struct platform_device *plat_dev = to_platform_device(dev);
9471 struct niu_parent *p = plat_dev->dev.platform_data;
9472
9473 return sprintf(buf, "%d\n", p->num_ports);
9474}
9475
9476static struct device_attribute niu_parent_attributes[] = {
9477 __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
9478 __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
9479 __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
9480 __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
9481 __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
9482 {}
9483};
9484
9485static struct niu_parent * __devinit niu_new_parent(struct niu *np,
9486 union niu_parent_id *id,
9487 u8 ptype)
9488{
9489 struct platform_device *plat_dev;
9490 struct niu_parent *p;
9491 int i;
9492
David S. Millera3138df2007-10-09 01:54:01 -07009493 plat_dev = platform_device_register_simple("niu", niu_parent_index,
9494 NULL, 0);
Dan Carpenter58f3e0a2009-04-08 15:44:04 -07009495 if (IS_ERR(plat_dev))
David S. Millera3138df2007-10-09 01:54:01 -07009496 return NULL;
9497
9498 for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
9499 int err = device_create_file(&plat_dev->dev,
9500 &niu_parent_attributes[i]);
9501 if (err)
9502 goto fail_unregister;
9503 }
9504
9505 p = kzalloc(sizeof(*p), GFP_KERNEL);
9506 if (!p)
9507 goto fail_unregister;
9508
9509 p->index = niu_parent_index++;
9510
9511 plat_dev->dev.platform_data = p;
9512 p->plat_dev = plat_dev;
9513
9514 memcpy(&p->id, id, sizeof(*id));
9515 p->plat_type = ptype;
9516 INIT_LIST_HEAD(&p->list);
9517 atomic_set(&p->refcnt, 0);
9518 list_add(&p->list, &niu_parent_list);
9519 spin_lock_init(&p->lock);
9520
9521 p->rxdma_clock_divider = 7500;
9522
9523 p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
9524 if (p->plat_type == PLAT_TYPE_NIU)
9525 p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
9526
9527 for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
9528 int index = i - CLASS_CODE_USER_PROG1;
9529
9530 p->tcam_key[index] = TCAM_KEY_TSEL;
9531 p->flow_key[index] = (FLOW_KEY_IPSA |
9532 FLOW_KEY_IPDA |
9533 FLOW_KEY_PROTO |
9534 (FLOW_KEY_L4_BYTE12 <<
9535 FLOW_KEY_L4_0_SHIFT) |
9536 (FLOW_KEY_L4_BYTE12 <<
9537 FLOW_KEY_L4_1_SHIFT));
9538 }
9539
9540 for (i = 0; i < LDN_MAX + 1; i++)
9541 p->ldg_map[i] = LDG_INVALID;
9542
9543 return p;
9544
9545fail_unregister:
9546 platform_device_unregister(plat_dev);
9547 return NULL;
9548}
9549
9550static struct niu_parent * __devinit niu_get_parent(struct niu *np,
9551 union niu_parent_id *id,
9552 u8 ptype)
9553{
9554 struct niu_parent *p, *tmp;
9555 int port = np->port;
9556
David S. Millera3138df2007-10-09 01:54:01 -07009557 mutex_lock(&niu_parent_lock);
9558 p = NULL;
9559 list_for_each_entry(tmp, &niu_parent_list, list) {
9560 if (!memcmp(id, &tmp->id, sizeof(*id))) {
9561 p = tmp;
9562 break;
9563 }
9564 }
9565 if (!p)
9566 p = niu_new_parent(np, id, ptype);
9567
9568 if (p) {
9569 char port_name[6];
9570 int err;
9571
9572 sprintf(port_name, "port%d", port);
9573 err = sysfs_create_link(&p->plat_dev->dev.kobj,
9574 &np->device->kobj,
9575 port_name);
9576 if (!err) {
9577 p->ports[port] = np;
9578 atomic_inc(&p->refcnt);
9579 }
9580 }
9581 mutex_unlock(&niu_parent_lock);
9582
9583 return p;
9584}
9585
9586static void niu_put_parent(struct niu *np)
9587{
9588 struct niu_parent *p = np->parent;
9589 u8 port = np->port;
9590 char port_name[6];
9591
9592 BUG_ON(!p || p->ports[port] != np);
9593
Joe Perchesf10a1f22010-02-14 22:40:39 -08009594 netif_printk(np, probe, KERN_DEBUG, np->dev,
9595 "%s() port[%u]\n", __func__, port);
David S. Millera3138df2007-10-09 01:54:01 -07009596
9597 sprintf(port_name, "port%d", port);
9598
9599 mutex_lock(&niu_parent_lock);
9600
9601 sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
9602
9603 p->ports[port] = NULL;
9604 np->parent = NULL;
9605
9606 if (atomic_dec_and_test(&p->refcnt)) {
9607 list_del(&p->list);
9608 platform_device_unregister(p->plat_dev);
9609 }
9610
9611 mutex_unlock(&niu_parent_lock);
9612}
9613
9614static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
9615 u64 *handle, gfp_t flag)
9616{
9617 dma_addr_t dh;
9618 void *ret;
9619
9620 ret = dma_alloc_coherent(dev, size, &dh, flag);
9621 if (ret)
9622 *handle = dh;
9623 return ret;
9624}
9625
9626static void niu_pci_free_coherent(struct device *dev, size_t size,
9627 void *cpu_addr, u64 handle)
9628{
9629 dma_free_coherent(dev, size, cpu_addr, handle);
9630}
9631
9632static u64 niu_pci_map_page(struct device *dev, struct page *page,
9633 unsigned long offset, size_t size,
9634 enum dma_data_direction direction)
9635{
9636 return dma_map_page(dev, page, offset, size, direction);
9637}
9638
9639static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
9640 size_t size, enum dma_data_direction direction)
9641{
Hannes Edera08b32d2008-12-25 23:56:04 -08009642 dma_unmap_page(dev, dma_address, size, direction);
David S. Millera3138df2007-10-09 01:54:01 -07009643}
9644
9645static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
9646 size_t size,
9647 enum dma_data_direction direction)
9648{
9649 return dma_map_single(dev, cpu_addr, size, direction);
9650}
9651
9652static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
9653 size_t size,
9654 enum dma_data_direction direction)
9655{
9656 dma_unmap_single(dev, dma_address, size, direction);
9657}
9658
9659static const struct niu_ops niu_pci_ops = {
9660 .alloc_coherent = niu_pci_alloc_coherent,
9661 .free_coherent = niu_pci_free_coherent,
9662 .map_page = niu_pci_map_page,
9663 .unmap_page = niu_pci_unmap_page,
9664 .map_single = niu_pci_map_single,
9665 .unmap_single = niu_pci_unmap_single,
9666};
9667
9668static void __devinit niu_driver_version(void)
9669{
9670 static int niu_version_printed;
9671
9672 if (niu_version_printed++ == 0)
9673 pr_info("%s", version);
9674}
9675
9676static struct net_device * __devinit niu_alloc_and_init(
9677 struct device *gen_dev, struct pci_dev *pdev,
Grant Likely2dc11582010-08-06 09:25:50 -06009678 struct platform_device *op, const struct niu_ops *ops,
David S. Millera3138df2007-10-09 01:54:01 -07009679 u8 port)
9680{
David S. Millerb4c21632008-07-15 03:48:19 -07009681 struct net_device *dev;
David S. Millera3138df2007-10-09 01:54:01 -07009682 struct niu *np;
9683
David S. Millerb4c21632008-07-15 03:48:19 -07009684 dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
David S. Millera3138df2007-10-09 01:54:01 -07009685 if (!dev) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009686 dev_err(gen_dev, "Etherdev alloc failed, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009687 return NULL;
9688 }
9689
9690 SET_NETDEV_DEV(dev, gen_dev);
9691
9692 np = netdev_priv(dev);
9693 np->dev = dev;
9694 np->pdev = pdev;
9695 np->op = op;
9696 np->device = gen_dev;
9697 np->ops = ops;
9698
9699 np->msg_enable = niu_debug;
9700
9701 spin_lock_init(&np->lock);
9702 INIT_WORK(&np->reset_task, niu_reset_task);
9703
9704 np->port = port;
9705
9706 return dev;
9707}
9708
Stephen Hemminger2c9171d2008-11-19 22:27:43 -08009709static const struct net_device_ops niu_netdev_ops = {
9710 .ndo_open = niu_open,
9711 .ndo_stop = niu_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08009712 .ndo_start_xmit = niu_start_xmit,
Stephen Hemminger2c9171d2008-11-19 22:27:43 -08009713 .ndo_get_stats = niu_get_stats,
9714 .ndo_set_multicast_list = niu_set_rx_mode,
9715 .ndo_validate_addr = eth_validate_addr,
9716 .ndo_set_mac_address = niu_set_mac_addr,
9717 .ndo_do_ioctl = niu_ioctl,
9718 .ndo_tx_timeout = niu_tx_timeout,
9719 .ndo_change_mtu = niu_change_mtu,
9720};
9721
David S. Millera3138df2007-10-09 01:54:01 -07009722static void __devinit niu_assign_netdev_ops(struct net_device *dev)
9723{
Stephen Hemminger2c9171d2008-11-19 22:27:43 -08009724 dev->netdev_ops = &niu_netdev_ops;
David S. Millera3138df2007-10-09 01:54:01 -07009725 dev->ethtool_ops = &niu_ethtool_ops;
9726 dev->watchdog_timeo = NIU_TX_TIMEOUT;
David S. Millera3138df2007-10-09 01:54:01 -07009727}
9728
9729static void __devinit niu_device_announce(struct niu *np)
9730{
9731 struct net_device *dev = np->dev;
David S. Millera3138df2007-10-09 01:54:01 -07009732
Johannes Berge1749612008-10-27 15:59:26 -07009733 pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
David S. Millera3138df2007-10-09 01:54:01 -07009734
Matheos Worku5fbd7e22008-02-28 21:25:43 -08009735 if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
9736 pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
9737 dev->name,
9738 (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
9739 (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
9740 (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
9741 (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
9742 (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
9743 np->vpd.phy_type);
9744 } else {
9745 pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
9746 dev->name,
9747 (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
9748 (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
Santwona Beherae3e081e2008-11-14 14:44:08 -08009749 (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
9750 (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
9751 "COPPER")),
Matheos Worku5fbd7e22008-02-28 21:25:43 -08009752 (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
9753 (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
9754 np->vpd.phy_type);
9755 }
David S. Millera3138df2007-10-09 01:54:01 -07009756}
9757
David S. Miller3cfa8562010-04-22 15:48:17 -07009758static void __devinit niu_set_basic_features(struct net_device *dev)
9759{
9760 dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM |
9761 NETIF_F_GRO | NETIF_F_RXHASH);
9762}
9763
David S. Millera3138df2007-10-09 01:54:01 -07009764static int __devinit niu_pci_init_one(struct pci_dev *pdev,
9765 const struct pci_device_id *ent)
9766{
David S. Millera3138df2007-10-09 01:54:01 -07009767 union niu_parent_id parent_id;
9768 struct net_device *dev;
9769 struct niu *np;
9770 int err, pos;
9771 u64 dma_mask;
9772 u16 val16;
9773
9774 niu_driver_version();
9775
9776 err = pci_enable_device(pdev);
9777 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009778 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009779 return err;
9780 }
9781
9782 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
9783 !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009784 dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009785 err = -ENODEV;
9786 goto err_out_disable_pdev;
9787 }
9788
9789 err = pci_request_regions(pdev, DRV_MODULE_NAME);
9790 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009791 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009792 goto err_out_disable_pdev;
9793 }
9794
9795 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
9796 if (pos <= 0) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009797 dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009798 goto err_out_free_res;
9799 }
9800
9801 dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
9802 &niu_pci_ops, PCI_FUNC(pdev->devfn));
9803 if (!dev) {
9804 err = -ENOMEM;
9805 goto err_out_free_res;
9806 }
9807 np = netdev_priv(dev);
9808
9809 memset(&parent_id, 0, sizeof(parent_id));
9810 parent_id.pci.domain = pci_domain_nr(pdev->bus);
9811 parent_id.pci.bus = pdev->bus->number;
9812 parent_id.pci.device = PCI_SLOT(pdev->devfn);
9813
9814 np->parent = niu_get_parent(np, &parent_id,
9815 PLAT_TYPE_ATLAS);
9816 if (!np->parent) {
9817 err = -ENOMEM;
9818 goto err_out_free_dev;
9819 }
9820
9821 pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
9822 val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
9823 val16 |= (PCI_EXP_DEVCTL_CERE |
9824 PCI_EXP_DEVCTL_NFERE |
9825 PCI_EXP_DEVCTL_FERE |
9826 PCI_EXP_DEVCTL_URRE |
9827 PCI_EXP_DEVCTL_RELAX_EN);
9828 pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
9829
Marin Mitov8cbd9622009-11-08 05:59:27 +00009830 dma_mask = DMA_BIT_MASK(44);
David S. Millera3138df2007-10-09 01:54:01 -07009831 err = pci_set_dma_mask(pdev, dma_mask);
9832 if (!err) {
9833 dev->features |= NETIF_F_HIGHDMA;
9834 err = pci_set_consistent_dma_mask(pdev, dma_mask);
9835 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009836 dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009837 goto err_out_release_parent;
9838 }
9839 }
Yang Hongyang284901a2009-04-06 19:01:15 -07009840 if (err || dma_mask == DMA_BIT_MASK(32)) {
9841 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
David S. Millera3138df2007-10-09 01:54:01 -07009842 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009843 dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009844 goto err_out_release_parent;
9845 }
9846 }
9847
David S. Miller3cfa8562010-04-22 15:48:17 -07009848 niu_set_basic_features(dev);
David S. Millera3138df2007-10-09 01:54:01 -07009849
David S. Miller19ecb6ba2008-11-03 17:05:16 -08009850 np->regs = pci_ioremap_bar(pdev, 0);
David S. Millera3138df2007-10-09 01:54:01 -07009851 if (!np->regs) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009852 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009853 err = -ENOMEM;
9854 goto err_out_release_parent;
9855 }
9856
9857 pci_set_master(pdev);
9858 pci_save_state(pdev);
9859
9860 dev->irq = pdev->irq;
9861
9862 niu_assign_netdev_ops(dev);
9863
9864 err = niu_get_invariants(np);
9865 if (err) {
9866 if (err != -ENODEV)
Joe Perchesf10a1f22010-02-14 22:40:39 -08009867 dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009868 goto err_out_iounmap;
9869 }
9870
9871 err = register_netdev(dev);
9872 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -08009873 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -07009874 goto err_out_iounmap;
9875 }
9876
9877 pci_set_drvdata(pdev, dev);
9878
9879 niu_device_announce(np);
9880
9881 return 0;
9882
9883err_out_iounmap:
9884 if (np->regs) {
9885 iounmap(np->regs);
9886 np->regs = NULL;
9887 }
9888
9889err_out_release_parent:
9890 niu_put_parent(np);
9891
9892err_out_free_dev:
9893 free_netdev(dev);
9894
9895err_out_free_res:
9896 pci_release_regions(pdev);
9897
9898err_out_disable_pdev:
9899 pci_disable_device(pdev);
9900 pci_set_drvdata(pdev, NULL);
9901
9902 return err;
9903}
9904
9905static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
9906{
9907 struct net_device *dev = pci_get_drvdata(pdev);
9908
9909 if (dev) {
9910 struct niu *np = netdev_priv(dev);
9911
9912 unregister_netdev(dev);
9913 if (np->regs) {
9914 iounmap(np->regs);
9915 np->regs = NULL;
9916 }
9917
9918 niu_ldg_free(np);
9919
9920 niu_put_parent(np);
9921
9922 free_netdev(dev);
9923 pci_release_regions(pdev);
9924 pci_disable_device(pdev);
9925 pci_set_drvdata(pdev, NULL);
9926 }
9927}
9928
9929static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
9930{
9931 struct net_device *dev = pci_get_drvdata(pdev);
9932 struct niu *np = netdev_priv(dev);
9933 unsigned long flags;
9934
9935 if (!netif_running(dev))
9936 return 0;
9937
9938 flush_scheduled_work();
9939 niu_netif_stop(np);
9940
9941 del_timer_sync(&np->timer);
9942
9943 spin_lock_irqsave(&np->lock, flags);
9944 niu_enable_interrupts(np, 0);
9945 spin_unlock_irqrestore(&np->lock, flags);
9946
9947 netif_device_detach(dev);
9948
9949 spin_lock_irqsave(&np->lock, flags);
9950 niu_stop_hw(np);
9951 spin_unlock_irqrestore(&np->lock, flags);
9952
9953 pci_save_state(pdev);
9954
9955 return 0;
9956}
9957
9958static int niu_resume(struct pci_dev *pdev)
9959{
9960 struct net_device *dev = pci_get_drvdata(pdev);
9961 struct niu *np = netdev_priv(dev);
9962 unsigned long flags;
9963 int err;
9964
9965 if (!netif_running(dev))
9966 return 0;
9967
9968 pci_restore_state(pdev);
9969
9970 netif_device_attach(dev);
9971
9972 spin_lock_irqsave(&np->lock, flags);
9973
9974 err = niu_init_hw(np);
9975 if (!err) {
9976 np->timer.expires = jiffies + HZ;
9977 add_timer(&np->timer);
9978 niu_netif_start(np);
9979 }
9980
9981 spin_unlock_irqrestore(&np->lock, flags);
9982
9983 return err;
9984}
9985
9986static struct pci_driver niu_pci_driver = {
9987 .name = DRV_MODULE_NAME,
9988 .id_table = niu_pci_tbl,
9989 .probe = niu_pci_init_one,
9990 .remove = __devexit_p(niu_pci_remove_one),
9991 .suspend = niu_suspend,
9992 .resume = niu_resume,
9993};
9994
9995#ifdef CONFIG_SPARC64
9996static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
9997 u64 *dma_addr, gfp_t flag)
9998{
9999 unsigned long order = get_order(size);
10000 unsigned long page = __get_free_pages(flag, order);
10001
10002 if (page == 0UL)
10003 return NULL;
10004 memset((char *)page, 0, PAGE_SIZE << order);
10005 *dma_addr = __pa(page);
10006
10007 return (void *) page;
10008}
10009
10010static void niu_phys_free_coherent(struct device *dev, size_t size,
10011 void *cpu_addr, u64 handle)
10012{
10013 unsigned long order = get_order(size);
10014
10015 free_pages((unsigned long) cpu_addr, order);
10016}
10017
10018static u64 niu_phys_map_page(struct device *dev, struct page *page,
10019 unsigned long offset, size_t size,
10020 enum dma_data_direction direction)
10021{
10022 return page_to_phys(page) + offset;
10023}
10024
10025static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
10026 size_t size, enum dma_data_direction direction)
10027{
10028 /* Nothing to do. */
10029}
10030
10031static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
10032 size_t size,
10033 enum dma_data_direction direction)
10034{
10035 return __pa(cpu_addr);
10036}
10037
10038static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
10039 size_t size,
10040 enum dma_data_direction direction)
10041{
10042 /* Nothing to do. */
10043}
10044
10045static const struct niu_ops niu_phys_ops = {
10046 .alloc_coherent = niu_phys_alloc_coherent,
10047 .free_coherent = niu_phys_free_coherent,
10048 .map_page = niu_phys_map_page,
10049 .unmap_page = niu_phys_unmap_page,
10050 .map_single = niu_phys_map_single,
10051 .unmap_single = niu_phys_unmap_single,
10052};
10053
Grant Likely2dc11582010-08-06 09:25:50 -060010054static int __devinit niu_of_probe(struct platform_device *op,
David S. Millera3138df2007-10-09 01:54:01 -070010055 const struct of_device_id *match)
10056{
10057 union niu_parent_id parent_id;
10058 struct net_device *dev;
10059 struct niu *np;
10060 const u32 *reg;
10061 int err;
10062
10063 niu_driver_version();
10064
Grant Likely61c7a082010-04-13 16:12:29 -070010065 reg = of_get_property(op->dev.of_node, "reg", NULL);
David S. Millera3138df2007-10-09 01:54:01 -070010066 if (!reg) {
Joe Perchesf10a1f22010-02-14 22:40:39 -080010067 dev_err(&op->dev, "%s: No 'reg' property, aborting\n",
Grant Likely61c7a082010-04-13 16:12:29 -070010068 op->dev.of_node->full_name);
David S. Millera3138df2007-10-09 01:54:01 -070010069 return -ENODEV;
10070 }
10071
10072 dev = niu_alloc_and_init(&op->dev, NULL, op,
10073 &niu_phys_ops, reg[0] & 0x1);
10074 if (!dev) {
10075 err = -ENOMEM;
10076 goto err_out;
10077 }
10078 np = netdev_priv(dev);
10079
10080 memset(&parent_id, 0, sizeof(parent_id));
Grant Likely61c7a082010-04-13 16:12:29 -070010081 parent_id.of = of_get_parent(op->dev.of_node);
David S. Millera3138df2007-10-09 01:54:01 -070010082
10083 np->parent = niu_get_parent(np, &parent_id,
10084 PLAT_TYPE_NIU);
10085 if (!np->parent) {
10086 err = -ENOMEM;
10087 goto err_out_free_dev;
10088 }
10089
David S. Miller3cfa8562010-04-22 15:48:17 -070010090 niu_set_basic_features(dev);
David S. Millera3138df2007-10-09 01:54:01 -070010091
10092 np->regs = of_ioremap(&op->resource[1], 0,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010093 resource_size(&op->resource[1]),
David S. Millera3138df2007-10-09 01:54:01 -070010094 "niu regs");
10095 if (!np->regs) {
Joe Perchesf10a1f22010-02-14 22:40:39 -080010096 dev_err(&op->dev, "Cannot map device registers, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -070010097 err = -ENOMEM;
10098 goto err_out_release_parent;
10099 }
10100
10101 np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010102 resource_size(&op->resource[2]),
David S. Millera3138df2007-10-09 01:54:01 -070010103 "niu vregs-1");
10104 if (!np->vir_regs_1) {
Joe Perchesf10a1f22010-02-14 22:40:39 -080010105 dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -070010106 err = -ENOMEM;
10107 goto err_out_iounmap;
10108 }
10109
10110 np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010111 resource_size(&op->resource[3]),
David S. Millera3138df2007-10-09 01:54:01 -070010112 "niu vregs-2");
10113 if (!np->vir_regs_2) {
Joe Perchesf10a1f22010-02-14 22:40:39 -080010114 dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -070010115 err = -ENOMEM;
10116 goto err_out_iounmap;
10117 }
10118
10119 niu_assign_netdev_ops(dev);
10120
10121 err = niu_get_invariants(np);
10122 if (err) {
10123 if (err != -ENODEV)
Joe Perchesf10a1f22010-02-14 22:40:39 -080010124 dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -070010125 goto err_out_iounmap;
10126 }
10127
10128 err = register_netdev(dev);
10129 if (err) {
Joe Perchesf10a1f22010-02-14 22:40:39 -080010130 dev_err(&op->dev, "Cannot register net device, aborting\n");
David S. Millera3138df2007-10-09 01:54:01 -070010131 goto err_out_iounmap;
10132 }
10133
10134 dev_set_drvdata(&op->dev, dev);
10135
10136 niu_device_announce(np);
10137
10138 return 0;
10139
10140err_out_iounmap:
10141 if (np->vir_regs_1) {
10142 of_iounmap(&op->resource[2], np->vir_regs_1,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010143 resource_size(&op->resource[2]));
David S. Millera3138df2007-10-09 01:54:01 -070010144 np->vir_regs_1 = NULL;
10145 }
10146
10147 if (np->vir_regs_2) {
10148 of_iounmap(&op->resource[3], np->vir_regs_2,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010149 resource_size(&op->resource[3]));
David S. Millera3138df2007-10-09 01:54:01 -070010150 np->vir_regs_2 = NULL;
10151 }
10152
10153 if (np->regs) {
10154 of_iounmap(&op->resource[1], np->regs,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010155 resource_size(&op->resource[1]));
David S. Millera3138df2007-10-09 01:54:01 -070010156 np->regs = NULL;
10157 }
10158
10159err_out_release_parent:
10160 niu_put_parent(np);
10161
10162err_out_free_dev:
10163 free_netdev(dev);
10164
10165err_out:
10166 return err;
10167}
10168
Grant Likely2dc11582010-08-06 09:25:50 -060010169static int __devexit niu_of_remove(struct platform_device *op)
David S. Millera3138df2007-10-09 01:54:01 -070010170{
10171 struct net_device *dev = dev_get_drvdata(&op->dev);
10172
10173 if (dev) {
10174 struct niu *np = netdev_priv(dev);
10175
10176 unregister_netdev(dev);
10177
10178 if (np->vir_regs_1) {
10179 of_iounmap(&op->resource[2], np->vir_regs_1,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010180 resource_size(&op->resource[2]));
David S. Millera3138df2007-10-09 01:54:01 -070010181 np->vir_regs_1 = NULL;
10182 }
10183
10184 if (np->vir_regs_2) {
10185 of_iounmap(&op->resource[3], np->vir_regs_2,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010186 resource_size(&op->resource[3]));
David S. Millera3138df2007-10-09 01:54:01 -070010187 np->vir_regs_2 = NULL;
10188 }
10189
10190 if (np->regs) {
10191 of_iounmap(&op->resource[1], np->regs,
Tobias Klauser6f0e0132009-09-09 01:41:30 -070010192 resource_size(&op->resource[1]));
David S. Millera3138df2007-10-09 01:54:01 -070010193 np->regs = NULL;
10194 }
10195
10196 niu_ldg_free(np);
10197
10198 niu_put_parent(np);
10199
10200 free_netdev(dev);
10201 dev_set_drvdata(&op->dev, NULL);
10202 }
10203 return 0;
10204}
10205
David S. Millerfd098312008-08-31 01:23:17 -070010206static const struct of_device_id niu_match[] = {
David S. Millera3138df2007-10-09 01:54:01 -070010207 {
10208 .name = "network",
10209 .compatible = "SUNW,niusl",
10210 },
10211 {},
10212};
10213MODULE_DEVICE_TABLE(of, niu_match);
10214
10215static struct of_platform_driver niu_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -070010216 .driver = {
10217 .name = "niu",
10218 .owner = THIS_MODULE,
10219 .of_match_table = niu_match,
10220 },
David S. Millera3138df2007-10-09 01:54:01 -070010221 .probe = niu_of_probe,
10222 .remove = __devexit_p(niu_of_remove),
10223};
10224
10225#endif /* CONFIG_SPARC64 */
10226
10227static int __init niu_init(void)
10228{
10229 int err = 0;
10230
Olof Johansson81429972007-10-21 16:32:58 -070010231 BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
David S. Millera3138df2007-10-09 01:54:01 -070010232
10233 niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
10234
10235#ifdef CONFIG_SPARC64
Grant Likely1ab1d632010-06-24 15:14:37 -060010236 err = of_register_platform_driver(&niu_of_driver);
David S. Millera3138df2007-10-09 01:54:01 -070010237#endif
10238
10239 if (!err) {
10240 err = pci_register_driver(&niu_pci_driver);
10241#ifdef CONFIG_SPARC64
10242 if (err)
Grant Likely1ab1d632010-06-24 15:14:37 -060010243 of_unregister_platform_driver(&niu_of_driver);
David S. Millera3138df2007-10-09 01:54:01 -070010244#endif
10245 }
10246
10247 return err;
10248}
10249
10250static void __exit niu_exit(void)
10251{
10252 pci_unregister_driver(&niu_pci_driver);
10253#ifdef CONFIG_SPARC64
Grant Likely1ab1d632010-06-24 15:14:37 -060010254 of_unregister_platform_driver(&niu_of_driver);
David S. Millera3138df2007-10-09 01:54:01 -070010255#endif
10256}
10257
10258module_init(niu_init);
10259module_exit(niu_exit);