Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Dave Airlie |
| 30 | */ |
| 31 | #include <linux/seq_file.h> |
Arun Sharma | 60063497 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 32 | #include <linux/atomic.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 33 | #include <linux/wait.h> |
| 34 | #include <linux/list.h> |
| 35 | #include <linux/kref.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 36 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 37 | #include "drmP.h" |
| 38 | #include "drm.h" |
| 39 | #include "radeon_reg.h" |
| 40 | #include "radeon.h" |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 41 | #include "radeon_trace.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 42 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 43 | static void radeon_fence_write(struct radeon_device *rdev, u32 seq, int ring) |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 44 | { |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 45 | u32 scratch_index; |
| 46 | |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 47 | if (rdev->wb.enabled) { |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 48 | if (rdev->wb.use_event) |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 49 | scratch_index = R600_WB_EVENT_OFFSET + |
| 50 | rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base; |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 51 | else |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 52 | scratch_index = RADEON_WB_SCRATCH_OFFSET + |
| 53 | rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base; |
Justin P. Mattock | 6993248 | 2011-07-26 23:06:29 -0700 | [diff] [blame] | 54 | rdev->wb.wb[scratch_index/4] = cpu_to_le32(seq); |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 55 | } else |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 56 | WREG32(rdev->fence_drv[ring].scratch_reg, seq); |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 57 | } |
| 58 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 59 | static u32 radeon_fence_read(struct radeon_device *rdev, int ring) |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 60 | { |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 61 | u32 seq = 0; |
| 62 | u32 scratch_index; |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 63 | |
| 64 | if (rdev->wb.enabled) { |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 65 | if (rdev->wb.use_event) |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 66 | scratch_index = R600_WB_EVENT_OFFSET + |
| 67 | rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base; |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 68 | else |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 69 | scratch_index = RADEON_WB_SCRATCH_OFFSET + |
| 70 | rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base; |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 71 | seq = le32_to_cpu(rdev->wb.wb[scratch_index/4]); |
| 72 | } else |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 73 | seq = RREG32(rdev->fence_drv[ring].scratch_reg); |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 74 | return seq; |
| 75 | } |
| 76 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 77 | int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence) |
| 78 | { |
| 79 | unsigned long irq_flags; |
| 80 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 81 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
Christian König | 851a6bd | 2011-10-24 15:05:29 +0200 | [diff] [blame] | 82 | if (fence->emitted) { |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 83 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 84 | return 0; |
| 85 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 86 | fence->seq = atomic_add_return(1, &rdev->fence_drv[fence->ring].seq); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame^] | 87 | if (!rdev->ring[fence->ring].ready) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 88 | /* FIXME: cp is not running assume everythings is done right |
| 89 | * away |
| 90 | */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 91 | radeon_fence_write(rdev, fence->seq, fence->ring); |
Alex Deucher | b81157d | 2011-06-13 17:39:06 -0400 | [diff] [blame] | 92 | else |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 93 | radeon_fence_ring_emit(rdev, fence->ring, fence); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 94 | |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 95 | trace_radeon_fence_emit(rdev->ddev, fence->seq); |
Christian König | 851a6bd | 2011-10-24 15:05:29 +0200 | [diff] [blame] | 96 | fence->emitted = true; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 97 | list_move_tail(&fence->list, &rdev->fence_drv[fence->ring].emitted); |
| 98 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 99 | return 0; |
| 100 | } |
| 101 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 102 | static bool radeon_fence_poll_locked(struct radeon_device *rdev, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 103 | { |
| 104 | struct radeon_fence *fence; |
| 105 | struct list_head *i, *n; |
| 106 | uint32_t seq; |
| 107 | bool wake = false; |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 108 | unsigned long cjiffies; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 109 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 110 | seq = radeon_fence_read(rdev, ring); |
| 111 | if (seq != rdev->fence_drv[ring].last_seq) { |
| 112 | rdev->fence_drv[ring].last_seq = seq; |
| 113 | rdev->fence_drv[ring].last_jiffies = jiffies; |
| 114 | rdev->fence_drv[ring].last_timeout = RADEON_FENCE_JIFFIES_TIMEOUT; |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 115 | } else { |
| 116 | cjiffies = jiffies; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 117 | if (time_after(cjiffies, rdev->fence_drv[ring].last_jiffies)) { |
| 118 | cjiffies -= rdev->fence_drv[ring].last_jiffies; |
| 119 | if (time_after(rdev->fence_drv[ring].last_timeout, cjiffies)) { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 120 | /* update the timeout */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 121 | rdev->fence_drv[ring].last_timeout -= cjiffies; |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 122 | } else { |
| 123 | /* the 500ms timeout is elapsed we should test |
| 124 | * for GPU lockup |
| 125 | */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 126 | rdev->fence_drv[ring].last_timeout = 1; |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 127 | } |
| 128 | } else { |
| 129 | /* wrap around update last jiffies, we will just wait |
| 130 | * a little longer |
| 131 | */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 132 | rdev->fence_drv[ring].last_jiffies = cjiffies; |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 133 | } |
| 134 | return false; |
| 135 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 136 | n = NULL; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 137 | list_for_each(i, &rdev->fence_drv[ring].emitted) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 138 | fence = list_entry(i, struct radeon_fence, list); |
| 139 | if (fence->seq == seq) { |
| 140 | n = i; |
| 141 | break; |
| 142 | } |
| 143 | } |
| 144 | /* all fence previous to this one are considered as signaled */ |
| 145 | if (n) { |
| 146 | i = n; |
| 147 | do { |
| 148 | n = i->prev; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 149 | list_move_tail(i, &rdev->fence_drv[ring].signaled); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 150 | fence = list_entry(i, struct radeon_fence, list); |
| 151 | fence->signaled = true; |
| 152 | i = n; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 153 | } while (i != &rdev->fence_drv[ring].emitted); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 154 | wake = true; |
| 155 | } |
| 156 | return wake; |
| 157 | } |
| 158 | |
| 159 | static void radeon_fence_destroy(struct kref *kref) |
| 160 | { |
| 161 | unsigned long irq_flags; |
| 162 | struct radeon_fence *fence; |
| 163 | |
| 164 | fence = container_of(kref, struct radeon_fence, kref); |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 165 | write_lock_irqsave(&fence->rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 166 | list_del(&fence->list); |
Christian König | 851a6bd | 2011-10-24 15:05:29 +0200 | [diff] [blame] | 167 | fence->emitted = false; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 168 | write_unlock_irqrestore(&fence->rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 169 | kfree(fence); |
| 170 | } |
| 171 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 172 | int radeon_fence_create(struct radeon_device *rdev, |
| 173 | struct radeon_fence **fence, |
| 174 | int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 175 | { |
| 176 | unsigned long irq_flags; |
| 177 | |
| 178 | *fence = kmalloc(sizeof(struct radeon_fence), GFP_KERNEL); |
| 179 | if ((*fence) == NULL) { |
| 180 | return -ENOMEM; |
| 181 | } |
| 182 | kref_init(&((*fence)->kref)); |
| 183 | (*fence)->rdev = rdev; |
Christian König | 851a6bd | 2011-10-24 15:05:29 +0200 | [diff] [blame] | 184 | (*fence)->emitted = false; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | (*fence)->signaled = false; |
| 186 | (*fence)->seq = 0; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 187 | (*fence)->ring = ring; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 188 | INIT_LIST_HEAD(&(*fence)->list); |
| 189 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 190 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 191 | list_add_tail(&(*fence)->list, &rdev->fence_drv[ring].created); |
| 192 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 193 | return 0; |
| 194 | } |
| 195 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 196 | bool radeon_fence_signaled(struct radeon_fence *fence) |
| 197 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 198 | unsigned long irq_flags; |
| 199 | bool signaled = false; |
| 200 | |
Darren Jenkins | 3655d54 | 2009-12-30 12:20:05 +1100 | [diff] [blame] | 201 | if (!fence) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 202 | return true; |
Darren Jenkins | 3655d54 | 2009-12-30 12:20:05 +1100 | [diff] [blame] | 203 | |
| 204 | if (fence->rdev->gpu_lockup) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 205 | return true; |
Darren Jenkins | 3655d54 | 2009-12-30 12:20:05 +1100 | [diff] [blame] | 206 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 207 | write_lock_irqsave(&fence->rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 208 | signaled = fence->signaled; |
| 209 | /* if we are shuting down report all fence as signaled */ |
| 210 | if (fence->rdev->shutdown) { |
| 211 | signaled = true; |
| 212 | } |
Christian König | 851a6bd | 2011-10-24 15:05:29 +0200 | [diff] [blame] | 213 | if (!fence->emitted) { |
| 214 | WARN(1, "Querying an unemitted fence : %p !\n", fence); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 215 | signaled = true; |
| 216 | } |
| 217 | if (!signaled) { |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 218 | radeon_fence_poll_locked(fence->rdev, fence->ring); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 219 | signaled = fence->signaled; |
| 220 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 221 | write_unlock_irqrestore(&fence->rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 222 | return signaled; |
| 223 | } |
| 224 | |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 225 | int radeon_fence_wait(struct radeon_fence *fence, bool intr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 226 | { |
| 227 | struct radeon_device *rdev; |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 228 | unsigned long irq_flags, timeout; |
| 229 | u32 seq; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 230 | int r; |
| 231 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 232 | if (fence == NULL) { |
| 233 | WARN(1, "Querying an invalid fence : %p !\n", fence); |
| 234 | return 0; |
| 235 | } |
| 236 | rdev = fence->rdev; |
| 237 | if (radeon_fence_signaled(fence)) { |
| 238 | return 0; |
| 239 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 240 | timeout = rdev->fence_drv[fence->ring].last_timeout; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 241 | retry: |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 242 | /* save current sequence used to check for GPU lockup */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 243 | seq = rdev->fence_drv[fence->ring].last_seq; |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 244 | trace_radeon_fence_wait_begin(rdev->ddev, seq); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 245 | if (intr) { |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 246 | radeon_irq_kms_sw_irq_get(rdev); |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 247 | r = wait_event_interruptible_timeout(rdev->fence_drv[fence->ring].queue, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 248 | radeon_fence_signaled(fence), timeout); |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 249 | radeon_irq_kms_sw_irq_put(rdev); |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 250 | if (unlikely(r < 0)) { |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 251 | return r; |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 252 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 253 | } else { |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 254 | radeon_irq_kms_sw_irq_get(rdev); |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 255 | r = wait_event_timeout(rdev->fence_drv[fence->ring].queue, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 256 | radeon_fence_signaled(fence), timeout); |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 257 | radeon_irq_kms_sw_irq_put(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 258 | } |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 259 | trace_radeon_fence_wait_end(rdev->ddev, seq); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 260 | if (unlikely(!radeon_fence_signaled(fence))) { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 261 | /* we were interrupted for some reason and fence isn't |
| 262 | * isn't signaled yet, resume wait |
| 263 | */ |
| 264 | if (r) { |
| 265 | timeout = r; |
| 266 | goto retry; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 267 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 268 | /* don't protect read access to rdev->fence_drv[t].last_seq |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 269 | * if we experiencing a lockup the value doesn't change |
| 270 | */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 271 | if (seq == rdev->fence_drv[fence->ring].last_seq && |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame^] | 272 | radeon_gpu_is_lockup(rdev, &rdev->ring[fence->ring])) { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 273 | /* good news we believe it's a lockup */ |
Dave Jones | 1970305 | 2011-10-21 12:51:02 -0400 | [diff] [blame] | 274 | printk(KERN_WARNING "GPU lockup (waiting for 0x%08X last fence id 0x%08X)\n", |
Joe Perches | fce7d61 | 2010-10-30 21:08:30 +0000 | [diff] [blame] | 275 | fence->seq, seq); |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 276 | /* FIXME: what should we do ? marking everyone |
| 277 | * as signaled for now |
| 278 | */ |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 279 | rdev->gpu_lockup = true; |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 280 | r = radeon_gpu_reset(rdev); |
| 281 | if (r) |
| 282 | return r; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 283 | radeon_fence_write(rdev, fence->seq, fence->ring); |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 284 | rdev->gpu_lockup = false; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 285 | } |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 286 | timeout = RADEON_FENCE_JIFFIES_TIMEOUT; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 287 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 288 | rdev->fence_drv[fence->ring].last_timeout = RADEON_FENCE_JIFFIES_TIMEOUT; |
| 289 | rdev->fence_drv[fence->ring].last_jiffies = jiffies; |
| 290 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 291 | goto retry; |
| 292 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 293 | return 0; |
| 294 | } |
| 295 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 296 | int radeon_fence_wait_next(struct radeon_device *rdev, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 297 | { |
| 298 | unsigned long irq_flags; |
| 299 | struct radeon_fence *fence; |
| 300 | int r; |
| 301 | |
| 302 | if (rdev->gpu_lockup) { |
| 303 | return 0; |
| 304 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 305 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 306 | if (list_empty(&rdev->fence_drv[ring].emitted)) { |
| 307 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 308 | return 0; |
| 309 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 310 | fence = list_entry(rdev->fence_drv[ring].emitted.next, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 311 | struct radeon_fence, list); |
| 312 | radeon_fence_ref(fence); |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 313 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 314 | r = radeon_fence_wait(fence, false); |
| 315 | radeon_fence_unref(&fence); |
| 316 | return r; |
| 317 | } |
| 318 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 319 | int radeon_fence_wait_last(struct radeon_device *rdev, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 320 | { |
| 321 | unsigned long irq_flags; |
| 322 | struct radeon_fence *fence; |
| 323 | int r; |
| 324 | |
| 325 | if (rdev->gpu_lockup) { |
| 326 | return 0; |
| 327 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 328 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 329 | if (list_empty(&rdev->fence_drv[ring].emitted)) { |
| 330 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 331 | return 0; |
| 332 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 333 | fence = list_entry(rdev->fence_drv[ring].emitted.prev, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 334 | struct radeon_fence, list); |
| 335 | radeon_fence_ref(fence); |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 336 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 337 | r = radeon_fence_wait(fence, false); |
| 338 | radeon_fence_unref(&fence); |
| 339 | return r; |
| 340 | } |
| 341 | |
| 342 | struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence) |
| 343 | { |
| 344 | kref_get(&fence->kref); |
| 345 | return fence; |
| 346 | } |
| 347 | |
| 348 | void radeon_fence_unref(struct radeon_fence **fence) |
| 349 | { |
| 350 | struct radeon_fence *tmp = *fence; |
| 351 | |
| 352 | *fence = NULL; |
| 353 | if (tmp) { |
Paul Bolle | cdb650a | 2011-02-27 01:34:08 +0100 | [diff] [blame] | 354 | kref_put(&tmp->kref, radeon_fence_destroy); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 355 | } |
| 356 | } |
| 357 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 358 | void radeon_fence_process(struct radeon_device *rdev, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 359 | { |
| 360 | unsigned long irq_flags; |
| 361 | bool wake; |
| 362 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 363 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 364 | wake = radeon_fence_poll_locked(rdev, ring); |
| 365 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 366 | if (wake) { |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 367 | wake_up_all(&rdev->fence_drv[ring].queue); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 368 | } |
| 369 | } |
| 370 | |
Christian König | 47492a2 | 2011-10-20 12:38:09 +0200 | [diff] [blame] | 371 | int radeon_fence_count_emitted(struct radeon_device *rdev, int ring) |
| 372 | { |
| 373 | unsigned long irq_flags; |
| 374 | int not_processed = 0; |
| 375 | |
| 376 | read_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 377 | if (!rdev->fence_drv[ring].initialized) |
| 378 | return 0; |
| 379 | |
| 380 | if (!list_empty(&rdev->fence_drv[ring].emitted)) { |
| 381 | struct list_head *ptr; |
| 382 | list_for_each(ptr, &rdev->fence_drv[ring].emitted) { |
| 383 | /* count up to 3, that's enought info */ |
| 384 | if (++not_processed >= 3) |
| 385 | break; |
| 386 | } |
| 387 | } |
| 388 | read_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
| 389 | return not_processed; |
| 390 | } |
| 391 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 392 | int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 393 | { |
| 394 | unsigned long irq_flags; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 395 | int r, ring; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 396 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 397 | for (ring = 0; ring < num_rings; ring++) { |
| 398 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 399 | r = radeon_scratch_get(rdev, &rdev->fence_drv[ring].scratch_reg); |
| 400 | if (r) { |
| 401 | dev_err(rdev->dev, "fence failed to get scratch register\n"); |
| 402 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
| 403 | return r; |
| 404 | } |
| 405 | radeon_fence_write(rdev, 0, ring); |
| 406 | atomic_set(&rdev->fence_drv[ring].seq, 0); |
| 407 | INIT_LIST_HEAD(&rdev->fence_drv[ring].created); |
| 408 | INIT_LIST_HEAD(&rdev->fence_drv[ring].emitted); |
| 409 | INIT_LIST_HEAD(&rdev->fence_drv[ring].signaled); |
| 410 | init_waitqueue_head(&rdev->fence_drv[ring].queue); |
| 411 | rdev->fence_drv[ring].initialized = true; |
| 412 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 413 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 414 | for (ring = num_rings; ring < RADEON_NUM_RINGS; ring++) { |
| 415 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 416 | INIT_LIST_HEAD(&rdev->fence_drv[ring].created); |
| 417 | INIT_LIST_HEAD(&rdev->fence_drv[ring].emitted); |
| 418 | INIT_LIST_HEAD(&rdev->fence_drv[ring].signaled); |
| 419 | rdev->fence_drv[ring].initialized = false; |
| 420 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
| 421 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 422 | if (radeon_debugfs_fence_init(rdev)) { |
Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 423 | dev_err(rdev->dev, "fence debugfs file creation failed\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 424 | } |
| 425 | return 0; |
| 426 | } |
| 427 | |
| 428 | void radeon_fence_driver_fini(struct radeon_device *rdev) |
| 429 | { |
| 430 | unsigned long irq_flags; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 431 | int ring; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 432 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 433 | for (ring = 0; ring < RADEON_NUM_RINGS; ring++) { |
| 434 | if (!rdev->fence_drv[ring].initialized) |
| 435 | continue; |
| 436 | wake_up_all(&rdev->fence_drv[ring].queue); |
| 437 | write_lock_irqsave(&rdev->fence_lock, irq_flags); |
| 438 | radeon_scratch_free(rdev, rdev->fence_drv[ring].scratch_reg); |
| 439 | write_unlock_irqrestore(&rdev->fence_lock, irq_flags); |
| 440 | rdev->fence_drv[ring].initialized = false; |
| 441 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 442 | } |
| 443 | |
| 444 | |
| 445 | /* |
| 446 | * Fence debugfs |
| 447 | */ |
| 448 | #if defined(CONFIG_DEBUG_FS) |
| 449 | static int radeon_debugfs_fence_info(struct seq_file *m, void *data) |
| 450 | { |
| 451 | struct drm_info_node *node = (struct drm_info_node *)m->private; |
| 452 | struct drm_device *dev = node->minor->dev; |
| 453 | struct radeon_device *rdev = dev->dev_private; |
| 454 | struct radeon_fence *fence; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 455 | int i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 456 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 457 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
| 458 | if (!rdev->fence_drv[i].initialized) |
| 459 | continue; |
| 460 | |
| 461 | seq_printf(m, "--- ring %d ---\n", i); |
| 462 | seq_printf(m, "Last signaled fence 0x%08X\n", |
| 463 | radeon_fence_read(rdev, i)); |
| 464 | if (!list_empty(&rdev->fence_drv[i].emitted)) { |
| 465 | fence = list_entry(rdev->fence_drv[i].emitted.prev, |
| 466 | struct radeon_fence, list); |
| 467 | seq_printf(m, "Last emitted fence %p with 0x%08X\n", |
| 468 | fence, fence->seq); |
| 469 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 470 | } |
| 471 | return 0; |
| 472 | } |
| 473 | |
| 474 | static struct drm_info_list radeon_debugfs_fence_list[] = { |
| 475 | {"radeon_fence_info", &radeon_debugfs_fence_info, 0, NULL}, |
| 476 | }; |
| 477 | #endif |
| 478 | |
| 479 | int radeon_debugfs_fence_init(struct radeon_device *rdev) |
| 480 | { |
| 481 | #if defined(CONFIG_DEBUG_FS) |
| 482 | return radeon_debugfs_add_files(rdev, radeon_debugfs_fence_list, 1); |
| 483 | #else |
| 484 | return 0; |
| 485 | #endif |
| 486 | } |