blob: 08c46c49c481c659b581e56d22d9f6dea39bf2ea [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Jani Nikula7f6a6a42015-01-16 14:27:19 +020049static void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020050{
51 struct drm_encoder *encoder = &intel_dsi->base.base;
52 struct drm_device *dev = encoder->dev;
53 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula3b1808b2015-01-16 14:27:18 +020054 u32 mask;
55
56 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
57 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
58
59 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & mask) == mask, 100))
60 DRM_ERROR("DPI FIFOs are not empty\n");
61}
62
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020063static void write_data(struct drm_i915_private *dev_priv,
64 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +020065 const u8 *data, u32 len)
66{
67 u32 i, j;
68
69 for (i = 0; i < len; i += 4) {
70 u32 val = 0;
71
72 for (j = 0; j < min_t(u32, len - i, 4); j++)
73 val |= *data++ << 8 * j;
74
75 I915_WRITE(reg, val);
76 }
77}
78
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020079static void read_data(struct drm_i915_private *dev_priv,
80 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +020081 u8 *data, u32 len)
82{
83 u32 i, j;
84
85 for (i = 0; i < len; i += 4) {
86 u32 val = I915_READ(reg);
87
88 for (j = 0; j < min_t(u32, len - i, 4); j++)
89 *data++ = val >> 8 * j;
90 }
91}
92
93static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
94 const struct mipi_dsi_msg *msg)
95{
96 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
97 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
98 struct drm_i915_private *dev_priv = dev->dev_private;
99 enum port port = intel_dsi_host->port;
100 struct mipi_dsi_packet packet;
101 ssize_t ret;
102 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200103 i915_reg_t data_reg, ctrl_reg;
104 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200105
106 ret = mipi_dsi_create_packet(&packet, msg);
107 if (ret < 0)
108 return ret;
109
110 header = packet.header;
111 data = packet.payload;
112
113 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
114 data_reg = MIPI_LP_GEN_DATA(port);
115 data_mask = LP_DATA_FIFO_FULL;
116 ctrl_reg = MIPI_LP_GEN_CTRL(port);
117 ctrl_mask = LP_CTRL_FIFO_FULL;
118 } else {
119 data_reg = MIPI_HS_GEN_DATA(port);
120 data_mask = HS_DATA_FIFO_FULL;
121 ctrl_reg = MIPI_HS_GEN_CTRL(port);
122 ctrl_mask = HS_CTRL_FIFO_FULL;
123 }
124
125 /* note: this is never true for reads */
126 if (packet.payload_length) {
127
128 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & data_mask) == 0, 50))
129 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
130
131 write_data(dev_priv, data_reg, packet.payload,
132 packet.payload_length);
133 }
134
135 if (msg->rx_len) {
136 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
137 }
138
139 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & ctrl_mask) == 0, 50)) {
140 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
141 }
142
143 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
144
145 /* ->rx_len is set only for reads */
146 if (msg->rx_len) {
147 data_mask = GEN_READ_DATA_AVAIL;
148 if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & data_mask) == data_mask, 50))
149 DRM_ERROR("Timeout waiting for read data.\n");
150
151 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
152 }
153
154 /* XXX: fix for reads and writes */
155 return 4 + packet.payload_length;
156}
157
158static int intel_dsi_host_attach(struct mipi_dsi_host *host,
159 struct mipi_dsi_device *dsi)
160{
161 return 0;
162}
163
164static int intel_dsi_host_detach(struct mipi_dsi_host *host,
165 struct mipi_dsi_device *dsi)
166{
167 return 0;
168}
169
170static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
171 .attach = intel_dsi_host_attach,
172 .detach = intel_dsi_host_detach,
173 .transfer = intel_dsi_host_transfer,
174};
175
176static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
177 enum port port)
178{
179 struct intel_dsi_host *host;
180 struct mipi_dsi_device *device;
181
182 host = kzalloc(sizeof(*host), GFP_KERNEL);
183 if (!host)
184 return NULL;
185
186 host->base.ops = &intel_dsi_host_ops;
187 host->intel_dsi = intel_dsi;
188 host->port = port;
189
190 /*
191 * We should call mipi_dsi_host_register(&host->base) here, but we don't
192 * have a host->dev, and we don't have OF stuff either. So just use the
193 * dsi framework as a library and hope for the best. Create the dsi
194 * devices by ourselves here too. Need to be careful though, because we
195 * don't initialize any of the driver model devices here.
196 */
197 device = kzalloc(sizeof(*device), GFP_KERNEL);
198 if (!device) {
199 kfree(host);
200 return NULL;
201 }
202
203 device->host = &host->base;
204 host->device = device;
205
206 return host;
207}
208
Jani Nikulaa2581a92015-01-16 14:27:26 +0200209/*
210 * send a video mode command
211 *
212 * XXX: commands with data in MIPI_DPI_DATA?
213 */
214static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
215 enum port port)
216{
217 struct drm_encoder *encoder = &intel_dsi->base.base;
218 struct drm_device *dev = encoder->dev;
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 u32 mask;
221
222 /* XXX: pipe, hs */
223 if (hs)
224 cmd &= ~DPI_LP_MODE;
225 else
226 cmd |= DPI_LP_MODE;
227
228 /* clear bit */
229 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
230
231 /* XXX: old code skips write if control unchanged */
232 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
233 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
234
235 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
236
237 mask = SPL_PKT_SENT_INTERRUPT;
238 if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & mask) == mask, 100))
239 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
240
241 return 0;
242}
243
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530244static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300245{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300246 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300247
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530248 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
249 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
250 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
251 udelay(150);
252 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
253 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300254
Ville Syrjäläa5805162015-05-26 20:42:30 +0300255 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300256}
257
Jani Nikula4e646492013-08-27 15:12:20 +0300258static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
259{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530260 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300261}
262
263static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
264{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530265 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300266}
267
Jani Nikula4e646492013-08-27 15:12:20 +0300268static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200269 struct intel_crtc_state *config)
Jani Nikula4e646492013-08-27 15:12:20 +0300270{
271 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
272 base);
273 struct intel_connector *intel_connector = intel_dsi->attached_connector;
274 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200275 struct drm_display_mode *adjusted_mode = &config->base.adjusted_mode;
Jani Nikula4e646492013-08-27 15:12:20 +0300276
277 DRM_DEBUG_KMS("\n");
278
279 if (fixed_mode)
280 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
281
Shobhit Kumarf573de52014-07-30 20:32:37 +0530282 /* DSI uses short packets for sync events, so clear mode flags for DSI */
283 adjusted_mode->flags = 0;
284
Jani Nikula4e646492013-08-27 15:12:20 +0300285 return true;
286}
287
Shashank Sharma37ab0812015-09-01 19:41:42 +0530288static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530289{
Shashank Sharma37ab0812015-09-01 19:41:42 +0530290 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530291 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530292 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530293 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530294
Shashank Sharma37ab0812015-09-01 19:41:42 +0530295 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530296
Shashank Sharma37ab0812015-09-01 19:41:42 +0530297 /* Exit Low power state in 4 steps*/
Gaurav K Singh369602d2014-12-05 14:09:28 +0530298 for_each_dsi_port(port, intel_dsi->ports) {
Gaurav K Singh369602d2014-12-05 14:09:28 +0530299
Shashank Sharma37ab0812015-09-01 19:41:42 +0530300 /* 1. Enable MIPI PHY transparent latch */
301 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
302 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
303 usleep_range(2000, 2500);
304
305 /* 2. Enter ULPS */
306 val = I915_READ(MIPI_DEVICE_READY(port));
307 val &= ~ULPS_STATE_MASK;
308 val |= (ULPS_STATE_ENTER | DEVICE_READY);
309 I915_WRITE(MIPI_DEVICE_READY(port), val);
310 usleep_range(2, 3);
311
312 /* 3. Exit ULPS */
313 val = I915_READ(MIPI_DEVICE_READY(port));
314 val &= ~ULPS_STATE_MASK;
315 val |= (ULPS_STATE_EXIT | DEVICE_READY);
316 I915_WRITE(MIPI_DEVICE_READY(port), val);
317 usleep_range(1000, 1500);
318
319 /* Clear ULPS and set device ready */
320 val = I915_READ(MIPI_DEVICE_READY(port));
321 val &= ~ULPS_STATE_MASK;
322 val |= DEVICE_READY;
323 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530324 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530325}
326
Shashank Sharma37ab0812015-09-01 19:41:42 +0530327static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530328{
329 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530330 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
331 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530332 u32 val;
333
334 DRM_DEBUG_KMS("\n");
335
Ville Syrjäläa5805162015-05-26 20:42:30 +0300336 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530337 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
338 * needed everytime after power gate */
339 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300340 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530341
342 /* bandgap reset is needed after everytime we do power gate */
343 band_gap_reset(dev_priv);
344
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530345 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530346
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530347 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
348 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530349
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530350 /* Enable MIPI PHY transparent latch
351 * Common bit for both MIPI Port A & MIPI Port C
352 * No similar bit in MIPI Port C reg
353 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530354 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530355 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530356 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530357
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530358 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
359 usleep_range(2500, 3000);
360
361 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
362 usleep_range(2500, 3000);
363 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530364}
Jani Nikula4e646492013-08-27 15:12:20 +0300365
Shashank Sharma37ab0812015-09-01 19:41:42 +0530366static void intel_dsi_device_ready(struct intel_encoder *encoder)
367{
368 struct drm_device *dev = encoder->base.dev;
369
370 if (IS_VALLEYVIEW(dev))
371 vlv_dsi_device_ready(encoder);
372 else if (IS_BROXTON(dev))
373 bxt_dsi_device_ready(encoder);
374}
375
376static void intel_dsi_port_enable(struct intel_encoder *encoder)
377{
378 struct drm_device *dev = encoder->base.dev;
379 struct drm_i915_private *dev_priv = dev->dev_private;
380 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
381 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
382 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530383
384 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200385 u32 temp;
386
Shashank Sharma37ab0812015-09-01 19:41:42 +0530387 temp = I915_READ(VLV_CHICKEN_3);
388 temp &= ~PIXEL_OVERLAP_CNT_MASK |
389 intel_dsi->pixel_overlap <<
390 PIXEL_OVERLAP_CNT_SHIFT;
391 I915_WRITE(VLV_CHICKEN_3, temp);
392 }
393
394 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200395 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
396 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
397 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530398
399 temp = I915_READ(port_ctrl);
400
401 temp &= ~LANE_CONFIGURATION_MASK;
402 temp &= ~DUAL_LINK_MODE_MASK;
403
404 if (intel_dsi->ports == ((1 << PORT_A) | (1 << PORT_C))) {
405 temp |= (intel_dsi->dual_link - 1)
406 << DUAL_LINK_MODE_SHIFT;
407 temp |= intel_crtc->pipe ?
408 LANE_CONFIGURATION_DUAL_LINK_B :
409 LANE_CONFIGURATION_DUAL_LINK_A;
410 }
411 /* assert ip_tg_enable signal */
412 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
413 POSTING_READ(port_ctrl);
414 }
415}
416
417static void intel_dsi_port_disable(struct intel_encoder *encoder)
418{
419 struct drm_device *dev = encoder->base.dev;
420 struct drm_i915_private *dev_priv = dev->dev_private;
421 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
422 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530423
424 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200425 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
426 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
427 u32 temp;
428
Shashank Sharma37ab0812015-09-01 19:41:42 +0530429 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530430 temp = I915_READ(port_ctrl);
431 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
432 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530433 }
434}
435
Jani Nikula4e646492013-08-27 15:12:20 +0300436static void intel_dsi_enable(struct intel_encoder *encoder)
437{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530438 struct drm_device *dev = encoder->base.dev;
439 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4e646492013-08-27 15:12:20 +0300440 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikula4934b652015-01-22 15:01:35 +0200441 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300442
443 DRM_DEBUG_KMS("\n");
444
Jani Nikula4934b652015-01-22 15:01:35 +0200445 if (is_cmd_mode(intel_dsi)) {
446 for_each_dsi_port(port, intel_dsi->ports)
447 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
448 } else {
Jani Nikula4e646492013-08-27 15:12:20 +0300449 msleep(20); /* XXX */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200450 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200451 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300452 msleep(100);
453
Jani Nikula593e0622015-01-23 15:30:56 +0200454 drm_panel_enable(intel_dsi->panel);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530455
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200456 for_each_dsi_port(port, intel_dsi->ports)
457 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530458
Gaurav K Singh5505a242014-12-04 10:58:47 +0530459 intel_dsi_port_enable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300460 }
Shobhit Kumarb029e662015-06-26 14:32:10 +0530461
462 intel_panel_enable_backlight(intel_dsi->attached_connector);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530463}
Jani Nikula4e646492013-08-27 15:12:20 +0300464
Jani Nikulae3488e72015-11-27 12:21:44 +0200465static void intel_dsi_prepare(struct intel_encoder *intel_encoder);
466
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530467static void intel_dsi_pre_enable(struct intel_encoder *encoder)
468{
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530469 struct drm_device *dev = encoder->base.dev;
470 struct drm_i915_private *dev_priv = dev->dev_private;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530471 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530472 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
473 enum pipe pipe = intel_crtc->pipe;
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200474 enum port port;
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530475 u32 tmp;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530476
477 DRM_DEBUG_KMS("\n");
478
Jani Nikulae3488e72015-11-27 12:21:44 +0200479 intel_dsi_prepare(encoder);
480 intel_enable_dsi_pll(encoder);
481
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530482 /* Panel Enable over CRC PMIC */
483 if (intel_dsi->gpio_panel)
484 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
485
486 msleep(intel_dsi->panel_on_delay);
487
Shashank Sharma37ab0812015-09-01 19:41:42 +0530488 if (IS_VALLEYVIEW(dev)) {
489 /*
490 * Disable DPOunit clock gating, can stall pipe
491 * and we need DPLL REFA always enabled
492 */
493 tmp = I915_READ(DPLL(pipe));
494 tmp |= DPLL_REF_CLK_ENABLE_VLV;
495 I915_WRITE(DPLL(pipe), tmp);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530496
Shashank Sharma37ab0812015-09-01 19:41:42 +0530497 /* update the hw state for DPLL */
498 intel_crtc->config->dpll_hw_state.dpll =
499 DPLL_INTEGRATED_REF_CLK_VLV |
500 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530501
Shashank Sharma37ab0812015-09-01 19:41:42 +0530502 tmp = I915_READ(DSPCLK_GATE_D);
503 tmp |= DPOUNIT_CLOCK_GATE_DISABLE;
504 I915_WRITE(DSPCLK_GATE_D, tmp);
505 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530506
507 /* put device in ready state */
508 intel_dsi_device_ready(encoder);
509
Jani Nikula593e0622015-01-23 15:30:56 +0200510 drm_panel_prepare(intel_dsi->panel);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530511
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200512 for_each_dsi_port(port, intel_dsi->ports)
513 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530514
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530515 /* Enable port in pre-enable phase itself because as per hw team
516 * recommendation, port should be enabled befor plane & pipe */
517 intel_dsi_enable(encoder);
518}
519
520static void intel_dsi_enable_nop(struct intel_encoder *encoder)
521{
522 DRM_DEBUG_KMS("\n");
523
524 /* for DSI port enable has to be done before pipe
525 * and plane enable, so port enable is done in
526 * pre_enable phase itself unlike other encoders
527 */
Jani Nikula4e646492013-08-27 15:12:20 +0300528}
529
Imre Deakc315faf2014-05-27 19:00:09 +0300530static void intel_dsi_pre_disable(struct intel_encoder *encoder)
531{
532 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200533 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300534
535 DRM_DEBUG_KMS("\n");
536
Shobhit Kumarb029e662015-06-26 14:32:10 +0530537 intel_panel_disable_backlight(intel_dsi->attached_connector);
538
Imre Deakc315faf2014-05-27 19:00:09 +0300539 if (is_vid_mode(intel_dsi)) {
540 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200541 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200542 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300543 msleep(10);
544 }
545}
546
Jani Nikula4e646492013-08-27 15:12:20 +0300547static void intel_dsi_disable(struct intel_encoder *encoder)
548{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530549 struct drm_device *dev = encoder->base.dev;
550 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4e646492013-08-27 15:12:20 +0300551 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530552 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300553 u32 temp;
554
555 DRM_DEBUG_KMS("\n");
556
Jani Nikula4e646492013-08-27 15:12:20 +0300557 if (is_vid_mode(intel_dsi)) {
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200558 for_each_dsi_port(port, intel_dsi->ports)
559 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530560
Gaurav K Singh5505a242014-12-04 10:58:47 +0530561 intel_dsi_port_disable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300562 msleep(2);
563 }
564
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530565 for_each_dsi_port(port, intel_dsi->ports) {
566 /* Panel commands can be sent when clock is in LP11 */
567 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530568
Shashank Sharmab389a452015-09-01 19:41:44 +0530569 intel_dsi_reset_clocks(encoder, port);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530570 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530571
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530572 temp = I915_READ(MIPI_DSI_FUNC_PRG(port));
573 temp &= ~VID_MODE_FORMAT_MASK;
574 I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530575
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530576 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
577 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530578 /* if disable packets are sent before sending shutdown packet then in
579 * some next enable sequence send turn on packet error is observed */
Jani Nikula593e0622015-01-23 15:30:56 +0200580 drm_panel_disable(intel_dsi->panel);
Shobhit Kumar13813082014-07-12 17:17:22 +0530581
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200582 for_each_dsi_port(port, intel_dsi->ports)
583 wait_for_dsi_fifo_empty(intel_dsi, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300584}
585
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530586static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
Jani Nikula4e646492013-08-27 15:12:20 +0300587{
Shashank Sharmab389a452015-09-01 19:41:44 +0530588 struct drm_device *dev = encoder->base.dev;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530589 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530590 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
591 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530592
Jani Nikula4e646492013-08-27 15:12:20 +0300593 DRM_DEBUG_KMS("\n");
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530594 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200595 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
596 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
597 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
598 u32 val;
ymohanmabe4fc042013-08-27 23:40:56 +0300599
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530600 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
601 ULPS_STATE_ENTER);
602 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530603
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530604 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
605 ULPS_STATE_EXIT);
606 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530607
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530608 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
609 ULPS_STATE_ENTER);
610 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530611
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530612 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
613 * only. MIPI Port C has no similar bit for checking
614 */
Shashank Sharmab389a452015-09-01 19:41:44 +0530615 if (wait_for(((I915_READ(port_ctrl) & AFE_LATCHOUT)
616 == 0x00000), 30))
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530617 DRM_ERROR("DSI LP not going Low\n");
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530618
Shashank Sharmab389a452015-09-01 19:41:44 +0530619 /* Disable MIPI PHY transparent latch */
620 val = I915_READ(port_ctrl);
621 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530622 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530623
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530624 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
625 usleep_range(2000, 2500);
626 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530627
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530628 intel_disable_dsi_pll(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300629}
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530630
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530631static void intel_dsi_post_disable(struct intel_encoder *encoder)
632{
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530633 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530634 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530635 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530636
637 DRM_DEBUG_KMS("\n");
638
Imre Deakc315faf2014-05-27 19:00:09 +0300639 intel_dsi_disable(encoder);
640
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530641 intel_dsi_clear_device_ready(encoder);
642
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530643 val = I915_READ(DSPCLK_GATE_D);
644 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
645 I915_WRITE(DSPCLK_GATE_D, val);
646
Jani Nikula593e0622015-01-23 15:30:56 +0200647 drm_panel_unprepare(intel_dsi->panel);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530648
649 msleep(intel_dsi->panel_off_delay);
650 msleep(intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530651
652 /* Panel Disable over CRC PMIC */
653 if (intel_dsi->gpio_panel)
654 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530655}
Jani Nikula4e646492013-08-27 15:12:20 +0300656
657static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
658 enum pipe *pipe)
659{
660 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530661 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
662 struct drm_device *dev = encoder->base.dev;
Imre Deak6d129be2014-03-05 16:20:54 +0200663 enum intel_display_power_domain power_domain;
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200664 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300665
666 DRM_DEBUG_KMS("\n");
667
Imre Deak6d129be2014-03-05 16:20:54 +0200668 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200669 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200670 return false;
671
Jani Nikula4e646492013-08-27 15:12:20 +0300672 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530673 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200674 i915_reg_t ctrl_reg = IS_BROXTON(dev) ?
675 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
676 u32 dpi_enabled, func;
677
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200678 func = I915_READ(MIPI_DSI_FUNC_PRG(port));
Shashank Sharmabaeac682015-09-01 19:41:45 +0530679 dpi_enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300680
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530681 /* Due to some hardware limitations on BYT, MIPI Port C DPI
682 * Enable bit does not get set. To check whether DSI Port C
683 * was enabled in BIOS, check the Pipe B enable bit
684 */
685 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
686 (port == PORT_C))
687 dpi_enabled = I915_READ(PIPECONF(PIPE_B)) &
688 PIPECONF_ENABLE;
689
690 if (dpi_enabled || (func & CMD_MODE_DATA_WIDTH_MASK)) {
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200691 if (I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY) {
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530692 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
Jani Nikula4e646492013-08-27 15:12:20 +0300693 return true;
694 }
695 }
696 }
697
698 return false;
699}
700
701static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200702 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300703{
Shashank Sharmace0c9822015-09-01 19:41:46 +0530704 u32 pclk = 0;
Jani Nikula4e646492013-08-27 15:12:20 +0300705 DRM_DEBUG_KMS("\n");
706
Shobhit Kumarf573de52014-07-30 20:32:37 +0530707 /*
708 * DPLL_MD is not used in case of DSI, reading will get some default value
709 * set dpll_md = 0
710 */
711 pipe_config->dpll_hw_state.dpll_md = 0;
712
Shashank Sharmace0c9822015-09-01 19:41:46 +0530713 if (IS_BROXTON(encoder->base.dev))
714 pclk = bxt_get_dsi_pclk(encoder, pipe_config->pipe_bpp);
715 else if (IS_VALLEYVIEW(encoder->base.dev))
716 pclk = vlv_get_dsi_pclk(encoder, pipe_config->pipe_bpp);
717
Shobhit Kumarf573de52014-07-30 20:32:37 +0530718 if (!pclk)
719 return;
720
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200721 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530722 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300723}
724
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000725static enum drm_mode_status
726intel_dsi_mode_valid(struct drm_connector *connector,
727 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300728{
729 struct intel_connector *intel_connector = to_intel_connector(connector);
730 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +0300731 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +0300732
733 DRM_DEBUG_KMS("\n");
734
735 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
736 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
737 return MODE_NO_DBLESCAN;
738 }
739
740 if (fixed_mode) {
741 if (mode->hdisplay > fixed_mode->hdisplay)
742 return MODE_PANEL;
743 if (mode->vdisplay > fixed_mode->vdisplay)
744 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +0300745 if (fixed_mode->clock > max_dotclk)
746 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +0300747 }
748
Jani Nikula36d21f42015-01-16 14:27:20 +0200749 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +0300750}
751
752/* return txclkesc cycles in terms of divider and duration in us */
753static u16 txclkesc(u32 divider, unsigned int us)
754{
755 switch (divider) {
756 case ESCAPE_CLOCK_DIVIDER_1:
757 default:
758 return 20 * us;
759 case ESCAPE_CLOCK_DIVIDER_2:
760 return 10 * us;
761 case ESCAPE_CLOCK_DIVIDER_4:
762 return 5 * us;
763 }
764}
765
766/* return pixels in terms of txbyteclkhs */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530767static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
768 u16 burst_mode_ratio)
Jani Nikula4e646492013-08-27 15:12:20 +0300769{
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530770 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200771 8 * 100), lane_count);
Jani Nikula4e646492013-08-27 15:12:20 +0300772}
773
774static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300775 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300776{
777 struct drm_device *dev = encoder->dev;
778 struct drm_i915_private *dev_priv = dev->dev_private;
779 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
780 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530781 enum port port;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200782 unsigned int bpp = intel_crtc->config->pipe_bpp;
Jani Nikula4e646492013-08-27 15:12:20 +0300783 unsigned int lane_count = intel_dsi->lane_count;
784
785 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
786
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300787 hactive = adjusted_mode->crtc_hdisplay;
788 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
789 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
790 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +0300791
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530792 if (intel_dsi->dual_link) {
793 hactive /= 2;
794 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
795 hactive += intel_dsi->pixel_overlap;
796 hfp /= 2;
797 hsync /= 2;
798 hbp /= 2;
799 }
800
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300801 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
802 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
803 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +0300804
805 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530806 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200807 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530808 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
809 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200810 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530811 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +0300812
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530813 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530814 if (IS_BROXTON(dev)) {
815 /*
816 * Program hdisplay and vdisplay on MIPI transcoder.
817 * This is different from calculated hactive and
818 * vactive, as they are calculated per channel basis,
819 * whereas these values should be based on resolution.
820 */
821 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300822 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530823 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300824 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530825 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300826 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530827 }
828
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530829 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
830 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +0300831
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530832 /* meaningful for video mode non-burst sync pulse mode only,
833 * can be zero for non-burst sync events and burst modes */
834 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
835 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +0300836
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530837 /* vertical values are in terms of lines */
838 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
839 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
840 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
841 }
Jani Nikula4e646492013-08-27 15:12:20 +0300842}
843
Daniel Vetter07e4fb92014-04-24 23:54:59 +0200844static void intel_dsi_prepare(struct intel_encoder *intel_encoder)
Jani Nikula4e646492013-08-27 15:12:20 +0300845{
846 struct drm_encoder *encoder = &intel_encoder->base;
847 struct drm_device *dev = encoder->dev;
848 struct drm_i915_private *dev_priv = dev->dev_private;
849 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
850 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300851 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530852 enum port port;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200853 unsigned int bpp = intel_crtc->config->pipe_bpp;
Jani Nikula4e646492013-08-27 15:12:20 +0300854 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530855 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +0300856
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200857 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +0300858
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300859 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +0300860
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530861 if (intel_dsi->dual_link) {
862 mode_hdisplay /= 2;
863 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
864 mode_hdisplay += intel_dsi->pixel_overlap;
865 }
Jani Nikula4e646492013-08-27 15:12:20 +0300866
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530867 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530868 if (IS_VALLEYVIEW(dev)) {
869 /*
870 * escape clock divider, 20MHz, shared for A and C.
871 * device ready must be off when doing this! txclkesc?
872 */
873 tmp = I915_READ(MIPI_CTRL(PORT_A));
874 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
875 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
876 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +0300877
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530878 /* read request priority is per pipe */
879 tmp = I915_READ(MIPI_CTRL(port));
880 tmp &= ~READ_REQUEST_PRIORITY_MASK;
881 I915_WRITE(MIPI_CTRL(port), tmp |
882 READ_REQUEST_PRIORITY_HIGH);
883 } else if (IS_BROXTON(dev)) {
884 /*
885 * FIXME:
886 * BXT can connect any PIPE to any MIPI port.
887 * Select the pipe based on the MIPI port read from
888 * VBT for now. Pick PIPE A for MIPI port A and C
889 * for port C.
890 */
891 tmp = I915_READ(MIPI_CTRL(port));
892 tmp &= ~BXT_PIPE_SELECT_MASK;
893
894 if (port == PORT_A)
895 tmp |= BXT_PIPE_SELECT_A;
896 else if (port == PORT_C)
897 tmp |= BXT_PIPE_SELECT_C;
898
899 I915_WRITE(MIPI_CTRL(port), tmp);
900 }
Jani Nikula4e646492013-08-27 15:12:20 +0300901
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530902 /* XXX: why here, why like this? handling in irq handler?! */
903 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
904 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
905
906 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
907
908 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300909 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530910 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
911 }
Jani Nikula4e646492013-08-27 15:12:20 +0300912
913 set_dsi_timings(encoder, adjusted_mode);
914
915 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
916 if (is_cmd_mode(intel_dsi)) {
917 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
918 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
919 } else {
920 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
921
922 /* XXX: cross-check bpp vs. pixel format? */
923 val |= intel_dsi->pixel_format;
924 }
Jani Nikula4e646492013-08-27 15:12:20 +0300925
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530926 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +0530927 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530928 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +0530929 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530930 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +0300931
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530932 for_each_dsi_port(port, intel_dsi->ports) {
933 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +0300934
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530935 /* timeouts for recovery. one frame IIUC. if counter expires,
936 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +0530937
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530938 /*
939 * In burst mode, value greater than one DPI line Time in byte
940 * clock (txbyteclkhs) To timeout this timer 1+ of the above
941 * said value is recommended.
942 *
943 * In non-burst mode, Value greater than one DPI frame time in
944 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
945 * said value is recommended.
946 *
947 * In DBI only mode, value greater than one DBI frame time in
948 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
949 * said value is recommended.
950 */
Jani Nikula4e646492013-08-27 15:12:20 +0300951
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530952 if (is_vid_mode(intel_dsi) &&
953 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
954 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300955 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +0300956 intel_dsi->lane_count,
957 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530958 } else {
959 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300960 txbyteclkhs(adjusted_mode->crtc_vtotal *
961 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +0300962 bpp, intel_dsi->lane_count,
963 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530964 }
965 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
966 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
967 intel_dsi->turn_arnd_val);
968 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
969 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +0300970
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530971 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +0300972
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530973 /* in terms of low power clock */
974 I915_WRITE(MIPI_INIT_COUNT(port),
975 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +0300976
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530977 if (IS_BROXTON(dev) && (!intel_dsi->dual_link)) {
978 /*
979 * BXT spec says write MIPI_INIT_COUNT for
980 * both the ports, even if only one is
981 * getting used. So write the other port
982 * if not in dual link mode.
983 */
984 I915_WRITE(MIPI_INIT_COUNT(port ==
985 PORT_A ? PORT_C : PORT_A),
986 intel_dsi->init_count);
987 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530988
989 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +0530990 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530991
992 /* in terms of low power clock */
993 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
994
995 /* in terms of txbyteclkhs. actual high to low switch +
996 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
997 *
998 * XXX: write MIPI_STOP_STATE_STALL?
999 */
1000 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1001 intel_dsi->hs_to_lp_count);
1002
1003 /* XXX: low power clock equivalence in terms of byte clock.
1004 * the number of byte clocks occupied in one low power clock.
1005 * based on txbyteclkhs and txclkesc.
1006 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1007 * ) / 105.???
1008 */
1009 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1010
1011 /* the bw essential for transmitting 16 long packets containing
1012 * 252 bytes meant for dcs write memory command is programmed in
1013 * this register in terms of byte clocks. based on dsi transfer
1014 * rate and the number of lanes configured the time taken to
1015 * transmit 16 long packets in a dsi stream varies. */
1016 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1017
1018 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1019 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1020 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1021
1022 if (is_vid_mode(intel_dsi))
1023 /* Some panels might have resolution which is not a
1024 * multiple of 64 like 1366 x 768. Enable RANDOM
1025 * resolution support for such panels by default */
1026 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1027 intel_dsi->video_frmt_cfg_bits |
1028 intel_dsi->video_mode_format |
1029 IP_TG_CONFIG |
1030 RANDOM_DPI_DISPLAY_RESOLUTION);
1031 }
Jani Nikula4e646492013-08-27 15:12:20 +03001032}
1033
1034static enum drm_connector_status
1035intel_dsi_detect(struct drm_connector *connector, bool force)
1036{
Jani Nikula36d21f42015-01-16 14:27:20 +02001037 return connector_status_connected;
Jani Nikula4e646492013-08-27 15:12:20 +03001038}
1039
1040static int intel_dsi_get_modes(struct drm_connector *connector)
1041{
1042 struct intel_connector *intel_connector = to_intel_connector(connector);
1043 struct drm_display_mode *mode;
1044
1045 DRM_DEBUG_KMS("\n");
1046
1047 if (!intel_connector->panel.fixed_mode) {
1048 DRM_DEBUG_KMS("no fixed mode\n");
1049 return 0;
1050 }
1051
1052 mode = drm_mode_duplicate(connector->dev,
1053 intel_connector->panel.fixed_mode);
1054 if (!mode) {
1055 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1056 return 0;
1057 }
1058
1059 drm_mode_probed_add(connector, mode);
1060 return 1;
1061}
1062
Jani Nikula593e0622015-01-23 15:30:56 +02001063static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001064{
1065 struct intel_connector *intel_connector = to_intel_connector(connector);
1066
1067 DRM_DEBUG_KMS("\n");
1068 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001069 drm_connector_cleanup(connector);
1070 kfree(connector);
1071}
1072
Jani Nikula593e0622015-01-23 15:30:56 +02001073static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1074{
1075 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1076
1077 if (intel_dsi->panel) {
1078 drm_panel_detach(intel_dsi->panel);
1079 /* XXX: Logically this call belongs in the panel driver. */
1080 drm_panel_remove(intel_dsi->panel);
1081 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301082
1083 /* dispose of the gpios */
1084 if (intel_dsi->gpio_panel)
1085 gpiod_put(intel_dsi->gpio_panel);
1086
Jani Nikula593e0622015-01-23 15:30:56 +02001087 intel_encoder_destroy(encoder);
1088}
1089
Jani Nikula4e646492013-08-27 15:12:20 +03001090static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001091 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001092};
1093
1094static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1095 .get_modes = intel_dsi_get_modes,
1096 .mode_valid = intel_dsi_mode_valid,
1097 .best_encoder = intel_best_encoder,
1098};
1099
1100static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001101 .dpms = drm_atomic_helper_connector_dpms,
Jani Nikula4e646492013-08-27 15:12:20 +03001102 .detect = intel_dsi_detect,
Jani Nikula593e0622015-01-23 15:30:56 +02001103 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001104 .fill_modes = drm_helper_probe_single_connector_modes,
Matt Roper2545e4a2015-01-22 16:51:27 -08001105 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001106 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001107 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001108};
1109
Damien Lespiau4328633d2014-05-28 12:30:56 +01001110void intel_dsi_init(struct drm_device *dev)
Jani Nikula4e646492013-08-27 15:12:20 +03001111{
1112 struct intel_dsi *intel_dsi;
1113 struct intel_encoder *intel_encoder;
1114 struct drm_encoder *encoder;
1115 struct intel_connector *intel_connector;
1116 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001117 struct drm_display_mode *scan, *fixed_mode = NULL;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301118 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001119 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001120 unsigned int i;
1121
1122 DRM_DEBUG_KMS("\n");
1123
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301124 /* There is no detection method for MIPI so rely on VBT */
1125 if (!dev_priv->vbt.has_mipi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001126 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001127
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301128 if (IS_VALLEYVIEW(dev)) {
1129 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
1130 } else {
1131 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001132 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301133 }
1134
Jani Nikula4e646492013-08-27 15:12:20 +03001135 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1136 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001137 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001138
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001139 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001140 if (!intel_connector) {
1141 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001142 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001143 }
1144
1145 intel_encoder = &intel_dsi->base;
1146 encoder = &intel_encoder->base;
1147 intel_dsi->attached_connector = intel_connector;
1148
Jani Nikula4e646492013-08-27 15:12:20 +03001149 connector = &intel_connector->base;
1150
1151 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI);
1152
Jani Nikula4e646492013-08-27 15:12:20 +03001153 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001154 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301155 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001156 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001157 intel_encoder->post_disable = intel_dsi_post_disable;
1158 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1159 intel_encoder->get_config = intel_dsi_get_config;
1160
1161 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001162 intel_connector->unregister = intel_connector_unregister;
Jani Nikula4e646492013-08-27 15:12:20 +03001163
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001164 /* Pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI port C */
Gaurav K Singh82425782015-08-03 15:45:32 +05301165 if (dev_priv->vbt.dsi.port == DVO_PORT_MIPIA) {
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001166 intel_encoder->crtc_mask = (1 << PIPE_A);
Jani Nikula17af40a2014-11-14 16:54:22 +02001167 intel_dsi->ports = (1 << PORT_A);
1168 } else if (dev_priv->vbt.dsi.port == DVO_PORT_MIPIC) {
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001169 intel_encoder->crtc_mask = (1 << PIPE_B);
Jani Nikula17af40a2014-11-14 16:54:22 +02001170 intel_dsi->ports = (1 << PORT_C);
1171 }
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001172
Gaurav K Singh82425782015-08-03 15:45:32 +05301173 if (dev_priv->vbt.dsi.config->dual_link)
1174 intel_dsi->ports = ((1 << PORT_A) | (1 << PORT_C));
1175
Jani Nikula7e9804f2015-01-16 14:27:23 +02001176 /* Create a DSI host (and a device) for each port. */
1177 for_each_dsi_port(port, intel_dsi->ports) {
1178 struct intel_dsi_host *host;
1179
1180 host = intel_dsi_host_init(intel_dsi, port);
1181 if (!host)
1182 goto err;
1183
1184 intel_dsi->dsi_hosts[port] = host;
1185 }
1186
Jani Nikula593e0622015-01-23 15:30:56 +02001187 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1188 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1189 intel_dsi_drivers[i].panel_id);
1190 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001191 break;
1192 }
1193
Jani Nikula593e0622015-01-23 15:30:56 +02001194 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001195 DRM_DEBUG_KMS("no device found\n");
1196 goto err;
1197 }
1198
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301199 /*
1200 * In case of BYT with CRC PMIC, we need to use GPIO for
1201 * Panel control.
1202 */
1203 if (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC) {
1204 intel_dsi->gpio_panel =
1205 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1206
1207 if (IS_ERR(intel_dsi->gpio_panel)) {
1208 DRM_ERROR("Failed to own gpio for panel control\n");
1209 intel_dsi->gpio_panel = NULL;
1210 }
1211 }
1212
Jani Nikula4e646492013-08-27 15:12:20 +03001213 intel_encoder->type = INTEL_OUTPUT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001214 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001215 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1216 DRM_MODE_CONNECTOR_DSI);
1217
1218 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1219
1220 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1221 connector->interlace_allowed = false;
1222 connector->doublescan_allowed = false;
1223
1224 intel_connector_attach_encoder(intel_connector, intel_encoder);
1225
Thomas Wood34ea3d32014-05-29 16:57:41 +01001226 drm_connector_register(connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001227
Jani Nikula593e0622015-01-23 15:30:56 +02001228 drm_panel_attach(intel_dsi->panel, connector);
1229
1230 mutex_lock(&dev->mode_config.mutex);
1231 drm_panel_get_modes(intel_dsi->panel);
1232 list_for_each_entry(scan, &connector->probed_modes, head) {
1233 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1234 fixed_mode = drm_mode_duplicate(dev, scan);
1235 break;
1236 }
1237 }
1238 mutex_unlock(&dev->mode_config.mutex);
1239
Jani Nikula4e646492013-08-27 15:12:20 +03001240 if (!fixed_mode) {
1241 DRM_DEBUG_KMS("no fixed mode\n");
1242 goto err;
1243 }
1244
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301245 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Shobhit Kumarb029e662015-06-26 14:32:10 +05301246 intel_panel_setup_backlight(connector, INVALID_PIPE);
Jani Nikula4e646492013-08-27 15:12:20 +03001247
Damien Lespiau4328633d2014-05-28 12:30:56 +01001248 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001249
1250err:
1251 drm_encoder_cleanup(&intel_encoder->base);
1252 kfree(intel_dsi);
1253 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001254}