blob: a470dbf28c106409502c520c370b0cb403810bf9 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04002/*
3 * NXP (Philips) SCC+++(SCN+++) serial driver
4 *
5 * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
6 *
7 * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
15#if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
16#define SUPPORT_SYSRQ
17#endif
18
Alexander Shiyan90efa752013-07-31 14:56:30 +040019#include <linux/clk.h>
Thierry Redingeb612fa2013-01-21 11:09:21 +010020#include <linux/err.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040021#include <linux/module.h>
22#include <linux/device.h>
Stephen Rothwelld83b5422012-09-06 15:05:04 +100023#include <linux/console.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040024#include <linux/serial_core.h>
25#include <linux/serial.h>
26#include <linux/io.h>
27#include <linux/tty.h>
28#include <linux/tty_flip.h>
Alexander Shiyanec063892012-12-03 22:23:31 +040029#include <linux/spinlock.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040030#include <linux/platform_device.h>
Alexander Shiyan463dcc42012-12-03 22:23:32 +040031#include <linux/platform_data/serial-sccnxp.h>
Alexander Shiyan31815c02013-04-13 08:46:58 +040032#include <linux/regulator/consumer.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040033
34#define SCCNXP_NAME "uart-sccnxp"
35#define SCCNXP_MAJOR 204
36#define SCCNXP_MINOR 205
37
38#define SCCNXP_MR_REG (0x00)
39# define MR0_BAUD_NORMAL (0 << 0)
40# define MR0_BAUD_EXT1 (1 << 0)
41# define MR0_BAUD_EXT2 (5 << 0)
42# define MR0_FIFO (1 << 3)
43# define MR0_TXLVL (1 << 4)
44# define MR1_BITS_5 (0 << 0)
45# define MR1_BITS_6 (1 << 0)
46# define MR1_BITS_7 (2 << 0)
47# define MR1_BITS_8 (3 << 0)
48# define MR1_PAR_EVN (0 << 2)
49# define MR1_PAR_ODD (1 << 2)
50# define MR1_PAR_NO (4 << 2)
51# define MR2_STOP1 (7 << 0)
52# define MR2_STOP2 (0xf << 0)
53#define SCCNXP_SR_REG (0x01)
54#define SCCNXP_CSR_REG SCCNXP_SR_REG
55# define SR_RXRDY (1 << 0)
56# define SR_FULL (1 << 1)
57# define SR_TXRDY (1 << 2)
58# define SR_TXEMT (1 << 3)
59# define SR_OVR (1 << 4)
60# define SR_PE (1 << 5)
61# define SR_FE (1 << 6)
62# define SR_BRK (1 << 7)
63#define SCCNXP_CR_REG (0x02)
64# define CR_RX_ENABLE (1 << 0)
65# define CR_RX_DISABLE (1 << 1)
66# define CR_TX_ENABLE (1 << 2)
67# define CR_TX_DISABLE (1 << 3)
68# define CR_CMD_MRPTR1 (0x01 << 4)
69# define CR_CMD_RX_RESET (0x02 << 4)
70# define CR_CMD_TX_RESET (0x03 << 4)
71# define CR_CMD_STATUS_RESET (0x04 << 4)
72# define CR_CMD_BREAK_RESET (0x05 << 4)
73# define CR_CMD_START_BREAK (0x06 << 4)
74# define CR_CMD_STOP_BREAK (0x07 << 4)
75# define CR_CMD_MRPTR0 (0x0b << 4)
76#define SCCNXP_RHR_REG (0x03)
77#define SCCNXP_THR_REG SCCNXP_RHR_REG
78#define SCCNXP_IPCR_REG (0x04)
79#define SCCNXP_ACR_REG SCCNXP_IPCR_REG
80# define ACR_BAUD0 (0 << 7)
81# define ACR_BAUD1 (1 << 7)
82# define ACR_TIMER_MODE (6 << 4)
83#define SCCNXP_ISR_REG (0x05)
84#define SCCNXP_IMR_REG SCCNXP_ISR_REG
85# define IMR_TXRDY (1 << 0)
86# define IMR_RXRDY (1 << 1)
87# define ISR_TXRDY(x) (1 << ((x * 4) + 0))
88# define ISR_RXRDY(x) (1 << ((x * 4) + 1))
89#define SCCNXP_IPR_REG (0x0d)
90#define SCCNXP_OPCR_REG SCCNXP_IPR_REG
91#define SCCNXP_SOP_REG (0x0e)
92#define SCCNXP_ROP_REG (0x0f)
93
94/* Route helpers */
95#define MCTRL_MASK(sig) (0xf << (sig))
96#define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
97#define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
98
Alexander Shiyanea4c39b2013-07-31 14:56:31 +040099#define SCCNXP_HAVE_IO 0x00000001
100#define SCCNXP_HAVE_MR0 0x00000002
101
102struct sccnxp_chip {
103 const char *name;
104 unsigned int nr;
105 unsigned long freq_min;
106 unsigned long freq_std;
107 unsigned long freq_max;
108 unsigned int flags;
109 unsigned int fifosize;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400110};
111
112struct sccnxp_port {
113 struct uart_driver uart;
114 struct uart_port port[SCCNXP_MAX_UARTS];
Alexander Shiyanec063892012-12-03 22:23:31 +0400115 bool opened[SCCNXP_MAX_UARTS];
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400116
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400117 int irq;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400118 u8 imr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400119
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400120 struct sccnxp_chip *chip;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400121
122#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
123 struct console console;
124#endif
125
Alexander Shiyanec063892012-12-03 22:23:31 +0400126 spinlock_t lock;
127
128 bool poll;
129 struct timer_list timer;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400130
131 struct sccnxp_pdata pdata;
Alexander Shiyan31815c02013-04-13 08:46:58 +0400132
133 struct regulator *regulator;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400134};
135
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400136static const struct sccnxp_chip sc2681 = {
137 .name = "SC2681",
138 .nr = 2,
139 .freq_min = 1000000,
140 .freq_std = 3686400,
141 .freq_max = 4000000,
142 .flags = SCCNXP_HAVE_IO,
143 .fifosize = 3,
144};
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400145
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400146static const struct sccnxp_chip sc2691 = {
147 .name = "SC2691",
148 .nr = 1,
149 .freq_min = 1000000,
150 .freq_std = 3686400,
151 .freq_max = 4000000,
152 .flags = 0,
153 .fifosize = 3,
154};
155
156static const struct sccnxp_chip sc2692 = {
157 .name = "SC2692",
158 .nr = 2,
159 .freq_min = 1000000,
160 .freq_std = 3686400,
161 .freq_max = 4000000,
162 .flags = SCCNXP_HAVE_IO,
163 .fifosize = 3,
164};
165
166static const struct sccnxp_chip sc2891 = {
167 .name = "SC2891",
168 .nr = 1,
169 .freq_min = 100000,
170 .freq_std = 3686400,
171 .freq_max = 8000000,
172 .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
173 .fifosize = 16,
174};
175
176static const struct sccnxp_chip sc2892 = {
177 .name = "SC2892",
178 .nr = 2,
179 .freq_min = 100000,
180 .freq_std = 3686400,
181 .freq_max = 8000000,
182 .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
183 .fifosize = 16,
184};
185
186static const struct sccnxp_chip sc28202 = {
187 .name = "SC28202",
188 .nr = 2,
189 .freq_min = 1000000,
190 .freq_std = 14745600,
191 .freq_max = 50000000,
192 .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
193 .fifosize = 256,
194};
195
196static const struct sccnxp_chip sc68681 = {
197 .name = "SC68681",
198 .nr = 2,
199 .freq_min = 1000000,
200 .freq_std = 3686400,
201 .freq_max = 4000000,
202 .flags = SCCNXP_HAVE_IO,
203 .fifosize = 3,
204};
205
206static const struct sccnxp_chip sc68692 = {
207 .name = "SC68692",
208 .nr = 2,
209 .freq_min = 1000000,
210 .freq_std = 3686400,
211 .freq_max = 4000000,
212 .flags = SCCNXP_HAVE_IO,
213 .fifosize = 3,
214};
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400215
216static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
217{
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400218 return readb(port->membase + (reg << port->regshift));
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400219}
220
221static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
222{
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400223 writeb(v, port->membase + (reg << port->regshift));
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400224}
225
226static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
227{
228 return sccnxp_read(port, (port->line << 3) + reg);
229}
230
231static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
232{
233 sccnxp_write(port, (port->line << 3) + reg, v);
234}
235
236static int sccnxp_update_best_err(int a, int b, int *besterr)
237{
238 int err = abs(a - b);
239
240 if ((*besterr < 0) || (*besterr > err)) {
241 *besterr = err;
242 return 0;
243 }
244
245 return 1;
246}
247
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400248static const struct {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400249 u8 csr;
250 u8 acr;
251 u8 mr0;
252 int baud;
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400253} baud_std[] = {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400254 { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
255 { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
256 { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
257 { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
258 { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
259 { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
260 { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
261 { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
262 { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
263 { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
264 { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
265 { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
266 { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
267 { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
268 { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
269 { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
270 { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
271 { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
272 { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
273 { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
274 { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
275 { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
276 { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
277 { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
278 { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
279 { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
280 { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
281 { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
282 { 0, 0, 0, 0 }
283};
284
Alexander Shiyan16851182012-09-24 21:12:00 +0400285static int sccnxp_set_baud(struct uart_port *port, int baud)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400286{
287 struct sccnxp_port *s = dev_get_drvdata(port->dev);
288 int div_std, tmp_baud, bestbaud = baud, besterr = -1;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400289 struct sccnxp_chip *chip = s->chip;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400290 u8 i, acr = 0, csr = 0, mr0 = 0;
291
292 /* Find best baud from table */
293 for (i = 0; baud_std[i].baud && besterr; i++) {
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400294 if (baud_std[i].mr0 && !(chip->flags & SCCNXP_HAVE_MR0))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400295 continue;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400296 div_std = DIV_ROUND_CLOSEST(chip->freq_std, baud_std[i].baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400297 tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
298 if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
299 acr = baud_std[i].acr;
300 csr = baud_std[i].csr;
301 mr0 = baud_std[i].mr0;
302 bestbaud = tmp_baud;
303 }
304 }
305
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400306 if (chip->flags & SCCNXP_HAVE_MR0) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400307 /* Enable FIFO, set half level for TX */
308 mr0 |= MR0_FIFO | MR0_TXLVL;
309 /* Update MR0 */
310 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
311 sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
312 }
313
314 sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
315 sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
316
Alexander Shiyan16851182012-09-24 21:12:00 +0400317 if (baud != bestbaud)
318 dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
319 baud, bestbaud);
320
321 return bestbaud;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400322}
323
324static void sccnxp_enable_irq(struct uart_port *port, int mask)
325{
326 struct sccnxp_port *s = dev_get_drvdata(port->dev);
327
328 s->imr |= mask << (port->line * 4);
329 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
330}
331
332static void sccnxp_disable_irq(struct uart_port *port, int mask)
333{
334 struct sccnxp_port *s = dev_get_drvdata(port->dev);
335
336 s->imr &= ~(mask << (port->line * 4));
337 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
338}
339
340static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
341{
342 u8 bitmask;
343 struct sccnxp_port *s = dev_get_drvdata(port->dev);
344
345 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
346 bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
347 if (state)
348 sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
349 else
350 sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
351 }
352}
353
354static void sccnxp_handle_rx(struct uart_port *port)
355{
356 u8 sr;
357 unsigned int ch, flag;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400358
359 for (;;) {
360 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
361 if (!(sr & SR_RXRDY))
362 break;
363 sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
364
365 ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
366
367 port->icount.rx++;
368 flag = TTY_NORMAL;
369
370 if (unlikely(sr)) {
371 if (sr & SR_BRK) {
372 port->icount.brk++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400373 sccnxp_port_write(port, SCCNXP_CR_REG,
374 CR_CMD_BREAK_RESET);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400375 if (uart_handle_break(port))
376 continue;
377 } else if (sr & SR_PE)
378 port->icount.parity++;
379 else if (sr & SR_FE)
380 port->icount.frame++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400381 else if (sr & SR_OVR) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400382 port->icount.overrun++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400383 sccnxp_port_write(port, SCCNXP_CR_REG,
384 CR_CMD_STATUS_RESET);
385 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400386
387 sr &= port->read_status_mask;
388 if (sr & SR_BRK)
389 flag = TTY_BREAK;
390 else if (sr & SR_PE)
391 flag = TTY_PARITY;
392 else if (sr & SR_FE)
393 flag = TTY_FRAME;
394 else if (sr & SR_OVR)
395 flag = TTY_OVERRUN;
396 }
397
398 if (uart_handle_sysrq_char(port, ch))
399 continue;
400
401 if (sr & port->ignore_status_mask)
402 continue;
403
404 uart_insert_char(port, sr, SR_OVR, ch, flag);
405 }
406
Jiri Slaby2e124b42013-01-03 15:53:06 +0100407 tty_flip_buffer_push(&port->state->port);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400408}
409
410static void sccnxp_handle_tx(struct uart_port *port)
411{
412 u8 sr;
413 struct circ_buf *xmit = &port->state->xmit;
414 struct sccnxp_port *s = dev_get_drvdata(port->dev);
415
416 if (unlikely(port->x_char)) {
417 sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
418 port->icount.tx++;
419 port->x_char = 0;
420 return;
421 }
422
423 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
424 /* Disable TX if FIFO is empty */
425 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
426 sccnxp_disable_irq(port, IMR_TXRDY);
427
428 /* Set direction to input */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400429 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400430 sccnxp_set_bit(port, DIR_OP, 0);
431 }
432 return;
433 }
434
435 while (!uart_circ_empty(xmit)) {
436 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
437 if (!(sr & SR_TXRDY))
438 break;
439
440 sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
441 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
442 port->icount.tx++;
443 }
444
445 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
446 uart_write_wakeup(port);
447}
448
Alexander Shiyanec063892012-12-03 22:23:31 +0400449static void sccnxp_handle_events(struct sccnxp_port *s)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400450{
451 int i;
452 u8 isr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400453
Alexander Shiyanec063892012-12-03 22:23:31 +0400454 do {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400455 isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
456 isr &= s->imr;
457 if (!isr)
458 break;
459
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400460 for (i = 0; i < s->uart.nr; i++) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400461 if (s->opened[i] && (isr & ISR_RXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400462 sccnxp_handle_rx(&s->port[i]);
Alexander Shiyanec063892012-12-03 22:23:31 +0400463 if (s->opened[i] && (isr & ISR_TXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400464 sccnxp_handle_tx(&s->port[i]);
465 }
Alexander Shiyanec063892012-12-03 22:23:31 +0400466 } while (1);
467}
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400468
Kees Cookfc3b00d2017-10-24 02:59:49 -0700469static void sccnxp_timer(struct timer_list *t)
Alexander Shiyanec063892012-12-03 22:23:31 +0400470{
Kees Cookfc3b00d2017-10-24 02:59:49 -0700471 struct sccnxp_port *s = from_timer(s, t, timer);
Alexander Shiyanec063892012-12-03 22:23:31 +0400472 unsigned long flags;
473
474 spin_lock_irqsave(&s->lock, flags);
475 sccnxp_handle_events(s);
476 spin_unlock_irqrestore(&s->lock, flags);
477
Alexander Shiyanbee18bd2014-05-24 12:50:26 +0400478 mod_timer(&s->timer, jiffies + usecs_to_jiffies(s->pdata.poll_time_us));
Alexander Shiyanec063892012-12-03 22:23:31 +0400479}
480
481static irqreturn_t sccnxp_ist(int irq, void *dev_id)
482{
483 struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
484 unsigned long flags;
485
486 spin_lock_irqsave(&s->lock, flags);
487 sccnxp_handle_events(s);
488 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400489
490 return IRQ_HANDLED;
491}
492
493static void sccnxp_start_tx(struct uart_port *port)
494{
495 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400496 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400497
Alexander Shiyanec063892012-12-03 22:23:31 +0400498 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400499
500 /* Set direction to output */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400501 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400502 sccnxp_set_bit(port, DIR_OP, 1);
503
504 sccnxp_enable_irq(port, IMR_TXRDY);
505
Alexander Shiyanec063892012-12-03 22:23:31 +0400506 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400507}
508
509static void sccnxp_stop_tx(struct uart_port *port)
510{
511 /* Do nothing */
512}
513
514static void sccnxp_stop_rx(struct uart_port *port)
515{
516 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400517 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400518
Alexander Shiyanec063892012-12-03 22:23:31 +0400519 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400520 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
Alexander Shiyanec063892012-12-03 22:23:31 +0400521 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400522}
523
524static unsigned int sccnxp_tx_empty(struct uart_port *port)
525{
526 u8 val;
Alexander Shiyanec063892012-12-03 22:23:31 +0400527 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400528 struct sccnxp_port *s = dev_get_drvdata(port->dev);
529
Alexander Shiyanec063892012-12-03 22:23:31 +0400530 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400531 val = sccnxp_port_read(port, SCCNXP_SR_REG);
Alexander Shiyanec063892012-12-03 22:23:31 +0400532 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400533
534 return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
535}
536
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400537static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
538{
539 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400540 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400541
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400542 if (!(s->chip->flags & SCCNXP_HAVE_IO))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400543 return;
544
Alexander Shiyanec063892012-12-03 22:23:31 +0400545 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400546
547 sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
548 sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
549
Alexander Shiyanec063892012-12-03 22:23:31 +0400550 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400551}
552
553static unsigned int sccnxp_get_mctrl(struct uart_port *port)
554{
555 u8 bitmask, ipr;
Alexander Shiyanec063892012-12-03 22:23:31 +0400556 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400557 struct sccnxp_port *s = dev_get_drvdata(port->dev);
558 unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
559
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400560 if (!(s->chip->flags & SCCNXP_HAVE_IO))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400561 return mctrl;
562
Alexander Shiyanec063892012-12-03 22:23:31 +0400563 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400564
565 ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
566
567 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
568 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
569 DSR_IP);
570 mctrl &= ~TIOCM_DSR;
571 mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
572 }
573 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
574 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
575 CTS_IP);
576 mctrl &= ~TIOCM_CTS;
577 mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
578 }
579 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
580 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
581 DCD_IP);
582 mctrl &= ~TIOCM_CAR;
583 mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
584 }
585 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
586 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
587 RNG_IP);
588 mctrl &= ~TIOCM_RNG;
589 mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
590 }
591
Alexander Shiyanec063892012-12-03 22:23:31 +0400592 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400593
594 return mctrl;
595}
596
597static void sccnxp_break_ctl(struct uart_port *port, int break_state)
598{
599 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400600 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400601
Alexander Shiyanec063892012-12-03 22:23:31 +0400602 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400603 sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
604 CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
Alexander Shiyanec063892012-12-03 22:23:31 +0400605 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400606}
607
608static void sccnxp_set_termios(struct uart_port *port,
609 struct ktermios *termios, struct ktermios *old)
610{
611 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400612 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400613 u8 mr1, mr2;
614 int baud;
615
Alexander Shiyanec063892012-12-03 22:23:31 +0400616 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400617
618 /* Mask termios capabilities we don't support */
619 termios->c_cflag &= ~CMSPAR;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400620
621 /* Disable RX & TX, reset break condition, status and FIFOs */
622 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
623 CR_RX_DISABLE | CR_TX_DISABLE);
624 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
625 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
626 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
627
628 /* Word size */
629 switch (termios->c_cflag & CSIZE) {
630 case CS5:
631 mr1 = MR1_BITS_5;
632 break;
633 case CS6:
634 mr1 = MR1_BITS_6;
635 break;
636 case CS7:
637 mr1 = MR1_BITS_7;
638 break;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400639 case CS8:
Alexander Shiyan91f61ce2012-09-24 21:12:02 +0400640 default:
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400641 mr1 = MR1_BITS_8;
642 break;
643 }
644
645 /* Parity */
646 if (termios->c_cflag & PARENB) {
647 if (termios->c_cflag & PARODD)
648 mr1 |= MR1_PAR_ODD;
649 } else
650 mr1 |= MR1_PAR_NO;
651
652 /* Stop bits */
653 mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
654
655 /* Update desired format */
656 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
657 sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
658 sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
659
660 /* Set read status mask */
661 port->read_status_mask = SR_OVR;
662 if (termios->c_iflag & INPCK)
663 port->read_status_mask |= SR_PE | SR_FE;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400664 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400665 port->read_status_mask |= SR_BRK;
666
667 /* Set status ignore mask */
668 port->ignore_status_mask = 0;
669 if (termios->c_iflag & IGNBRK)
670 port->ignore_status_mask |= SR_BRK;
Alexander Shiyan2ce7c142014-05-24 12:50:27 +0400671 if (termios->c_iflag & IGNPAR)
672 port->ignore_status_mask |= SR_PE;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400673 if (!(termios->c_cflag & CREAD))
674 port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
675
676 /* Setup baudrate */
677 baud = uart_get_baud_rate(port, termios, old, 50,
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400678 (s->chip->flags & SCCNXP_HAVE_MR0) ?
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400679 230400 : 38400);
Alexander Shiyan16851182012-09-24 21:12:00 +0400680 baud = sccnxp_set_baud(port, baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400681
682 /* Update timeout according to new baud rate */
683 uart_update_timeout(port, termios->c_cflag, baud);
684
Alexander Shiyanec063892012-12-03 22:23:31 +0400685 /* Report actual baudrate back to core */
Alexander Shiyan16851182012-09-24 21:12:00 +0400686 if (tty_termios_baud_rate(termios))
687 tty_termios_encode_baud_rate(termios, baud, baud);
688
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400689 /* Enable RX & TX */
690 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
691
Alexander Shiyanec063892012-12-03 22:23:31 +0400692 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400693}
694
695static int sccnxp_startup(struct uart_port *port)
696{
697 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400698 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400699
Alexander Shiyanec063892012-12-03 22:23:31 +0400700 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400701
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400702 if (s->chip->flags & SCCNXP_HAVE_IO) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400703 /* Outputs are controlled manually */
704 sccnxp_write(port, SCCNXP_OPCR_REG, 0);
705 }
706
707 /* Reset break condition, status and FIFOs */
708 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
709 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
710 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
711 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
712
713 /* Enable RX & TX */
714 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
715
716 /* Enable RX interrupt */
717 sccnxp_enable_irq(port, IMR_RXRDY);
718
Alexander Shiyanec063892012-12-03 22:23:31 +0400719 s->opened[port->line] = 1;
720
721 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400722
723 return 0;
724}
725
726static void sccnxp_shutdown(struct uart_port *port)
727{
728 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400729 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400730
Alexander Shiyanec063892012-12-03 22:23:31 +0400731 spin_lock_irqsave(&s->lock, flags);
732
733 s->opened[port->line] = 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400734
735 /* Disable interrupts */
736 sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
737
738 /* Disable TX & RX */
739 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
740
741 /* Leave direction to input */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400742 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400743 sccnxp_set_bit(port, DIR_OP, 0);
744
Alexander Shiyanec063892012-12-03 22:23:31 +0400745 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400746}
747
748static const char *sccnxp_type(struct uart_port *port)
749{
750 struct sccnxp_port *s = dev_get_drvdata(port->dev);
751
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400752 return (port->type == PORT_SC26XX) ? s->chip->name : NULL;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400753}
754
755static void sccnxp_release_port(struct uart_port *port)
756{
757 /* Do nothing */
758}
759
760static int sccnxp_request_port(struct uart_port *port)
761{
762 /* Do nothing */
763 return 0;
764}
765
766static void sccnxp_config_port(struct uart_port *port, int flags)
767{
768 if (flags & UART_CONFIG_TYPE)
769 port->type = PORT_SC26XX;
770}
771
772static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
773{
774 if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
775 return 0;
776 if (s->irq == port->irq)
777 return 0;
778
779 return -EINVAL;
780}
781
782static const struct uart_ops sccnxp_ops = {
783 .tx_empty = sccnxp_tx_empty,
784 .set_mctrl = sccnxp_set_mctrl,
785 .get_mctrl = sccnxp_get_mctrl,
786 .stop_tx = sccnxp_stop_tx,
787 .start_tx = sccnxp_start_tx,
788 .stop_rx = sccnxp_stop_rx,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400789 .break_ctl = sccnxp_break_ctl,
790 .startup = sccnxp_startup,
791 .shutdown = sccnxp_shutdown,
792 .set_termios = sccnxp_set_termios,
793 .type = sccnxp_type,
794 .release_port = sccnxp_release_port,
795 .request_port = sccnxp_request_port,
796 .config_port = sccnxp_config_port,
797 .verify_port = sccnxp_verify_port,
798};
799
800#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
801static void sccnxp_console_putchar(struct uart_port *port, int c)
802{
803 int tryes = 100000;
804
805 while (tryes--) {
806 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
807 sccnxp_port_write(port, SCCNXP_THR_REG, c);
808 break;
809 }
810 barrier();
811 }
812}
813
814static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
815{
816 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
817 struct uart_port *port = &s->port[co->index];
Alexander Shiyanec063892012-12-03 22:23:31 +0400818 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400819
Alexander Shiyanec063892012-12-03 22:23:31 +0400820 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400821 uart_console_write(port, c, n, sccnxp_console_putchar);
Alexander Shiyanec063892012-12-03 22:23:31 +0400822 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400823}
824
825static int sccnxp_console_setup(struct console *co, char *options)
826{
827 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
828 struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
829 int baud = 9600, bits = 8, parity = 'n', flow = 'n';
830
831 if (options)
832 uart_parse_options(options, &baud, &parity, &bits, &flow);
833
834 return uart_set_options(port, co, baud, parity, bits, flow);
835}
836#endif
837
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400838static const struct platform_device_id sccnxp_id_table[] = {
839 { .name = "sc2681", .driver_data = (kernel_ulong_t)&sc2681, },
840 { .name = "sc2691", .driver_data = (kernel_ulong_t)&sc2691, },
841 { .name = "sc2692", .driver_data = (kernel_ulong_t)&sc2692, },
842 { .name = "sc2891", .driver_data = (kernel_ulong_t)&sc2891, },
843 { .name = "sc2892", .driver_data = (kernel_ulong_t)&sc2892, },
844 { .name = "sc28202", .driver_data = (kernel_ulong_t)&sc28202, },
845 { .name = "sc68681", .driver_data = (kernel_ulong_t)&sc68681, },
846 { .name = "sc68692", .driver_data = (kernel_ulong_t)&sc68692, },
847 { }
848};
849MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
850
Bill Pemberton9671f092012-11-19 13:21:50 -0500851static int sccnxp_probe(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400852{
853 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400854 struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400855 int i, ret, uartclk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400856 struct sccnxp_port *s;
857 void __iomem *membase;
Alexander Shiyan90efa752013-07-31 14:56:30 +0400858 struct clk *clk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400859
Alexander Shiyane087ab72013-07-31 14:56:29 +0400860 membase = devm_ioremap_resource(&pdev->dev, res);
861 if (IS_ERR(membase))
862 return PTR_ERR(membase);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400863
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400864 s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
865 if (!s) {
866 dev_err(&pdev->dev, "Error allocating port structure\n");
867 return -ENOMEM;
868 }
869 platform_set_drvdata(pdev, s);
870
Alexander Shiyanec063892012-12-03 22:23:31 +0400871 spin_lock_init(&s->lock);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400872
Greg Kroah-Hartman461a8ec2013-08-02 15:25:19 +0800873 s->chip = (struct sccnxp_chip *)pdev->id_entry->driver_data;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400874
Alexander Shiyane087ab72013-07-31 14:56:29 +0400875 s->regulator = devm_regulator_get(&pdev->dev, "vcc");
876 if (!IS_ERR(s->regulator)) {
877 ret = regulator_enable(s->regulator);
878 if (ret) {
879 dev_err(&pdev->dev,
880 "Failed to enable regulator: %i\n", ret);
881 return ret;
882 }
883 } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
884 return -EPROBE_DEFER;
885
Alexander Shiyan90efa752013-07-31 14:56:30 +0400886 clk = devm_clk_get(&pdev->dev, NULL);
887 if (IS_ERR(clk)) {
Thomas Bogendoerfere279e6d2017-05-31 22:21:03 +0200888 ret = PTR_ERR(clk);
889 if (ret == -EPROBE_DEFER)
Alexander Shiyan90efa752013-07-31 14:56:30 +0400890 goto err_out;
Thomas Bogendoerfere279e6d2017-05-31 22:21:03 +0200891 uartclk = 0;
892 } else {
Alexey Khoroshilovc9126142017-09-02 23:13:55 +0300893 ret = clk_prepare_enable(clk);
894 if (ret)
895 goto err_out;
896
897 ret = devm_add_action_or_reset(&pdev->dev,
898 (void(*)(void *))clk_disable_unprepare,
899 clk);
900 if (ret)
901 goto err_out;
902
Thomas Bogendoerfere279e6d2017-05-31 22:21:03 +0200903 uartclk = clk_get_rate(clk);
904 }
905
906 if (!uartclk) {
Alexander Shiyan90efa752013-07-31 14:56:30 +0400907 dev_notice(&pdev->dev, "Using default clock frequency\n");
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400908 uartclk = s->chip->freq_std;
Thomas Bogendoerfere279e6d2017-05-31 22:21:03 +0200909 }
Alexander Shiyan90efa752013-07-31 14:56:30 +0400910
911 /* Check input frequency */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400912 if ((uartclk < s->chip->freq_min) || (uartclk > s->chip->freq_max)) {
Alexander Shiyan90efa752013-07-31 14:56:30 +0400913 dev_err(&pdev->dev, "Frequency out of bounds\n");
914 ret = -EINVAL;
915 goto err_out;
916 }
917
Greg Kroah-Hartman461a8ec2013-08-02 15:25:19 +0800918 if (pdata)
919 memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
920
Alexander Shiyanb7863372013-01-17 18:34:45 +0400921 if (s->pdata.poll_time_us) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400922 dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
Alexander Shiyanb7863372013-01-17 18:34:45 +0400923 s->pdata.poll_time_us);
Alexander Shiyanec063892012-12-03 22:23:31 +0400924 s->poll = 1;
Greg Kroah-Hartman461a8ec2013-08-02 15:25:19 +0800925 }
926
927 if (!s->poll) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400928 s->irq = platform_get_irq(pdev, 0);
929 if (s->irq < 0) {
930 dev_err(&pdev->dev, "Missing irq resource data\n");
931 ret = -ENXIO;
932 goto err_out;
933 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400934 }
935
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400936 s->uart.owner = THIS_MODULE;
937 s->uart.dev_name = "ttySC";
938 s->uart.major = SCCNXP_MAJOR;
939 s->uart.minor = SCCNXP_MINOR;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400940 s->uart.nr = s->chip->nr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400941#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
942 s->uart.cons = &s->console;
943 s->uart.cons->device = uart_console_device;
944 s->uart.cons->write = sccnxp_console_write;
945 s->uart.cons->setup = sccnxp_console_setup;
946 s->uart.cons->flags = CON_PRINTBUFFER;
947 s->uart.cons->index = -1;
948 s->uart.cons->data = s;
949 strcpy(s->uart.cons->name, "ttySC");
950#endif
951 ret = uart_register_driver(&s->uart);
952 if (ret) {
953 dev_err(&pdev->dev, "Registering UART driver failed\n");
954 goto err_out;
955 }
956
957 for (i = 0; i < s->uart.nr; i++) {
958 s->port[i].line = i;
959 s->port[i].dev = &pdev->dev;
960 s->port[i].irq = s->irq;
961 s->port[i].type = PORT_SC26XX;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400962 s->port[i].fifosize = s->chip->fifosize;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400963 s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
964 s->port[i].iotype = UPIO_MEM;
965 s->port[i].mapbase = res->start;
966 s->port[i].membase = membase;
967 s->port[i].regshift = s->pdata.reg_shift;
Alexander Shiyan90efa752013-07-31 14:56:30 +0400968 s->port[i].uartclk = uartclk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400969 s->port[i].ops = &sccnxp_ops;
970 uart_add_one_port(&s->uart, &s->port[i]);
971 /* Set direction to input */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400972 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400973 sccnxp_set_bit(&s->port[i], DIR_OP, 0);
974 }
975
976 /* Disable interrupts */
977 s->imr = 0;
978 sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
979
Alexander Shiyanec063892012-12-03 22:23:31 +0400980 if (!s->poll) {
981 ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
982 sccnxp_ist,
983 IRQF_TRIGGER_FALLING |
984 IRQF_ONESHOT,
985 dev_name(&pdev->dev), s);
986 if (!ret)
987 return 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400988
Alexander Shiyanec063892012-12-03 22:23:31 +0400989 dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
990 } else {
Kees Cookfc3b00d2017-10-24 02:59:49 -0700991 timer_setup(&s->timer, sccnxp_timer, 0);
Alexander Shiyanec063892012-12-03 22:23:31 +0400992 mod_timer(&s->timer, jiffies +
993 usecs_to_jiffies(s->pdata.poll_time_us));
994 return 0;
995 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400996
Wei Yongjun7a95b812013-09-23 21:54:20 +0800997 uart_unregister_driver(&s->uart);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400998err_out:
Alexander Shiyane087ab72013-07-31 14:56:29 +0400999 if (!IS_ERR(s->regulator))
Alexey Khoroshilovc9126142017-09-02 23:13:55 +03001000 regulator_disable(s->regulator);
Alexander Shiyane087ab72013-07-31 14:56:29 +04001001
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001002 return ret;
1003}
1004
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001005static int sccnxp_remove(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001006{
1007 int i;
1008 struct sccnxp_port *s = platform_get_drvdata(pdev);
1009
Alexander Shiyanec063892012-12-03 22:23:31 +04001010 if (!s->poll)
1011 devm_free_irq(&pdev->dev, s->irq, s);
1012 else
1013 del_timer_sync(&s->timer);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001014
1015 for (i = 0; i < s->uart.nr; i++)
1016 uart_remove_one_port(&s->uart, &s->port[i]);
1017
1018 uart_unregister_driver(&s->uart);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001019
Alexander Shiyan31815c02013-04-13 08:46:58 +04001020 if (!IS_ERR(s->regulator))
1021 return regulator_disable(s->regulator);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001022
1023 return 0;
1024}
1025
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001026static struct platform_driver sccnxp_uart_driver = {
1027 .driver = {
Greg Kroah-Hartman461a8ec2013-08-02 15:25:19 +08001028 .name = SCCNXP_NAME,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001029 },
1030 .probe = sccnxp_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001031 .remove = sccnxp_remove,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001032 .id_table = sccnxp_id_table,
1033};
1034module_platform_driver(sccnxp_uart_driver);
1035
1036MODULE_LICENSE("GPL v2");
1037MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1038MODULE_DESCRIPTION("SCCNXP serial driver");