blob: ae716cf22f693d1c503c6519fb5a983dc3537466 [file] [log] [blame]
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
Zhi Wang12d14cc2016-08-30 11:06:17 +080022 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 *
27 * Contributors:
28 * Niu Bing <bing.niu@intel.com>
29 * Zhi Wang <zhi.a.wang@intel.com>
30 *
Zhi Wang0ad35fe2016-06-16 08:07:00 -040031 */
32
33#ifndef _GVT_H_
34#define _GVT_H_
35
36#include "debug.h"
37#include "hypercall.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080038#include "mmio.h"
Zhi Wang82d375d2016-07-05 12:40:49 -040039#include "reg.h"
Zhi Wangc8fe6a682015-09-17 09:22:08 +080040#include "interrupt.h"
Zhi Wang2707e442016-03-28 23:23:16 +080041#include "gtt.h"
Zhi Wang04d348a2016-04-25 18:28:56 -040042#include "display.h"
43#include "edid.h"
Zhi Wang8453d672016-05-01 02:48:25 -040044#include "execlist.h"
Zhi Wang28c4c6c2016-05-01 05:22:47 -040045#include "scheduler.h"
Zhi Wang0ad35fe2016-06-16 08:07:00 -040046
47#define GVT_MAX_VGPU 8
48
49enum {
50 INTEL_GVT_HYPERVISOR_XEN = 0,
51 INTEL_GVT_HYPERVISOR_KVM,
52};
53
54struct intel_gvt_host {
55 bool initialized;
56 int hypervisor_type;
57 struct intel_gvt_mpt *mpt;
58};
59
60extern struct intel_gvt_host intel_gvt_host;
61
62/* Describe per-platform limitations. */
63struct intel_gvt_device_info {
64 u32 max_support_vgpus;
Zhi Wang579cea52016-06-30 12:45:34 -040065 u32 cfg_space_size;
Zhi Wangc8fe6a682015-09-17 09:22:08 +080066 u32 mmio_size;
Zhi Wang579cea52016-06-30 12:45:34 -040067 u32 mmio_bar;
Zhi Wangc8fe6a682015-09-17 09:22:08 +080068 unsigned long msi_cap_offset;
Zhi Wang2707e442016-03-28 23:23:16 +080069 u32 gtt_start_offset;
70 u32 gtt_entry_size;
71 u32 gtt_entry_size_shift;
Zhi Wang0ad35fe2016-06-16 08:07:00 -040072};
73
Zhi Wang28a60de2016-09-02 12:41:29 +080074/* GM resources owned by a vGPU */
75struct intel_vgpu_gm {
76 u64 aperture_sz;
77 u64 hidden_sz;
78 struct drm_mm_node low_gm_node;
79 struct drm_mm_node high_gm_node;
80};
81
82#define INTEL_GVT_MAX_NUM_FENCES 32
83
84/* Fences owned by a vGPU */
85struct intel_vgpu_fence {
86 struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES];
87 u32 base;
88 u32 size;
89};
90
Zhi Wang82d375d2016-07-05 12:40:49 -040091struct intel_vgpu_mmio {
92 void *vreg;
93 void *sreg;
Zhi Wange39c5ad2016-09-02 13:33:29 +080094 bool disable_warn_untrack;
Zhi Wang82d375d2016-07-05 12:40:49 -040095};
96
97#define INTEL_GVT_MAX_CFG_SPACE_SZ 256
98#define INTEL_GVT_MAX_BAR_NUM 4
99
100struct intel_vgpu_pci_bar {
101 u64 size;
102 bool tracked;
103};
104
105struct intel_vgpu_cfg_space {
106 unsigned char virtual_cfg_space[INTEL_GVT_MAX_CFG_SPACE_SZ];
107 struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM];
108};
109
110#define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
111
Zhi Wang04d348a2016-04-25 18:28:56 -0400112#define INTEL_GVT_MAX_PIPE 4
113
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800114struct intel_vgpu_irq {
115 bool irq_warn_once[INTEL_GVT_EVENT_MAX];
Zhi Wang04d348a2016-04-25 18:28:56 -0400116 DECLARE_BITMAP(flip_done_event[INTEL_GVT_MAX_PIPE],
117 INTEL_GVT_EVENT_MAX);
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800118};
119
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400120struct intel_vgpu_opregion {
121 void *va;
122 u32 gfn[INTEL_GVT_OPREGION_PAGES];
123 struct page *pages[INTEL_GVT_OPREGION_PAGES];
124};
125
126#define vgpu_opregion(vgpu) (&(vgpu->opregion))
127
Zhi Wang04d348a2016-04-25 18:28:56 -0400128#define INTEL_GVT_MAX_PORT 5
129
130struct intel_vgpu_display {
131 struct intel_vgpu_i2c_edid i2c_edid;
132 struct intel_vgpu_port ports[INTEL_GVT_MAX_PORT];
133 struct intel_vgpu_sbi sbi;
134};
135
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400136struct intel_vgpu {
137 struct intel_gvt *gvt;
138 int id;
139 unsigned long handle; /* vGPU handle used by hypervisor MPT modules */
Zhi Wang82d375d2016-07-05 12:40:49 -0400140 bool active;
141 bool resetting;
Zhi Wang28a60de2016-09-02 12:41:29 +0800142
143 struct intel_vgpu_fence fence;
144 struct intel_vgpu_gm gm;
Zhi Wang82d375d2016-07-05 12:40:49 -0400145 struct intel_vgpu_cfg_space cfg_space;
146 struct intel_vgpu_mmio mmio;
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800147 struct intel_vgpu_irq irq;
Zhi Wang2707e442016-03-28 23:23:16 +0800148 struct intel_vgpu_gtt gtt;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400149 struct intel_vgpu_opregion opregion;
Zhi Wang04d348a2016-04-25 18:28:56 -0400150 struct intel_vgpu_display display;
Zhi Wang8453d672016-05-01 02:48:25 -0400151 struct intel_vgpu_execlist execlist[I915_NUM_ENGINES];
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400152 struct list_head workload_q_head[I915_NUM_ENGINES];
153 struct kmem_cache *workloads;
Zhi Wange4734052016-05-01 07:42:16 -0400154 atomic_t running_workload_num;
155 struct i915_gem_context *shadow_ctx;
156 struct notifier_block shadow_ctx_notifier_block;
Zhi Wang28a60de2016-09-02 12:41:29 +0800157};
158
159struct intel_gvt_gm {
160 unsigned long vgpu_allocated_low_gm_size;
161 unsigned long vgpu_allocated_high_gm_size;
162};
163
164struct intel_gvt_fence {
165 unsigned long vgpu_allocated_fence_num;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400166};
167
Zhi Wang12d14cc2016-08-30 11:06:17 +0800168#define INTEL_GVT_MMIO_HASH_BITS 9
169
170struct intel_gvt_mmio {
171 u32 *mmio_attribute;
172 DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS);
173};
174
Zhi Wang579cea52016-06-30 12:45:34 -0400175struct intel_gvt_firmware {
176 void *cfg_space;
177 void *mmio;
178 bool firmware_loaded;
179};
180
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400181struct intel_gvt_opregion {
182 void *opregion_va;
183 u32 opregion_pa;
184};
185
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400186struct intel_gvt {
187 struct mutex lock;
188 bool initialized;
189
190 struct drm_i915_private *dev_priv;
191 struct idr vgpu_idr; /* vGPU IDR pool */
192
193 struct intel_gvt_device_info device_info;
Zhi Wang28a60de2016-09-02 12:41:29 +0800194 struct intel_gvt_gm gm;
195 struct intel_gvt_fence fence;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800196 struct intel_gvt_mmio mmio;
Zhi Wang579cea52016-06-30 12:45:34 -0400197 struct intel_gvt_firmware firmware;
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800198 struct intel_gvt_irq irq;
Zhi Wang2707e442016-03-28 23:23:16 +0800199 struct intel_gvt_gtt gtt;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400200 struct intel_gvt_opregion opregion;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400201 struct intel_gvt_workload_scheduler scheduler;
Zhi Wang04d348a2016-04-25 18:28:56 -0400202
203 struct task_struct *service_thread;
204 wait_queue_head_t service_thread_wq;
205 unsigned long service_request;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400206};
207
Zhi Wang04d348a2016-04-25 18:28:56 -0400208enum {
209 INTEL_GVT_REQUEST_EMULATE_VBLANK = 0,
210};
211
212static inline void intel_gvt_request_service(struct intel_gvt *gvt,
213 int service)
214{
215 set_bit(service, (void *)&gvt->service_request);
216 wake_up(&gvt->service_thread_wq);
217}
218
Zhi Wang579cea52016-06-30 12:45:34 -0400219void intel_gvt_free_firmware(struct intel_gvt *gvt);
220int intel_gvt_load_firmware(struct intel_gvt *gvt);
221
Zhi Wang28a60de2016-09-02 12:41:29 +0800222/* Aperture/GM space definitions for GVT device */
223#define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
224#define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.mappable_base)
225
226#define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800227#define gvt_ggtt_sz(gvt) \
228 ((gvt->dev_priv->ggtt.base.total >> PAGE_SHIFT) << 3)
Zhi Wang28a60de2016-09-02 12:41:29 +0800229#define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
230
231#define gvt_aperture_gmadr_base(gvt) (0)
232#define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
233 + gvt_aperture_sz(gvt) - 1)
234
235#define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
236 + gvt_aperture_sz(gvt))
237#define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
238 + gvt_hidden_sz(gvt) - 1)
239
240#define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
241
242/* Aperture/GM space definitions for vGPU */
243#define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
244#define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
245#define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
246#define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
247
248#define vgpu_aperture_pa_base(vgpu) \
249 (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
250
251#define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
252
253#define vgpu_aperture_pa_end(vgpu) \
254 (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
255
256#define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
257#define vgpu_aperture_gmadr_end(vgpu) \
258 (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
259
260#define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
261#define vgpu_hidden_gmadr_end(vgpu) \
262 (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
263
264#define vgpu_fence_base(vgpu) (vgpu->fence.base)
265#define vgpu_fence_sz(vgpu) (vgpu->fence.size)
266
267struct intel_vgpu_creation_params {
268 __u64 handle;
269 __u64 low_gm_sz; /* in MB */
270 __u64 high_gm_sz; /* in MB */
271 __u64 fence_sz;
272 __s32 primary;
273 __u64 vgpu_id;
274};
275
276int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu,
277 struct intel_vgpu_creation_params *param);
278void intel_vgpu_free_resource(struct intel_vgpu *vgpu);
279void intel_vgpu_write_fence(struct intel_vgpu *vgpu,
280 u32 fence, u64 value);
281
Zhi Wang82d375d2016-07-05 12:40:49 -0400282/* Macros for easily accessing vGPU virtual/shadow register */
283#define vgpu_vreg(vgpu, reg) \
284 (*(u32 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
285#define vgpu_vreg8(vgpu, reg) \
286 (*(u8 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
287#define vgpu_vreg16(vgpu, reg) \
288 (*(u16 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
289#define vgpu_vreg64(vgpu, reg) \
290 (*(u64 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
291#define vgpu_sreg(vgpu, reg) \
292 (*(u32 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
293#define vgpu_sreg8(vgpu, reg) \
294 (*(u8 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
295#define vgpu_sreg16(vgpu, reg) \
296 (*(u16 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
297#define vgpu_sreg64(vgpu, reg) \
298 (*(u64 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
299
300#define for_each_active_vgpu(gvt, vgpu, id) \
301 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
302 for_each_if(vgpu->active)
303
304static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu,
305 u32 offset, u32 val, bool low)
306{
307 u32 *pval;
308
309 /* BAR offset should be 32 bits algiend */
310 offset = rounddown(offset, 4);
311 pval = (u32 *)(vgpu_cfg_space(vgpu) + offset);
312
313 if (low) {
314 /*
315 * only update bit 31 - bit 4,
316 * leave the bit 3 - bit 0 unchanged.
317 */
318 *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0));
319 }
320}
321
322struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt,
323 struct intel_vgpu_creation_params *
324 param);
325
326void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu);
327
Zhi Wang2707e442016-03-28 23:23:16 +0800328/* validating GM functions */
329#define vgpu_gmadr_is_aperture(vgpu, gmadr) \
330 ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
331 (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
332
333#define vgpu_gmadr_is_hidden(vgpu, gmadr) \
334 ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
335 (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
336
337#define vgpu_gmadr_is_valid(vgpu, gmadr) \
338 ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
339 (vgpu_gmadr_is_hidden(vgpu, gmadr))))
340
341#define gvt_gmadr_is_aperture(gvt, gmadr) \
342 ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
343 (gmadr <= gvt_aperture_gmadr_end(gvt)))
344
345#define gvt_gmadr_is_hidden(gvt, gmadr) \
346 ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
347 (gmadr <= gvt_hidden_gmadr_end(gvt)))
348
349#define gvt_gmadr_is_valid(gvt, gmadr) \
350 (gvt_gmadr_is_aperture(gvt, gmadr) || \
351 gvt_gmadr_is_hidden(gvt, gmadr))
352
353bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size);
354int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr);
355int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr);
356int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
357 unsigned long *h_index);
358int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
359 unsigned long *g_index);
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400360
361int intel_vgpu_emulate_cfg_read(void *__vgpu, unsigned int offset,
362 void *p_data, unsigned int bytes);
363
364int intel_vgpu_emulate_cfg_write(void *__vgpu, unsigned int offset,
365 void *p_data, unsigned int bytes);
366
367void intel_gvt_clean_opregion(struct intel_gvt *gvt);
368int intel_gvt_init_opregion(struct intel_gvt *gvt);
369
370void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu);
371int intel_vgpu_init_opregion(struct intel_vgpu *vgpu, u32 gpa);
372
373int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci);
374
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400375#include "mpt.h"
376
377#endif