blob: 9568bfaff8f74aab49f18c3526edbfa5655b9a13 [file] [log] [blame]
Andy Fleming2654d632006-08-18 18:04:34 -05001/*
2 * MPC8540 ADS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2006, 2008 Freescale Semiconductor Inc.
Andy Fleming2654d632006-08-18 18:04:34 -05005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Andy Fleming2654d632006-08-18 18:04:34 -050013
14/ {
15 model = "MPC8540ADS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8540ADS", "MPC85xxADS";
Andy Fleming2654d632006-08-18 18:04:34 -050017 #address-cells = <1>;
18 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 ethernet2 = &enet2;
24 serial0 = &serial0;
25 serial1 = &serial1;
26 pci0 = &pci0;
27 };
28
Andy Fleming2654d632006-08-18 18:04:34 -050029 cpus {
Andy Fleming2654d632006-08-18 18:04:34 -050030 #address-cells = <1>;
31 #size-cells = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050032
33 PowerPC,8540@0 {
34 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050035 reg = <0x0>;
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
Andy Fleming2654d632006-08-18 18:04:34 -050040 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
Kumar Galac0540652008-05-30 13:43:43 -050043 next-level-cache = <&L2>;
Andy Fleming2654d632006-08-18 18:04:34 -050044 };
45 };
46
47 memory {
48 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050049 reg = <0x0 0x8000000>; // 128M at 0x0
Andy Fleming2654d632006-08-18 18:04:34 -050050 };
51
52 soc8540@e0000000 {
53 #address-cells = <1>;
54 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050055 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050056 compatible = "simple-bus";
Kumar Gala32f960e2008-04-17 01:28:15 -050057 ranges = <0x0 0xe0000000 0x100000>;
58 reg = <0xe0000000 0x100000>; // CCSRBAR 1M
Andy Fleming2654d632006-08-18 18:04:34 -050059 bus-frequency = <0>;
60
Dave Jiang50cf6702007-05-10 10:03:05 -070061 memory-controller@2000 {
62 compatible = "fsl,8540-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050063 reg = <0x2000 0x1000>;
Dave Jiang50cf6702007-05-10 10:03:05 -070064 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050065 interrupts = <18 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070066 };
67
Kumar Galac0540652008-05-30 13:43:43 -050068 L2: l2-cache-controller@20000 {
Dave Jiang50cf6702007-05-10 10:03:05 -070069 compatible = "fsl,8540-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050070 reg = <0x20000 0x1000>;
71 cache-line-size = <32>; // 32 bytes
72 cache-size = <0x40000>; // L2, 256K
Dave Jiang50cf6702007-05-10 10:03:05 -070073 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050074 interrupts = <16 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070075 };
76
Andy Fleming2654d632006-08-18 18:04:34 -050077 i2c@3000 {
Kumar Galaec9686c2007-12-11 23:17:24 -060078 #address-cells = <1>;
79 #size-cells = <0>;
80 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050081 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -050082 reg = <0x3000 0x100>;
83 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -060084 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -050085 dfsrr;
86 };
87
Kumar Galadee80552008-06-27 13:45:19 -050088 dma@21300 {
89 #address-cells = <1>;
90 #size-cells = <1>;
91 compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
92 reg = <0x21300 0x4>;
93 ranges = <0x0 0x21100 0x200>;
94 cell-index = <0>;
95 dma-channel@0 {
96 compatible = "fsl,mpc8540-dma-channel",
97 "fsl,eloplus-dma-channel";
98 reg = <0x0 0x80>;
99 cell-index = <0>;
100 interrupt-parent = <&mpic>;
101 interrupts = <20 2>;
102 };
103 dma-channel@80 {
104 compatible = "fsl,mpc8540-dma-channel",
105 "fsl,eloplus-dma-channel";
106 reg = <0x80 0x80>;
107 cell-index = <1>;
108 interrupt-parent = <&mpic>;
109 interrupts = <21 2>;
110 };
111 dma-channel@100 {
112 compatible = "fsl,mpc8540-dma-channel",
113 "fsl,eloplus-dma-channel";
114 reg = <0x100 0x80>;
115 cell-index = <2>;
116 interrupt-parent = <&mpic>;
117 interrupts = <22 2>;
118 };
119 dma-channel@180 {
120 compatible = "fsl,mpc8540-dma-channel",
121 "fsl,eloplus-dma-channel";
122 reg = <0x180 0x80>;
123 cell-index = <3>;
124 interrupt-parent = <&mpic>;
125 interrupts = <23 2>;
126 };
127 };
128
Andy Fleming2654d632006-08-18 18:04:34 -0500129 mdio@24520 {
130 #address-cells = <1>;
131 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600132 compatible = "fsl,gianfar-mdio";
Kumar Gala32f960e2008-04-17 01:28:15 -0500133 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600134
Kumar Gala52094872007-02-17 16:04:23 -0600135 phy0: ethernet-phy@0 {
136 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500137 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500138 reg = <0x0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500139 device_type = "ethernet-phy";
140 };
Kumar Gala52094872007-02-17 16:04:23 -0600141 phy1: ethernet-phy@1 {
142 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500143 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500144 reg = <0x1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500145 device_type = "ethernet-phy";
146 };
Kumar Gala52094872007-02-17 16:04:23 -0600147 phy3: ethernet-phy@3 {
148 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500149 interrupts = <7 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500150 reg = <0x3>;
Andy Fleming2654d632006-08-18 18:04:34 -0500151 device_type = "ethernet-phy";
152 };
153 };
154
Kumar Galae77b28e2007-12-12 00:28:35 -0600155 enet0: ethernet@24000 {
156 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500157 device_type = "network";
158 model = "TSEC";
159 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500160 reg = <0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500161 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500162 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600163 interrupt-parent = <&mpic>;
164 phy-handle = <&phy0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500165 };
166
Kumar Galae77b28e2007-12-12 00:28:35 -0600167 enet1: ethernet@25000 {
168 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500169 device_type = "network";
170 model = "TSEC";
171 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500172 reg = <0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500173 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500174 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600175 interrupt-parent = <&mpic>;
176 phy-handle = <&phy1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500177 };
178
Kumar Galae77b28e2007-12-12 00:28:35 -0600179 enet2: ethernet@26000 {
180 cell-index = <2>;
Andy Fleming2654d632006-08-18 18:04:34 -0500181 device_type = "network";
Andy Flemingaa74a302006-08-21 14:29:28 -0500182 model = "FEC";
Andy Fleming2654d632006-08-18 18:04:34 -0500183 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500184 reg = <0x26000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500185 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500186 interrupts = <41 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600187 interrupt-parent = <&mpic>;
188 phy-handle = <&phy3>;
Andy Fleming2654d632006-08-18 18:04:34 -0500189 };
190
Kumar Galaea082fa2007-12-12 01:46:12 -0600191 serial0: serial@4500 {
192 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500193 device_type = "serial";
194 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500195 reg = <0x4500 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500196 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500197 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600198 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500199 };
200
Kumar Galaea082fa2007-12-12 01:46:12 -0600201 serial1: serial@4600 {
202 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500203 device_type = "serial";
204 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500205 reg = <0x4600 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500206 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500207 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600208 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500209 };
Kumar Gala52094872007-02-17 16:04:23 -0600210 mpic: pic@40000 {
Andy Fleming2654d632006-08-18 18:04:34 -0500211 interrupt-controller;
212 #address-cells = <0>;
213 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500214 reg = <0x40000 0x40000>;
Andy Fleming2654d632006-08-18 18:04:34 -0500215 compatible = "chrp,open-pic";
216 device_type = "open-pic";
Andy Fleming2654d632006-08-18 18:04:34 -0500217 };
218 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500219
Kumar Galaea082fa2007-12-12 01:46:12 -0600220 pci0: pci@e0008000 {
221 cell-index = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500222 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500223 interrupt-map = <
224
225 /* IDSEL 0x02 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500226 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
227 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
228 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
229 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500230
231 /* IDSEL 0x03 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500232 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
233 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
234 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
235 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500236
237 /* IDSEL 0x04 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500238 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
239 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
240 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
241 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500242
243 /* IDSEL 0x05 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500244 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
245 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
246 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
247 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500248
249 /* IDSEL 0x0c */
Kumar Gala32f960e2008-04-17 01:28:15 -0500250 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
251 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
252 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
253 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500254
255 /* IDSEL 0x0d */
Kumar Gala32f960e2008-04-17 01:28:15 -0500256 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
257 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
258 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
259 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500260
261 /* IDSEL 0x0e */
Kumar Gala32f960e2008-04-17 01:28:15 -0500262 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
263 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
264 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
265 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500266
267 /* IDSEL 0x0f */
Kumar Gala32f960e2008-04-17 01:28:15 -0500268 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
269 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
270 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
271 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500272
273 /* IDSEL 0x12 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500274 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
275 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
276 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
277 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500278
279 /* IDSEL 0x13 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500280 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
281 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
282 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
283 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500284
285 /* IDSEL 0x14 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500286 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
287 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
288 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
289 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500290
291 /* IDSEL 0x15 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500292 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
293 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
294 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
295 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500296 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500297 interrupts = <24 2>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500298 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500299 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
300 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
301 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500302 #interrupt-cells = <1>;
303 #size-cells = <2>;
304 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500305 reg = <0xe0008000 0x1000>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500306 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
307 device_type = "pci";
308 };
Andy Fleming2654d632006-08-18 18:04:34 -0500309};