blob: 2828b1c1f625c50dfc65174aeb517cf72573c3f1 [file] [log] [blame]
Tomi Valkeinen553c48c2009-08-07 13:15:50 +03001/*
2 * linux/drivers/video/omap2/dss/dpi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DPI"
24
25#include <linux/kernel.h>
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030026#include <linux/delay.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040027#include <linux/export.h>
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +020028#include <linux/err.h>
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030029#include <linux/errno.h>
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +020030#include <linux/platform_device.h>
31#include <linux/regulator/consumer.h>
Tomi Valkeinen13b1ba72012-09-28 10:03:03 +030032#include <linux/string.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020033#include <linux/of.h>
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +030034#include <linux/clk.h>
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030035
Peter Ujfalusi32043da2016-05-27 14:40:49 +030036#include "omapdss.h"
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030037#include "dss.h"
Chandrabhanu Mahapatra195e6722012-08-22 11:44:06 +053038#include "dss_features.h"
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030039
Archit Taneja630d2d02014-05-30 16:26:22 +053040struct dpi_data {
Tomi Valkeinen00df43b2013-03-19 11:33:52 +020041 struct platform_device *pdev;
42
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +020043 struct regulator *vdds_dsi_reg;
Tomi Valkeinen331e6072016-05-17 16:08:54 +030044 enum dss_clk_source clk_src;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +030045 struct dss_pll *pll;
Archit Taneja5cf9a262012-06-29 14:19:13 +053046
Archit Tanejac8a5e4e2012-07-05 12:52:46 +053047 struct mutex lock;
48
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030049 struct videomode vm;
Archit Taneja5cf9a262012-06-29 14:19:13 +053050 struct dss_lcd_mgr_config mgr_config;
Archit Tanejac6b393d2012-07-06 15:30:52 +053051 int data_lines;
Archit Taneja81b87f52012-09-26 16:30:49 +053052
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +030053 struct omap_dss_device output;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020054
55 bool port_initialized;
Archit Taneja630d2d02014-05-30 16:26:22 +053056};
57
Archit Taneja2ac6a1a2014-06-01 12:47:44 +053058static struct dpi_data *dpi_get_data_from_dssdev(struct omap_dss_device *dssdev)
59{
60 return container_of(dssdev, struct dpi_data, output);
61}
62
Tomi Valkeinen7bbdef22016-08-10 11:04:29 +030063static enum dss_clk_source dpi_get_clk_src_dra7xx(enum omap_channel channel)
64{
65 /*
66 * Possible clock sources:
67 * LCD1: FCK/PLL1_1/HDMI_PLL
68 * LCD2: FCK/PLL1_3/HDMI_PLL (DRA74x: PLL2_3)
69 * LCD3: FCK/PLL1_3/HDMI_PLL (DRA74x: PLL2_1)
70 */
71
72 switch (channel) {
73 case OMAP_DSS_CHANNEL_LCD:
74 {
75 if (dss_pll_find_by_src(DSS_CLK_SRC_PLL1_1))
76 return DSS_CLK_SRC_PLL1_1;
77 break;
78 }
79 case OMAP_DSS_CHANNEL_LCD2:
80 {
81 if (dss_pll_find_by_src(DSS_CLK_SRC_PLL1_3))
82 return DSS_CLK_SRC_PLL1_3;
83 if (dss_pll_find_by_src(DSS_CLK_SRC_PLL2_3))
84 return DSS_CLK_SRC_PLL2_3;
85 break;
86 }
87 case OMAP_DSS_CHANNEL_LCD3:
88 {
89 if (dss_pll_find_by_src(DSS_CLK_SRC_PLL2_1))
90 return DSS_CLK_SRC_PLL2_1;
91 if (dss_pll_find_by_src(DSS_CLK_SRC_PLL1_3))
92 return DSS_CLK_SRC_PLL1_3;
93 break;
94 }
95 default:
96 break;
97 }
98
99 return DSS_CLK_SRC_FCK;
100}
101
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300102static enum dss_clk_source dpi_get_clk_src(enum omap_channel channel)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530103{
Tomi Valkeinenbd0f5cc2012-12-13 14:21:30 +0200104 /*
105 * XXX we can't currently use DSI PLL for DPI with OMAP3, as the DSI PLL
106 * would also be used for DISPC fclk. Meaning, when the DPI output is
107 * disabled, DISPC clock will be disabled, and TV out will stop.
108 */
109 switch (omapdss_get_version()) {
110 case OMAPDSS_VER_OMAP24xx:
111 case OMAPDSS_VER_OMAP34xx_ES1:
112 case OMAPDSS_VER_OMAP34xx_ES3:
113 case OMAPDSS_VER_OMAP3630:
114 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530115 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300116 return DSS_CLK_SRC_FCK;
Tomi Valkeinenbd0f5cc2012-12-13 14:21:30 +0200117
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200118 case OMAPDSS_VER_OMAP4430_ES1:
119 case OMAPDSS_VER_OMAP4430_ES2:
120 case OMAPDSS_VER_OMAP4:
121 switch (channel) {
122 case OMAP_DSS_CHANNEL_LCD:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300123 return DSS_CLK_SRC_PLL1_1;
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200124 case OMAP_DSS_CHANNEL_LCD2:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300125 return DSS_CLK_SRC_PLL2_1;
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200126 default:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300127 return DSS_CLK_SRC_FCK;
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200128 }
129
130 case OMAPDSS_VER_OMAP5:
131 switch (channel) {
132 case OMAP_DSS_CHANNEL_LCD:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300133 return DSS_CLK_SRC_PLL1_1;
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200134 case OMAP_DSS_CHANNEL_LCD3:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300135 return DSS_CLK_SRC_PLL2_1;
136 case OMAP_DSS_CHANNEL_LCD2:
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200137 default:
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300138 return DSS_CLK_SRC_FCK;
Tomi Valkeinenf8ad9842013-03-11 13:57:38 +0200139 }
140
Tomi Valkeinena2408152014-12-31 11:26:06 +0200141 case OMAPDSS_VER_DRA7xx:
Tomi Valkeinen7bbdef22016-08-10 11:04:29 +0300142 return dpi_get_clk_src_dra7xx(channel);
Tomi Valkeinena2408152014-12-31 11:26:06 +0200143
Tomi Valkeinen0e8276e2012-10-22 16:12:58 +0300144 default:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300145 return DSS_CLK_SRC_FCK;
Tomi Valkeinen0e8276e2012-10-22 16:12:58 +0300146 }
Archit Taneja7636b3b2011-04-12 13:52:26 +0530147}
148
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200149struct dpi_clk_calc_ctx {
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300150 struct dss_pll *pll;
Tomi Valkeinen13ece4d2016-05-17 16:20:07 +0300151 unsigned clkout_idx;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200152
153 /* inputs */
154
155 unsigned long pck_min, pck_max;
156
157 /* outputs */
158
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300159 struct dss_pll_clock_info pll_cinfo;
Tomi Valkeinenc56812f2014-01-28 08:50:47 +0200160 unsigned long fck;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200161 struct dispc_clock_info dispc_cinfo;
162};
163
164static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
165 unsigned long pck, void *data)
166{
167 struct dpi_clk_calc_ctx *ctx = data;
168
169 /*
170 * Odd dividers give us uneven duty cycle, causing problem when level
171 * shifted. So skip all odd dividers when the pixel clock is on the
172 * higher side.
173 */
Tomi Valkeinen72e55122013-06-12 09:44:52 +0300174 if (ctx->pck_min >= 100000000) {
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200175 if (lckd > 1 && lckd % 2 != 0)
176 return false;
177
178 if (pckd > 1 && pckd % 2 != 0)
179 return false;
180 }
181
182 ctx->dispc_cinfo.lck_div = lckd;
183 ctx->dispc_cinfo.pck_div = pckd;
184 ctx->dispc_cinfo.lck = lck;
185 ctx->dispc_cinfo.pck = pck;
186
187 return true;
188}
189
190
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300191static bool dpi_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200192 void *data)
193{
194 struct dpi_clk_calc_ctx *ctx = data;
195
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300196 ctx->pll_cinfo.mX[ctx->clkout_idx] = m_dispc;
197 ctx->pll_cinfo.clkout[ctx->clkout_idx] = dispc;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200198
199 return dispc_div_calc(dispc, ctx->pck_min, ctx->pck_max,
200 dpi_calc_dispc_cb, ctx);
201}
202
203
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300204static bool dpi_calc_pll_cb(int n, int m, unsigned long fint,
205 unsigned long clkdco,
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200206 void *data)
207{
208 struct dpi_clk_calc_ctx *ctx = data;
209
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300210 ctx->pll_cinfo.n = n;
211 ctx->pll_cinfo.m = m;
212 ctx->pll_cinfo.fint = fint;
213 ctx->pll_cinfo.clkdco = clkdco;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200214
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300215 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300216 ctx->pck_min, dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
217 dpi_calc_hsdiv_cb, ctx);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200218}
219
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200220static bool dpi_calc_dss_cb(unsigned long fck, void *data)
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200221{
222 struct dpi_clk_calc_ctx *ctx = data;
223
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200224 ctx->fck = fck;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200225
226 return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
227 dpi_calc_dispc_cb, ctx);
228}
229
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300230static bool dpi_pll_clk_calc(struct dpi_data *dpi, unsigned long pck,
Archit Taneja630d2d02014-05-30 16:26:22 +0530231 struct dpi_clk_calc_ctx *ctx)
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200232{
233 unsigned long clkin;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200234
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200235 memset(ctx, 0, sizeof(*ctx));
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300236 ctx->pll = dpi->pll;
Tomi Valkeinen13ece4d2016-05-17 16:20:07 +0300237 ctx->clkout_idx = dss_pll_get_clkout_idx_for_src(dpi->clk_src);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200238
Tomi Valkeinen683cd862016-05-18 12:06:49 +0300239 clkin = clk_get_rate(dpi->pll->clkin);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200240
Tomi Valkeinen683cd862016-05-18 12:06:49 +0300241 if (dpi->pll->hw->type == DSS_PLL_TYPE_A) {
242 unsigned long pll_min, pll_max;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300243
Tomi Valkeinen683cd862016-05-18 12:06:49 +0300244 ctx->pck_min = pck - 1000;
245 ctx->pck_max = pck + 1000;
246
247 pll_min = 0;
248 pll_max = 0;
249
250 return dss_pll_calc_a(ctx->pll, clkin,
251 pll_min, pll_max,
252 dpi_calc_pll_cb, ctx);
253 } else { /* DSS_PLL_TYPE_B */
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300254 dss_pll_calc_b(dpi->pll, clkin, pck, &ctx->pll_cinfo);
Tomi Valkeinen683cd862016-05-18 12:06:49 +0300255
256 ctx->dispc_cinfo.lck_div = 1;
257 ctx->dispc_cinfo.pck_div = 1;
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300258 ctx->dispc_cinfo.lck = ctx->pll_cinfo.clkout[0];
Tomi Valkeinen683cd862016-05-18 12:06:49 +0300259 ctx->dispc_cinfo.pck = ctx->dispc_cinfo.lck;
260
261 return true;
262 }
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200263}
264
265static bool dpi_dss_clk_calc(unsigned long pck, struct dpi_clk_calc_ctx *ctx)
266{
267 int i;
268
269 /*
270 * DSS fck gives us very few possibilities, so finding a good pixel
271 * clock may not be possible. We try multiple times to find the clock,
272 * each time widening the pixel clock range we look for, up to
Tomi Valkeinen2c6360f2013-04-10 14:54:54 +0300273 * +/- ~15MHz.
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200274 */
275
Tomi Valkeinen2c6360f2013-04-10 14:54:54 +0300276 for (i = 0; i < 25; ++i) {
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200277 bool ok;
278
279 memset(ctx, 0, sizeof(*ctx));
280 if (pck > 1000 * i * i * i)
281 ctx->pck_min = max(pck - 1000 * i * i * i, 0lu);
282 else
283 ctx->pck_min = 0;
284 ctx->pck_max = pck + 1000 * i * i * i;
285
Tomi Valkeinen688af022013-10-31 16:41:57 +0200286 ok = dss_div_calc(pck, ctx->pck_min, dpi_calc_dss_cb, ctx);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200287 if (ok)
288 return ok;
289 }
290
291 return false;
292}
293
294
295
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300296static int dpi_set_pll_clk(struct dpi_data *dpi, enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000297 unsigned long pck_req, unsigned long *fck, int *lck_div,
298 int *pck_div)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300299{
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200300 struct dpi_clk_calc_ctx ctx;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300301 int r;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200302 bool ok;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300303
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300304 ok = dpi_pll_clk_calc(dpi, pck_req, &ctx);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200305 if (!ok)
306 return -EINVAL;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300307
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300308 r = dss_pll_set_config(dpi->pll, &ctx.pll_cinfo);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300309 if (r)
310 return r;
311
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300312 dss_select_lcd_clk_source(channel, dpi->clk_src);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300313
Archit Taneja630d2d02014-05-30 16:26:22 +0530314 dpi->mgr_config.clock_info = ctx.dispc_cinfo;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300315
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300316 *fck = ctx.pll_cinfo.clkout[ctx.clkout_idx];
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200317 *lck_div = ctx.dispc_cinfo.lck_div;
318 *pck_div = ctx.dispc_cinfo.pck_div;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300319
320 return 0;
321}
Archit Taneja7636b3b2011-04-12 13:52:26 +0530322
Archit Taneja630d2d02014-05-30 16:26:22 +0530323static int dpi_set_dispc_clk(struct dpi_data *dpi, unsigned long pck_req,
324 unsigned long *fck, int *lck_div, int *pck_div)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300325{
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200326 struct dpi_clk_calc_ctx ctx;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300327 int r;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200328 bool ok;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300329
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200330 ok = dpi_dss_clk_calc(pck_req, &ctx);
331 if (!ok)
332 return -EINVAL;
333
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200334 r = dss_set_fck_rate(ctx.fck);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300335 if (r)
336 return r;
337
Archit Taneja630d2d02014-05-30 16:26:22 +0530338 dpi->mgr_config.clock_info = ctx.dispc_cinfo;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300339
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200340 *fck = ctx.fck;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200341 *lck_div = ctx.dispc_cinfo.lck_div;
342 *pck_div = ctx.dispc_cinfo.pck_div;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300343
344 return 0;
345}
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300346
Archit Taneja630d2d02014-05-30 16:26:22 +0530347static int dpi_set_mode(struct dpi_data *dpi)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300348{
Archit Taneja630d2d02014-05-30 16:26:22 +0530349 struct omap_dss_device *out = &dpi->output;
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200350 enum omap_channel channel = out->dispc_channel;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300351 struct videomode *vm = &dpi->vm;
Archit Taneja7636b3b2011-04-12 13:52:26 +0530352 int lck_div = 0, pck_div = 0;
353 unsigned long fck = 0;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300354 unsigned long pck;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300355 int r = 0;
356
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300357 if (dpi->pll)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300358 r = dpi_set_pll_clk(dpi, channel, vm->pixelclock, &fck,
Archit Taneja6d523e72012-06-21 09:33:55 +0530359 &lck_div, &pck_div);
Archit Taneja7636b3b2011-04-12 13:52:26 +0530360 else
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300361 r = dpi_set_dispc_clk(dpi, vm->pixelclock, &fck,
Archit Taneja6d523e72012-06-21 09:33:55 +0530362 &lck_div, &pck_div);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300363 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300364 return r;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300365
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300366 pck = fck / lck_div / pck_div;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300367
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300368 if (pck != vm->pixelclock) {
Peter Ujfalusi7aa91e72016-09-22 14:07:02 +0300369 DSSWARN("Could not find exact pixel clock. Requested %lu Hz, got %lu Hz\n",
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300370 vm->pixelclock, pck);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300371
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300372 vm->pixelclock = pck;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300373 }
374
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300375 dss_mgr_set_timings(channel, vm);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300376
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300377 return 0;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300378}
379
Archit Taneja630d2d02014-05-30 16:26:22 +0530380static void dpi_config_lcd_manager(struct dpi_data *dpi)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300381{
Archit Taneja630d2d02014-05-30 16:26:22 +0530382 struct omap_dss_device *out = &dpi->output;
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200383 enum omap_channel channel = out->dispc_channel;
Archit Taneja569969d2011-08-22 17:41:57 +0530384
Archit Taneja630d2d02014-05-30 16:26:22 +0530385 dpi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
Archit Taneja5cf9a262012-06-29 14:19:13 +0530386
Archit Taneja630d2d02014-05-30 16:26:22 +0530387 dpi->mgr_config.stallmode = false;
388 dpi->mgr_config.fifohandcheck = false;
Archit Taneja5cf9a262012-06-29 14:19:13 +0530389
Archit Taneja630d2d02014-05-30 16:26:22 +0530390 dpi->mgr_config.video_port_width = dpi->data_lines;
Archit Taneja5cf9a262012-06-29 14:19:13 +0530391
Archit Taneja630d2d02014-05-30 16:26:22 +0530392 dpi->mgr_config.lcden_sig_polarity = 0;
393
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200394 dss_mgr_set_lcd_config(channel, &dpi->mgr_config);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300395}
396
Tomi Valkeinen86a3efe2013-05-15 10:40:15 +0300397static int dpi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300398{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530399 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
Archit Taneja630d2d02014-05-30 16:26:22 +0530400 struct omap_dss_device *out = &dpi->output;
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200401 enum omap_channel channel = out->dispc_channel;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300402 int r;
403
Archit Taneja630d2d02014-05-30 16:26:22 +0530404 mutex_lock(&dpi->lock);
Archit Tanejac8a5e4e2012-07-05 12:52:46 +0530405
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +0200406 if (!out->dispc_channel_connected) {
Archit Taneja5d512fc2012-09-07 17:53:38 +0530407 DSSERR("failed to enable display: no output/manager\n");
Archit Tanejac8a5e4e2012-07-05 12:52:46 +0530408 r = -ENODEV;
Archit Taneja5d512fc2012-09-07 17:53:38 +0530409 goto err_no_out_mgr;
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300410 }
411
Laurent Pincharte65837b2017-08-05 01:43:49 +0300412 if (dpi->vdds_dsi_reg) {
Archit Taneja630d2d02014-05-30 16:26:22 +0530413 r = regulator_enable(dpi->vdds_dsi_reg);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200414 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300415 goto err_reg_enable;
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200416 }
417
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300418 r = dispc_runtime_get();
419 if (r)
420 goto err_get_dispc;
421
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200422 r = dss_dpi_select_source(out->port_num, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300423 if (r)
424 goto err_src_sel;
425
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300426 if (dpi->pll) {
427 r = dss_pll_enable(dpi->pll);
Archit Taneja7636b3b2011-04-12 13:52:26 +0530428 if (r)
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300429 goto err_pll_init;
Archit Taneja7636b3b2011-04-12 13:52:26 +0530430 }
431
Archit Taneja630d2d02014-05-30 16:26:22 +0530432 r = dpi_set_mode(dpi);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300433 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300434 goto err_set_mode;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300435
Archit Taneja630d2d02014-05-30 16:26:22 +0530436 dpi_config_lcd_manager(dpi);
Archit Taneja5cf9a262012-06-29 14:19:13 +0530437
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300438 mdelay(2);
439
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200440 r = dss_mgr_enable(channel);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200441 if (r)
442 goto err_mgr_enable;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300443
Archit Taneja630d2d02014-05-30 16:26:22 +0530444 mutex_unlock(&dpi->lock);
Archit Tanejac8a5e4e2012-07-05 12:52:46 +0530445
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300446 return 0;
447
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200448err_mgr_enable:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300449err_set_mode:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300450 if (dpi->pll)
451 dss_pll_disable(dpi->pll);
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300452err_pll_init:
Tomi Valkeinende09e452012-09-21 12:09:54 +0300453err_src_sel:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300454 dispc_runtime_put();
455err_get_dispc:
Laurent Pincharte65837b2017-08-05 01:43:49 +0300456 if (dpi->vdds_dsi_reg)
Archit Taneja630d2d02014-05-30 16:26:22 +0530457 regulator_disable(dpi->vdds_dsi_reg);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300458err_reg_enable:
Archit Taneja5d512fc2012-09-07 17:53:38 +0530459err_no_out_mgr:
Archit Taneja630d2d02014-05-30 16:26:22 +0530460 mutex_unlock(&dpi->lock);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300461 return r;
462}
463
Tomi Valkeinen86a3efe2013-05-15 10:40:15 +0300464static void dpi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300465{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530466 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200467 enum omap_channel channel = dpi->output.dispc_channel;
Archit Taneja5d512fc2012-09-07 17:53:38 +0530468
Archit Taneja630d2d02014-05-30 16:26:22 +0530469 mutex_lock(&dpi->lock);
Archit Tanejac8a5e4e2012-07-05 12:52:46 +0530470
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200471 dss_mgr_disable(channel);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300472
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300473 if (dpi->pll) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300474 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300475 dss_pll_disable(dpi->pll);
Archit Taneja7636b3b2011-04-12 13:52:26 +0530476 }
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300477
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300478 dispc_runtime_put();
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300479
Laurent Pincharte65837b2017-08-05 01:43:49 +0300480 if (dpi->vdds_dsi_reg)
Archit Taneja630d2d02014-05-30 16:26:22 +0530481 regulator_disable(dpi->vdds_dsi_reg);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200482
Archit Taneja630d2d02014-05-30 16:26:22 +0530483 mutex_unlock(&dpi->lock);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300484}
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300485
Tomi Valkeinen86a3efe2013-05-15 10:40:15 +0300486static void dpi_set_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300487 struct videomode *vm)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300488{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530489 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
Archit Taneja630d2d02014-05-30 16:26:22 +0530490
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300491 DSSDBG("dpi_set_timings\n");
Archit Tanejac8a5e4e2012-07-05 12:52:46 +0530492
Archit Taneja630d2d02014-05-30 16:26:22 +0530493 mutex_lock(&dpi->lock);
Archit Tanejac8a5e4e2012-07-05 12:52:46 +0530494
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300495 dpi->vm = *vm;
Archit Tanejac4991442012-08-08 14:28:54 +0530496
Archit Taneja630d2d02014-05-30 16:26:22 +0530497 mutex_unlock(&dpi->lock);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300498}
499
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300500static void dpi_get_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300501 struct videomode *vm)
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300502{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530503 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300504
Archit Taneja630d2d02014-05-30 16:26:22 +0530505 mutex_lock(&dpi->lock);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300506
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300507 *vm = dpi->vm;
Archit Taneja630d2d02014-05-30 16:26:22 +0530508
509 mutex_unlock(&dpi->lock);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300510}
511
Tomi Valkeinen86a3efe2013-05-15 10:40:15 +0300512static int dpi_check_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300513 struct videomode *vm)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300514{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530515 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200516 enum omap_channel channel = dpi->output.dispc_channel;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300517 int lck_div, pck_div;
518 unsigned long fck;
519 unsigned long pck;
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200520 struct dpi_clk_calc_ctx ctx;
521 bool ok;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300522
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300523 if (vm->hactive % 8 != 0)
Tomi Valkeinen2158f2c2016-01-05 11:43:18 +0200524 return -EINVAL;
525
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300526 if (!dispc_mgr_timings_ok(channel, vm))
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300527 return -EINVAL;
528
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300529 if (vm->pixelclock == 0)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300530 return -EINVAL;
531
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300532 if (dpi->pll) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300533 ok = dpi_pll_clk_calc(dpi, vm->pixelclock, &ctx);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200534 if (!ok)
535 return -EINVAL;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300536
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300537 fck = ctx.pll_cinfo.clkout[ctx.clkout_idx];
Archit Taneja7636b3b2011-04-12 13:52:26 +0530538 } else {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300539 ok = dpi_dss_clk_calc(vm->pixelclock, &ctx);
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200540 if (!ok)
541 return -EINVAL;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300542
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200543 fck = ctx.fck;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300544 }
Archit Taneja7636b3b2011-04-12 13:52:26 +0530545
Tomi Valkeinen100c8262013-03-05 17:07:16 +0200546 lck_div = ctx.dispc_cinfo.lck_div;
547 pck_div = ctx.dispc_cinfo.pck_div;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300548
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300549 pck = fck / lck_div / pck_div;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300550
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300551 vm->pixelclock = pck;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300552
553 return 0;
554}
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300555
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300556static int dpi_verify_pll(struct dss_pll *pll)
Tomi Valkeinen60616752012-10-30 12:57:43 +0200557{
558 int r;
559
560 /* do initial setup with the PLL to see if it is operational */
561
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300562 r = dss_pll_enable(pll);
Tomi Valkeinen60616752012-10-30 12:57:43 +0200563 if (r)
564 return r;
565
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300566 dss_pll_disable(pll);
Tomi Valkeinen60616752012-10-30 12:57:43 +0200567
568 return 0;
569}
570
Archit Taneja630d2d02014-05-30 16:26:22 +0530571static int dpi_init_regulator(struct dpi_data *dpi)
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300572{
573 struct regulator *vdds_dsi;
574
575 if (!dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
576 return 0;
577
Archit Taneja630d2d02014-05-30 16:26:22 +0530578 if (dpi->vdds_dsi_reg)
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300579 return 0;
580
Archit Taneja630d2d02014-05-30 16:26:22 +0530581 vdds_dsi = devm_regulator_get(&dpi->pdev->dev, "vdds_dsi");
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300582 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200583 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
584 DSSERR("can't get VDDS_DSI regulator\n");
Tomi Valkeinen4123de22013-08-29 10:06:55 +0300585 return PTR_ERR(vdds_dsi);
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300586 }
587
Archit Taneja630d2d02014-05-30 16:26:22 +0530588 dpi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300589
590 return 0;
591}
592
Archit Taneja630d2d02014-05-30 16:26:22 +0530593static void dpi_init_pll(struct dpi_data *dpi)
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300594{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300595 struct dss_pll *pll;
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300596
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300597 if (dpi->pll)
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300598 return;
599
Tomi Valkeinen331e6072016-05-17 16:08:54 +0300600 dpi->clk_src = dpi_get_clk_src(dpi->output.dispc_channel);
601
602 pll = dss_pll_find_by_src(dpi->clk_src);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300603 if (!pll)
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300604 return;
605
Tomi Valkeinen31dca072016-05-18 12:22:32 +0300606 if (dpi_verify_pll(pll)) {
607 DSSWARN("PLL not operational\n");
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300608 return;
609 }
610
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300611 dpi->pll = pll;
Tomi Valkeinen2795f642013-04-19 16:52:27 +0300612}
613
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200614/*
615 * Return a hardcoded channel for the DPI output. This should work for
616 * current use cases, but this can be later expanded to either resolve
617 * the channel in some more dynamic manner, or get the channel as a user
618 * parameter.
619 */
Archit Tanejaf7e38fe2014-05-06 17:07:39 +0530620static enum omap_channel dpi_get_channel(int port_num)
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200621{
622 switch (omapdss_get_version()) {
623 case OMAPDSS_VER_OMAP24xx:
624 case OMAPDSS_VER_OMAP34xx_ES1:
625 case OMAPDSS_VER_OMAP34xx_ES3:
626 case OMAPDSS_VER_OMAP3630:
627 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530628 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200629 return OMAP_DSS_CHANNEL_LCD;
630
Tomi Valkeinena2408152014-12-31 11:26:06 +0200631 case OMAPDSS_VER_DRA7xx:
632 switch (port_num) {
633 case 2:
634 return OMAP_DSS_CHANNEL_LCD3;
635 case 1:
636 return OMAP_DSS_CHANNEL_LCD2;
637 case 0:
638 default:
639 return OMAP_DSS_CHANNEL_LCD;
640 }
641
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200642 case OMAPDSS_VER_OMAP4430_ES1:
643 case OMAPDSS_VER_OMAP4430_ES2:
644 case OMAPDSS_VER_OMAP4:
645 return OMAP_DSS_CHANNEL_LCD2;
646
647 case OMAPDSS_VER_OMAP5:
648 return OMAP_DSS_CHANNEL_LCD3;
649
650 default:
651 DSSWARN("unsupported DSS version\n");
652 return OMAP_DSS_CHANNEL_LCD;
653 }
654}
655
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300656static int dpi_connect(struct omap_dss_device *dssdev,
657 struct omap_dss_device *dst)
658{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530659 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200660 enum omap_channel channel = dpi->output.dispc_channel;
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300661 int r;
662
Archit Taneja630d2d02014-05-30 16:26:22 +0530663 r = dpi_init_regulator(dpi);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300664 if (r)
665 return r;
666
Archit Taneja630d2d02014-05-30 16:26:22 +0530667 dpi_init_pll(dpi);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300668
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200669 r = dss_mgr_connect(channel, dssdev);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300670 if (r)
671 return r;
672
673 r = omapdss_output_set_device(dssdev, dst);
674 if (r) {
675 DSSERR("failed to connect output to new device: %s\n",
676 dst->name);
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200677 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300678 return r;
679 }
680
681 return 0;
682}
683
684static void dpi_disconnect(struct omap_dss_device *dssdev,
685 struct omap_dss_device *dst)
686{
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200687 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
688 enum omap_channel channel = dpi->output.dispc_channel;
689
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300690 WARN_ON(dst != dssdev->dst);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300691
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300692 if (dst != dssdev->dst)
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300693 return;
694
695 omapdss_output_unset_device(dssdev);
696
Tomi Valkeinena070ba62015-11-05 09:52:00 +0200697 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300698}
699
700static const struct omapdss_dpi_ops dpi_ops = {
701 .connect = dpi_connect,
702 .disconnect = dpi_disconnect,
703
Tomi Valkeinen86a3efe2013-05-15 10:40:15 +0300704 .enable = dpi_display_enable,
705 .disable = dpi_display_disable,
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300706
707 .check_timings = dpi_check_timings,
Tomi Valkeinen86a3efe2013-05-15 10:40:15 +0300708 .set_timings = dpi_set_timings,
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300709 .get_timings = dpi_get_timings,
Tomi Valkeinen0b24edb2013-05-24 13:18:52 +0300710};
711
Archit Taneja80eb6752014-06-02 14:11:51 +0530712static void dpi_init_output_port(struct platform_device *pdev,
713 struct device_node *port)
714{
715 struct dpi_data *dpi = port->data;
716 struct omap_dss_device *out = &dpi->output;
Archit Tanejaf7e38fe2014-05-06 17:07:39 +0530717 int r;
718 u32 port_num;
719
720 r = of_property_read_u32(port, "reg", &port_num);
721 if (r)
722 port_num = 0;
723
724 switch (port_num) {
725 case 2:
726 out->name = "dpi.2";
727 break;
728 case 1:
729 out->name = "dpi.1";
730 break;
731 case 0:
732 default:
733 out->name = "dpi.0";
734 break;
735 }
Archit Taneja80eb6752014-06-02 14:11:51 +0530736
737 out->dev = &pdev->dev;
738 out->id = OMAP_DSS_OUTPUT_DPI;
739 out->output_type = OMAP_DISPLAY_TYPE_DPI;
Archit Tanejaf7e38fe2014-05-06 17:07:39 +0530740 out->dispc_channel = dpi_get_channel(port_num);
741 out->port_num = port_num;
Archit Taneja80eb6752014-06-02 14:11:51 +0530742 out->ops.dpi = &dpi_ops;
743 out->owner = THIS_MODULE;
744
745 omapdss_register_output(out);
746}
747
Tomi Valkeinenede92692015-06-04 14:12:16 +0300748static void dpi_uninit_output_port(struct device_node *port)
Archit Taneja80eb6752014-06-02 14:11:51 +0530749{
750 struct dpi_data *dpi = port->data;
751 struct omap_dss_device *out = &dpi->output;
752
753 omapdss_unregister_output(out);
754}
755
Tomi Valkeinenede92692015-06-04 14:12:16 +0300756int dpi_init_port(struct platform_device *pdev, struct device_node *port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200757{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530758 struct dpi_data *dpi;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200759 struct device_node *ep;
760 u32 datalines;
761 int r;
762
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530763 dpi = devm_kzalloc(&pdev->dev, sizeof(*dpi), GFP_KERNEL);
764 if (!dpi)
765 return -ENOMEM;
766
Rob Herring09bffa62017-03-22 08:26:08 -0500767 ep = of_get_next_child(port, NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200768 if (!ep)
769 return 0;
770
771 r = of_property_read_u32(ep, "data-lines", &datalines);
772 if (r) {
773 DSSERR("failed to parse datalines\n");
774 goto err_datalines;
775 }
776
Archit Taneja630d2d02014-05-30 16:26:22 +0530777 dpi->data_lines = datalines;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200778
779 of_node_put(ep);
780
Archit Taneja630d2d02014-05-30 16:26:22 +0530781 dpi->pdev = pdev;
Archit Taneja80eb6752014-06-02 14:11:51 +0530782 port->data = dpi;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200783
Archit Taneja630d2d02014-05-30 16:26:22 +0530784 mutex_init(&dpi->lock);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200785
Archit Taneja80eb6752014-06-02 14:11:51 +0530786 dpi_init_output_port(pdev, port);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200787
Archit Taneja630d2d02014-05-30 16:26:22 +0530788 dpi->port_initialized = true;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200789
790 return 0;
791
792err_datalines:
793 of_node_put(ep);
794
795 return r;
796}
797
Tomi Valkeinenede92692015-06-04 14:12:16 +0300798void dpi_uninit_port(struct device_node *port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200799{
Archit Taneja80eb6752014-06-02 14:11:51 +0530800 struct dpi_data *dpi = port->data;
Archit Taneja630d2d02014-05-30 16:26:22 +0530801
802 if (!dpi->port_initialized)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200803 return;
804
Archit Taneja80eb6752014-06-02 14:11:51 +0530805 dpi_uninit_output_port(port);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200806}