blob: bca3d64d47e08f777b3c732551bf3445fc085027 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040048#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010054 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080055 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010056 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
Levente Kurusa67809f82014-02-18 10:22:17 -050063 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090064 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110086static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
87static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500124 [board_ahci_noncq] = {
125 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900132 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530138 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200139 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
140 .flags = AHCI_FLAG_COMMON,
141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Tejun Heo441577e2010-03-29 10:32:39 +0900145 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530146 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900147 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
148 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100149 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530168 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900169 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
170 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300171 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900172 .pio_mask = ATA_PIO4,
173 .udma_mask = ATA_UDMA6,
174 .port_ops = &ahci_ops,
175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800186 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800189 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800190 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900194 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100195 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900197 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800198 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
200
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500201static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400202 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400203 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
204 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
205 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
206 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
207 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900208 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400209 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900213 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800214 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
216 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
217 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
218 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400230 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
231 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800232 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500233 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500235 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
236 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700237 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700238 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500239 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700240 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700241 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500242 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800243 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
244 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
245 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700249 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
250 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
251 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800252 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800253 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700254 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
256 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
257 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700260 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800261 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
264 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700269 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
270 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
271 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
272 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
273 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800277 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
279 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
287 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800293 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
294 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800295 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
296 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
299 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
300 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700303 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800304 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
305 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
307 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700308 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
309 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
310 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
311 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
312 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
313 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
314 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
315 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400316
Tejun Heoe34bb372007-02-26 20:24:03 +0900317 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
318 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
319 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100320 /* JMicron 362B and 362C have an AHCI function with IDE class code */
321 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
322 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400323
324 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800325 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800326 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
327 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
328 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
329 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
330 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
331 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400332
Shane Huange2dd90b2009-07-29 11:34:49 +0800333 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800334 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800335 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800336 /* AMD is using RAID class only for ahci controllers */
337 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
338 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
339
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400340 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400341 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900342 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400343
344 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900345 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
346 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
347 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
348 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
349 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
350 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
351 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
352 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900353 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
357 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
358 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
359 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
360 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
361 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
362 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
363 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
364 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
365 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
373 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
374 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
375 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
376 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
377 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
378 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
379 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
380 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
381 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
385 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
386 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
387 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
388 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
389 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
390 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
391 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
392 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
397 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
398 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
399 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
400 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
401 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
402 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
403 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
404 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
405 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
409 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
410 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
411 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
412 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
413 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
414 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
415 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
416 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
417 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
420 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
421 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
422 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
423 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
424 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
425 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
426 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
427 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
428 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400429
Jeff Garzik95916ed2006-07-29 04:10:14 -0400430 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900431 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
432 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
433 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400434
Alessandro Rubini318893e2012-01-06 13:33:39 +0100435 /* ST Microelectronics */
436 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
437
Jeff Garzikcd70c262007-07-08 02:29:42 -0400438 /* Marvell */
439 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100440 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600441 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500442 .class = PCI_CLASS_STORAGE_SATA_AHCI,
443 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200444 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600445 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100446 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100447 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
448 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
449 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600450 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500451 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900452 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
453 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600454 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100455 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200456 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
457 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600458 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100459 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100460 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
461 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400462 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
463 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400464
Mark Nelsonc77a0362008-10-23 14:08:16 +1100465 /* Promise */
466 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200467 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100468
Keng-Yu Linc9703762011-11-09 01:47:36 -0500469 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100470 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
471 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
472 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
473 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500474
Levente Kurusa67809f82014-02-18 10:22:17 -0500475 /*
476 * Samsung SSDs found on some macbooks. NCQ times out.
477 * https://bugzilla.kernel.org/show_bug.cgi?id=60731
478 */
479 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_noncq },
480
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800481 /* Enmotus */
482 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
483
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500484 /* Generic, PCI class code for AHCI */
485 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500486 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500487
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 { } /* terminate list */
489};
490
491
492static struct pci_driver ahci_pci_driver = {
493 .name = DRV_NAME,
494 .id_table = ahci_pci_tbl,
495 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900496 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900497#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900498 .suspend = ahci_pci_device_suspend,
499 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900500#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501};
502
Alan Cox5b66c822008-09-03 14:48:34 +0100503#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
504static int marvell_enable;
505#else
506static int marvell_enable = 1;
507#endif
508module_param(marvell_enable, int, 0644);
509MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
510
511
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300512static void ahci_pci_save_initial_config(struct pci_dev *pdev,
513 struct ahci_host_priv *hpriv)
514{
515 unsigned int force_port_map = 0;
516 unsigned int mask_port_map = 0;
517
518 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
519 dev_info(&pdev->dev, "JMB361 has only one port\n");
520 force_port_map = 1;
521 }
522
523 /*
524 * Temporary Marvell 6145 hack: PATA port presence
525 * is asserted through the standard AHCI port
526 * presence register, as bit 4 (counting from 0)
527 */
528 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
529 if (pdev->device == 0x6121)
530 mask_port_map = 0x3;
531 else
532 mask_port_map = 0xf;
533 dev_info(&pdev->dev,
534 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
535 }
536
Antoine Ténart725c7b52014-07-30 20:13:56 +0200537 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300538}
539
Anton Vorontsov33030402010-03-03 20:17:39 +0300540static int ahci_pci_reset_controller(struct ata_host *host)
541{
542 struct pci_dev *pdev = to_pci_dev(host->dev);
543
544 ahci_reset_controller(host);
545
Tejun Heod91542c2006-07-26 15:59:26 +0900546 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300547 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900548 u16 tmp16;
549
550 /* configure PCS */
551 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900552 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
553 tmp16 |= hpriv->port_map;
554 pci_write_config_word(pdev, 0x92, tmp16);
555 }
Tejun Heod91542c2006-07-26 15:59:26 +0900556 }
557
558 return 0;
559}
560
Anton Vorontsov781d6552010-03-03 20:17:42 +0300561static void ahci_pci_init_controller(struct ata_host *host)
562{
563 struct ahci_host_priv *hpriv = host->private_data;
564 struct pci_dev *pdev = to_pci_dev(host->dev);
565 void __iomem *port_mmio;
566 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100567 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900568
Tejun Heo417a1a62007-09-23 13:19:55 +0900569 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100570 if (pdev->device == 0x6121)
571 mv = 2;
572 else
573 mv = 4;
574 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400575
576 writel(0, port_mmio + PORT_IRQ_MASK);
577
578 /* clear port IRQ */
579 tmp = readl(port_mmio + PORT_IRQ_STAT);
580 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
581 if (tmp)
582 writel(tmp, port_mmio + PORT_IRQ_STAT);
583 }
584
Anton Vorontsov781d6552010-03-03 20:17:42 +0300585 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900586}
587
Tejun Heocc0680a2007-08-06 18:36:23 +0900588static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900589 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900590{
Tejun Heocc0680a2007-08-06 18:36:23 +0900591 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100592 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900593 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900594 int rc;
595
596 DPRINTK("ENTER\n");
597
Tejun Heo4447d352007-04-17 23:44:08 +0900598 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900599
Tejun Heocc0680a2007-08-06 18:36:23 +0900600 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900601 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900602
Hans de Goede039ece32014-02-22 16:53:30 +0100603 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900604
605 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
606
607 /* vt8251 doesn't clear BSY on signature FIS reception,
608 * request follow-up softreset.
609 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900610 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900611}
612
Tejun Heoedc93052007-10-25 14:59:16 +0900613static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
614 unsigned long deadline)
615{
616 struct ata_port *ap = link->ap;
617 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100618 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900619 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
620 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900621 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900622 int rc;
623
624 ahci_stop_engine(ap);
625
626 /* clear D2H reception area to properly wait for D2H FIS */
627 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400628 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900629 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
630
631 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900632 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900633
Hans de Goede039ece32014-02-22 16:53:30 +0100634 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900635
Tejun Heoedc93052007-10-25 14:59:16 +0900636 /* The pseudo configuration device on SIMG4726 attached to
637 * ASUS P5W-DH Deluxe doesn't send signature FIS after
638 * hardreset if no device is attached to the first downstream
639 * port && the pseudo device locks up on SRST w/ PMP==0. To
640 * work around this, wait for !BSY only briefly. If BSY isn't
641 * cleared, perform CLO and proceed to IDENTIFY (achieved by
642 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
643 *
644 * Wait for two seconds. Devices attached to downstream port
645 * which can't process the following IDENTIFY after this will
646 * have to be reset again. For most cases, this should
647 * suffice while making probing snappish enough.
648 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900649 if (online) {
650 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
651 ahci_check_ready);
652 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800653 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900654 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900655 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900656}
657
Tejun Heo438ac6d2007-03-02 17:31:26 +0900658#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900659static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
660{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900661 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900662 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300663 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900664 u32 ctl;
665
Tejun Heo9b10ae82009-05-30 20:50:12 +0900666 if (mesg.event & PM_EVENT_SUSPEND &&
667 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700668 dev_err(&pdev->dev,
669 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900670 return -EIO;
671 }
672
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100673 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900674 /* AHCI spec rev1.1 section 8.3.3:
675 * Software must disable interrupts prior to requesting a
676 * transition of the HBA to D3 state.
677 */
678 ctl = readl(mmio + HOST_CTL);
679 ctl &= ~HOST_IRQ_EN;
680 writel(ctl, mmio + HOST_CTL);
681 readl(mmio + HOST_CTL); /* flush */
682 }
683
684 return ata_pci_device_suspend(pdev, mesg);
685}
686
687static int ahci_pci_device_resume(struct pci_dev *pdev)
688{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900689 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900690 int rc;
691
Tejun Heo553c4aa2006-12-26 19:39:50 +0900692 rc = ata_pci_device_do_resume(pdev);
693 if (rc)
694 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900695
James Lairdcb856962013-11-19 11:06:38 +1100696 /* Apple BIOS helpfully mangles the registers on resume */
697 if (is_mcp89_apple(pdev))
698 ahci_mcp89_apple_enable(pdev);
699
Tejun Heoc1332872006-07-26 15:59:26 +0900700 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300701 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900702 if (rc)
703 return rc;
704
Anton Vorontsov781d6552010-03-03 20:17:42 +0300705 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900706 }
707
Jeff Garzikcca39742006-08-24 03:19:22 -0400708 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900709
710 return 0;
711}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900712#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900713
Tejun Heo4447d352007-04-17 23:44:08 +0900714static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Alessandro Rubini318893e2012-01-06 13:33:39 +0100718 /*
719 * If the device fixup already set the dma_mask to some non-standard
720 * value, don't extend it here. This happens on STA2X11, for example.
721 */
722 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
723 return 0;
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700726 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
727 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700729 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700731 dev_err(&pdev->dev,
732 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 return rc;
734 }
735 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700737 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700739 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return rc;
741 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700742 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700744 dev_err(&pdev->dev,
745 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 return rc;
747 }
748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 return 0;
750}
751
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300752static void ahci_pci_print_info(struct ata_host *host)
753{
754 struct pci_dev *pdev = to_pci_dev(host->dev);
755 u16 cc;
756 const char *scc_s;
757
758 pci_read_config_word(pdev, 0x0a, &cc);
759 if (cc == PCI_CLASS_STORAGE_IDE)
760 scc_s = "IDE";
761 else if (cc == PCI_CLASS_STORAGE_SATA)
762 scc_s = "SATA";
763 else if (cc == PCI_CLASS_STORAGE_RAID)
764 scc_s = "RAID";
765 else
766 scc_s = "unknown";
767
768 ahci_print_info(host, scc_s);
769}
770
Tejun Heoedc93052007-10-25 14:59:16 +0900771/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
772 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
773 * support PMP and the 4726 either directly exports the device
774 * attached to the first downstream port or acts as a hardware storage
775 * controller and emulate a single ATA device (can be RAID 0/1 or some
776 * other configuration).
777 *
778 * When there's no device attached to the first downstream port of the
779 * 4726, "Config Disk" appears, which is a pseudo ATA device to
780 * configure the 4726. However, ATA emulation of the device is very
781 * lame. It doesn't send signature D2H Reg FIS after the initial
782 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
783 *
784 * The following function works around the problem by always using
785 * hardreset on the port and not depending on receiving signature FIS
786 * afterward. If signature FIS isn't received soon, ATA class is
787 * assumed without follow-up softreset.
788 */
789static void ahci_p5wdh_workaround(struct ata_host *host)
790{
791 static struct dmi_system_id sysids[] = {
792 {
793 .ident = "P5W DH Deluxe",
794 .matches = {
795 DMI_MATCH(DMI_SYS_VENDOR,
796 "ASUSTEK COMPUTER INC"),
797 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
798 },
799 },
800 { }
801 };
802 struct pci_dev *pdev = to_pci_dev(host->dev);
803
804 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
805 dmi_check_system(sysids)) {
806 struct ata_port *ap = host->ports[1];
807
Joe Perchesa44fec12011-04-15 15:51:58 -0700808 dev_info(&pdev->dev,
809 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900810
811 ap->ops = &ahci_p5wdh_ops;
812 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
813 }
814}
815
James Lairdcb856962013-11-19 11:06:38 +1100816/*
817 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
818 * booting in BIOS compatibility mode. We restore the registers but not ID.
819 */
820static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
821{
822 u32 val;
823
824 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
825
826 pci_read_config_dword(pdev, 0xf8, &val);
827 val |= 1 << 0x1b;
828 /* the following changes the device ID, but appears not to affect function */
829 /* val = (val & ~0xf0000000) | 0x80000000; */
830 pci_write_config_dword(pdev, 0xf8, val);
831
832 pci_read_config_dword(pdev, 0x54c, &val);
833 val |= 1 << 0xc;
834 pci_write_config_dword(pdev, 0x54c, val);
835
836 pci_read_config_dword(pdev, 0x4a4, &val);
837 val &= 0xff;
838 val |= 0x01060100;
839 pci_write_config_dword(pdev, 0x4a4, val);
840
841 pci_read_config_dword(pdev, 0x54c, &val);
842 val &= ~(1 << 0xc);
843 pci_write_config_dword(pdev, 0x54c, val);
844
845 pci_read_config_dword(pdev, 0xf8, &val);
846 val &= ~(1 << 0x1b);
847 pci_write_config_dword(pdev, 0xf8, val);
848}
849
850static bool is_mcp89_apple(struct pci_dev *pdev)
851{
852 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
853 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
854 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
855 pdev->subsystem_device == 0xcb89;
856}
857
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900858/* only some SB600 ahci controllers can do 64bit DMA */
859static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800860{
861 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900862 /*
863 * The oldest version known to be broken is 0901 and
864 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900865 * Enable 64bit DMA on 1501 and anything newer.
866 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900867 * Please read bko#9412 for more info.
868 */
Shane Huang58a09b32009-05-27 15:04:43 +0800869 {
870 .ident = "ASUS M2A-VM",
871 .matches = {
872 DMI_MATCH(DMI_BOARD_VENDOR,
873 "ASUSTeK Computer INC."),
874 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
875 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900876 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800877 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100878 /*
879 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
880 * support 64bit DMA.
881 *
882 * BIOS versions earlier than 1.5 had the Manufacturer DMI
883 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
884 * This spelling mistake was fixed in BIOS version 1.5, so
885 * 1.5 and later have the Manufacturer as
886 * "MICRO-STAR INTERNATIONAL CO.,LTD".
887 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
888 *
889 * BIOS versions earlier than 1.9 had a Board Product Name
890 * DMI field of "MS-7376". This was changed to be
891 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
892 * match on DMI_BOARD_NAME of "MS-7376".
893 */
894 {
895 .ident = "MSI K9A2 Platinum",
896 .matches = {
897 DMI_MATCH(DMI_BOARD_VENDOR,
898 "MICRO-STAR INTER"),
899 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
900 },
901 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000902 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000903 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
904 * 64bit DMA.
905 *
906 * This board also had the typo mentioned above in the
907 * Manufacturer DMI field (fixed in BIOS version 1.5), so
908 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
909 */
910 {
911 .ident = "MSI K9AGM2",
912 .matches = {
913 DMI_MATCH(DMI_BOARD_VENDOR,
914 "MICRO-STAR INTER"),
915 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
916 },
917 },
918 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000919 * All BIOS versions for the Asus M3A support 64bit DMA.
920 * (all release versions from 0301 to 1206 were tested)
921 */
922 {
923 .ident = "ASUS M3A",
924 .matches = {
925 DMI_MATCH(DMI_BOARD_VENDOR,
926 "ASUSTeK Computer INC."),
927 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
928 },
929 },
Shane Huang58a09b32009-05-27 15:04:43 +0800930 { }
931 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900932 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900933 int year, month, date;
934 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800935
Tejun Heo03d783b2009-08-16 21:04:02 +0900936 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800937 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900938 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800939 return false;
940
Mark Nelsone65cc192009-11-03 20:06:48 +1100941 if (!match->driver_data)
942 goto enable_64bit;
943
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900944 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
945 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800946
Mark Nelsone65cc192009-11-03 20:06:48 +1100947 if (strcmp(buf, match->driver_data) >= 0)
948 goto enable_64bit;
949 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700950 dev_warn(&pdev->dev,
951 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
952 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900953 return false;
954 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100955
956enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700957 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100958 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800959}
960
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100961static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
962{
963 static const struct dmi_system_id broken_systems[] = {
964 {
965 .ident = "HP Compaq nx6310",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
968 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
969 },
970 /* PCI slot number of the controller */
971 .driver_data = (void *)0x1FUL,
972 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100973 {
974 .ident = "HP Compaq 6720s",
975 .matches = {
976 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
977 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
978 },
979 /* PCI slot number of the controller */
980 .driver_data = (void *)0x1FUL,
981 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100982
983 { } /* terminate list */
984 };
985 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
986
987 if (dmi) {
988 unsigned long slot = (unsigned long)dmi->driver_data;
989 /* apply the quirk only to on-board controllers */
990 return slot == PCI_SLOT(pdev->devfn);
991 }
992
993 return false;
994}
995
Tejun Heo9b10ae82009-05-30 20:50:12 +0900996static bool ahci_broken_suspend(struct pci_dev *pdev)
997{
998 static const struct dmi_system_id sysids[] = {
999 /*
1000 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1001 * to the harddisk doesn't become online after
1002 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001003 *
1004 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1005 *
1006 * Use dates instead of versions to match as HP is
1007 * apparently recycling both product and version
1008 * strings.
1009 *
1010 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001011 */
1012 {
1013 .ident = "dv4",
1014 .matches = {
1015 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1016 DMI_MATCH(DMI_PRODUCT_NAME,
1017 "HP Pavilion dv4 Notebook PC"),
1018 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001019 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001020 },
1021 {
1022 .ident = "dv5",
1023 .matches = {
1024 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1025 DMI_MATCH(DMI_PRODUCT_NAME,
1026 "HP Pavilion dv5 Notebook PC"),
1027 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001028 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001029 },
1030 {
1031 .ident = "dv6",
1032 .matches = {
1033 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1034 DMI_MATCH(DMI_PRODUCT_NAME,
1035 "HP Pavilion dv6 Notebook PC"),
1036 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001037 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001038 },
1039 {
1040 .ident = "HDX18",
1041 .matches = {
1042 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1043 DMI_MATCH(DMI_PRODUCT_NAME,
1044 "HP HDX18 Notebook PC"),
1045 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001046 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001047 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001048 /*
1049 * Acer eMachines G725 has the same problem. BIOS
1050 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001051 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001052 * that we don't have much idea about. For now,
1053 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001054 *
1055 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001056 */
1057 {
1058 .ident = "G725",
1059 .matches = {
1060 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1061 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1062 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001063 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001064 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001065 { } /* terminate list */
1066 };
1067 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001068 int year, month, date;
1069 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001070
1071 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1072 return false;
1073
Tejun Heo9deb3432010-03-16 09:50:26 +09001074 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1075 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001076
Tejun Heo9deb3432010-03-16 09:50:26 +09001077 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001078}
1079
Tejun Heo55946392009-08-04 14:30:08 +09001080static bool ahci_broken_online(struct pci_dev *pdev)
1081{
1082#define ENCODE_BUSDEVFN(bus, slot, func) \
1083 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1084 static const struct dmi_system_id sysids[] = {
1085 /*
1086 * There are several gigabyte boards which use
1087 * SIMG5723s configured as hardware RAID. Certain
1088 * 5723 firmware revisions shipped there keep the link
1089 * online but fail to answer properly to SRST or
1090 * IDENTIFY when no device is attached downstream
1091 * causing libata to retry quite a few times leading
1092 * to excessive detection delay.
1093 *
1094 * As these firmwares respond to the second reset try
1095 * with invalid device signature, considering unknown
1096 * sig as offline works around the problem acceptably.
1097 */
1098 {
1099 .ident = "EP45-DQ6",
1100 .matches = {
1101 DMI_MATCH(DMI_BOARD_VENDOR,
1102 "Gigabyte Technology Co., Ltd."),
1103 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1104 },
1105 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1106 },
1107 {
1108 .ident = "EP45-DS5",
1109 .matches = {
1110 DMI_MATCH(DMI_BOARD_VENDOR,
1111 "Gigabyte Technology Co., Ltd."),
1112 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1113 },
1114 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1115 },
1116 { } /* terminate list */
1117 };
1118#undef ENCODE_BUSDEVFN
1119 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1120 unsigned int val;
1121
1122 if (!dmi)
1123 return false;
1124
1125 val = (unsigned long)dmi->driver_data;
1126
1127 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1128}
1129
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001130static bool ahci_broken_devslp(struct pci_dev *pdev)
1131{
1132 /* device with broken DEVSLP but still showing SDS capability */
1133 static const struct pci_device_id ids[] = {
1134 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1135 {}
1136 };
1137
1138 return pci_match_id(ids, pdev);
1139}
1140
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001141#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001142static void ahci_gtf_filter_workaround(struct ata_host *host)
1143{
1144 static const struct dmi_system_id sysids[] = {
1145 /*
1146 * Aspire 3810T issues a bunch of SATA enable commands
1147 * via _GTF including an invalid one and one which is
1148 * rejected by the device. Among the successful ones
1149 * is FPDMA non-zero offset enable which when enabled
1150 * only on the drive side leads to NCQ command
1151 * failures. Filter it out.
1152 */
1153 {
1154 .ident = "Aspire 3810T",
1155 .matches = {
1156 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1157 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1158 },
1159 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1160 },
1161 { }
1162 };
1163 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1164 unsigned int filter;
1165 int i;
1166
1167 if (!dmi)
1168 return;
1169
1170 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001171 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1172 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001173
1174 for (i = 0; i < host->n_ports; i++) {
1175 struct ata_port *ap = host->ports[i];
1176 struct ata_link *link;
1177 struct ata_device *dev;
1178
1179 ata_for_each_link(link, ap, EDGE)
1180 ata_for_each_dev(dev, link, ALL)
1181 dev->gtf_filter |= filter;
1182 }
1183}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001184#else
1185static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1186{}
1187#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001188
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001189static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001190 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001191{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001192 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001193
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001194 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1195 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001196
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001197 nvec = pci_msi_vec_count(pdev);
1198 if (nvec < 0)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001199 goto intx;
1200
1201 /*
1202 * If number of MSIs is less than number of ports then Sharing Last
1203 * Message mode could be enforced. In this case assume that advantage
1204 * of multipe MSIs is negated and use single MSI mode instead.
1205 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001206 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001207 goto single_msi;
1208
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001209 rc = pci_enable_msi_exact(pdev, nvec);
1210 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001211 goto single_msi;
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001212 else if (rc < 0)
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001213 goto intx;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001214
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001215 /* fallback to single MSI mode if the controller enforced MRSM mode */
1216 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1217 pci_disable_msi(pdev);
1218 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1219 goto single_msi;
1220 }
1221
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001222 return nvec;
1223
1224single_msi:
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001225 if (pci_enable_msi(pdev))
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001226 goto intx;
1227 return 1;
1228
1229intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001230 pci_intx(pdev, 1);
1231 return 0;
1232}
1233
1234/**
1235 * ahci_host_activate - start AHCI host, request IRQs and register it
1236 * @host: target ATA host
1237 * @irq: base IRQ number to request
1238 * @n_msis: number of MSIs allocated for this host
1239 * @irq_handler: irq_handler used when requesting IRQs
1240 * @irq_flags: irq_flags used when requesting IRQs
1241 *
1242 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1243 * when multiple MSIs were allocated. That is one MSI per port, starting
1244 * from @irq.
1245 *
1246 * LOCKING:
1247 * Inherited from calling layer (may sleep).
1248 *
1249 * RETURNS:
1250 * 0 on success, -errno otherwise.
1251 */
1252int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1253{
1254 int i, rc;
1255
1256 /* Sharing Last Message among several ports is not supported */
1257 if (n_msis < host->n_ports)
1258 return -EINVAL;
1259
1260 rc = ata_host_start(host);
1261 if (rc)
1262 return rc;
1263
1264 for (i = 0; i < host->n_ports; i++) {
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001265 struct ahci_port_priv *pp = host->ports[i]->private_data;
1266
Alexander Gordeev2cf532f2014-04-17 18:06:15 +02001267 /* Do not receive interrupts sent by dummy ports */
1268 if (!pp) {
1269 disable_irq(irq + i);
1270 continue;
1271 }
1272
1273 rc = devm_request_threaded_irq(host->dev, irq + i,
1274 ahci_hw_interrupt,
1275 ahci_thread_fn, IRQF_SHARED,
1276 pp->irq_desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001277 if (rc)
1278 goto out_free_irqs;
1279 }
1280
1281 for (i = 0; i < host->n_ports; i++)
1282 ata_port_desc(host->ports[i], "irq %d", irq + i);
1283
1284 rc = ata_host_register(host, &ahci_sht);
1285 if (rc)
1286 goto out_free_all_irqs;
1287
1288 return 0;
1289
1290out_free_all_irqs:
1291 i = host->n_ports;
1292out_free_irqs:
1293 for (i--; i >= 0; i--)
1294 devm_free_irq(host->dev, irq + i, host->ports[i]);
1295
1296 return rc;
1297}
1298
Tejun Heo24dc5f32007-01-20 16:00:28 +09001299static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
Tejun Heoe297d992008-06-10 00:13:04 +09001301 unsigned int board_id = ent->driver_data;
1302 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001303 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001304 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001306 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001307 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001308 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
1310 VPRINTK("ENTER\n");
1311
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001312 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001313
Joe Perches06296a12011-04-15 15:52:00 -07001314 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Alan Cox5b66c822008-09-03 14:48:34 +01001316 /* The AHCI driver can only drive the SATA ports, the PATA driver
1317 can drive them all so if both drivers are selected make sure
1318 AHCI stays out of the way */
1319 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1320 return -ENODEV;
1321
James Lairdcb856962013-11-19 11:06:38 +11001322 /* Apple BIOS on MCP89 prevents us using AHCI */
1323 if (is_mcp89_apple(pdev))
1324 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001325
Mark Nelson7a022672009-11-22 12:07:41 +11001326 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1327 * At the moment, we can only use the AHCI mode. Let the users know
1328 * that for SAS drives they're out of luck.
1329 */
1330 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001331 dev_info(&pdev->dev,
1332 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001333
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001334 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001335 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1336 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001337 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1338 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001339
Tejun Heo4447d352007-04-17 23:44:08 +09001340 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001341 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 if (rc)
1343 return rc;
1344
Tejun Heoc4f77922007-12-06 15:09:43 +09001345 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1346 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1347 u8 map;
1348
1349 /* ICH6s share the same PCI ID for both piix and ahci
1350 * modes. Enabling ahci mode while MAP indicates
1351 * combined mode is a bad idea. Yield to ata_piix.
1352 */
1353 pci_read_config_byte(pdev, ICH_MAP, &map);
1354 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001355 dev_info(&pdev->dev,
1356 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001357 return -ENODEV;
1358 }
1359 }
1360
Paul Bolle6fec8872013-12-16 11:34:21 +01001361 /* AHCI controllers often implement SFF compatible interface.
1362 * Grab all PCI BARs just in case.
1363 */
1364 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1365 if (rc == -EBUSY)
1366 pcim_pin_device(pdev);
1367 if (rc)
1368 return rc;
1369
Tejun Heo24dc5f32007-01-20 16:00:28 +09001370 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1371 if (!hpriv)
1372 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001373 hpriv->flags |= (unsigned long)pi.private_data;
1374
Tejun Heoe297d992008-06-10 00:13:04 +09001375 /* MCP65 revision A1 and A2 can't do MSI */
1376 if (board_id == board_ahci_mcp65 &&
1377 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1378 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1379
Shane Huange427fe02008-12-30 10:53:41 +08001380 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1381 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1382 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1383
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001384 /* only some SB600s can do 64bit DMA */
1385 if (ahci_sb600_enable_64bit(pdev))
1386 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001387
Alessandro Rubini318893e2012-01-06 13:33:39 +01001388 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001389
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001390 /* must set flag prior to save config in order to take effect */
1391 if (ahci_broken_devslp(pdev))
1392 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1393
Tejun Heo4447d352007-04-17 23:44:08 +09001394 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001395 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Tejun Heo4447d352007-04-17 23:44:08 +09001397 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001398 if (hpriv->cap & HOST_CAP_NCQ) {
1399 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001400 /*
1401 * Auto-activate optimization is supposed to be
1402 * supported on all AHCI controllers indicating NCQ
1403 * capability, but it seems to be broken on some
1404 * chipsets including NVIDIAs.
1405 */
1406 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001407 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001408
1409 /*
1410 * All AHCI controllers should be forward-compatible
1411 * with the new auxiliary field. This code should be
1412 * conditionalized if any buggy AHCI controllers are
1413 * encountered.
1414 */
1415 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001416 }
Tejun Heo4447d352007-04-17 23:44:08 +09001417
Tejun Heo7d50b602007-09-23 13:19:54 +09001418 if (hpriv->cap & HOST_CAP_PMP)
1419 pi.flags |= ATA_FLAG_PMP;
1420
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001421 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001422
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001423 if (ahci_broken_system_poweroff(pdev)) {
1424 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1425 dev_info(&pdev->dev,
1426 "quirky BIOS, skipping spindown on poweroff\n");
1427 }
1428
Tejun Heo9b10ae82009-05-30 20:50:12 +09001429 if (ahci_broken_suspend(pdev)) {
1430 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001431 dev_warn(&pdev->dev,
1432 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001433 }
1434
Tejun Heo55946392009-08-04 14:30:08 +09001435 if (ahci_broken_online(pdev)) {
1436 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1437 dev_info(&pdev->dev,
1438 "online status unreliable, applying workaround\n");
1439 }
1440
Tejun Heo837f5f82008-02-06 15:13:51 +09001441 /* CAP.NP sometimes indicate the index of the last enabled
1442 * port, at other times, that of the last possible port, so
1443 * determining the maximum port number requires looking at
1444 * both CAP.NP and port_map.
1445 */
1446 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1447
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001448 n_msis = ahci_init_interrupts(pdev, n_ports, hpriv);
1449 if (n_msis > 1)
1450 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1451
Tejun Heo837f5f82008-02-06 15:13:51 +09001452 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001453 if (!host)
1454 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001455 host->private_data = hpriv;
1456
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001457 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001458 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001459 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001460 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001461
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001462 if (pi.flags & ATA_FLAG_EM)
1463 ahci_reset_em(host);
1464
Tejun Heo4447d352007-04-17 23:44:08 +09001465 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001466 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001467
Alessandro Rubini318893e2012-01-06 13:33:39 +01001468 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1469 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001470 0x100 + ap->port_no * 0x80, "port");
1471
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001472 /* set enclosure management message type */
1473 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001474 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001475
1476
Jeff Garzikdab632e2007-05-28 08:33:01 -04001477 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001478 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001479 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
Tejun Heoedc93052007-10-25 14:59:16 +09001482 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1483 ahci_p5wdh_workaround(host);
1484
Tejun Heof80ae7e2009-09-16 04:18:03 +09001485 /* apply gtf filter quirk */
1486 ahci_gtf_filter_workaround(host);
1487
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001489 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001491 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Anton Vorontsov33030402010-03-03 20:17:39 +03001493 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001494 if (rc)
1495 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001496
Anton Vorontsov781d6552010-03-03 20:17:42 +03001497 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001498 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Tejun Heo4447d352007-04-17 23:44:08 +09001500 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001501
1502 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1503 return ahci_host_activate(host, pdev->irq, n_msis);
1504
Tejun Heo4447d352007-04-17 23:44:08 +09001505 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1506 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001507}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Axel Lin2fc75da2012-04-19 13:43:05 +08001509module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
1511MODULE_AUTHOR("Jeff Garzik");
1512MODULE_DESCRIPTION("AHCI SATA low-level driver");
1513MODULE_LICENSE("GPL");
1514MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001515MODULE_VERSION(DRV_VERSION);