blob: 336eb1ed73cc3e9dd858ab0bf9cade009498f78b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
David Milburn87943ac2008-10-13 14:38:36 -050052/* Enclosure Management Control */
53#define EM_CTRL_MSG_TYPE 0x000f0000
54
55/* Enclosure Management LED Message Type */
56#define EM_MSG_LED_HBA_PORT 0x0000000f
57#define EM_MSG_LED_PMP_SLOT 0x0000ff00
58#define EM_MSG_LED_VALUE 0xffff0000
59#define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
60#define EM_MSG_LED_VALUE_OFF 0xfff80000
61#define EM_MSG_LED_VALUE_ON 0x00010000
62
Tejun Heoa22e6442008-03-10 10:25:25 +090063static int ahci_skip_host_reset;
Arjan van de Venf3d7f232009-01-26 02:05:44 -080064static int ahci_ignore_sss;
65
Tejun Heoa22e6442008-03-10 10:25:25 +090066module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
67MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
68
Arjan van de Venf3d7f232009-01-26 02:05:44 -080069module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
70MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
71
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040072static int ahci_enable_alpm(struct ata_port *ap,
73 enum link_pm policy);
74static void ahci_disable_alpm(struct ata_port *ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -070075static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
76static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
77 size_t size);
78static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
79 ssize_t size);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81enum {
82 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090083 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 AHCI_MAX_SG = 168, /* hardware max is 64K */
85 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090086 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090087 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090088 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040090 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090091 AHCI_CMD_TBL_HDR_SZ = 0x80,
92 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
93 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
94 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 AHCI_RX_FIS_SZ,
96 AHCI_IRQ_ON_SG = (1 << 31),
97 AHCI_CMD_ATAPI = (1 << 5),
98 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090099 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +0900100 AHCI_CMD_RESET = (1 << 8),
101 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +0900104 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +0900105 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +0900108 board_ahci_vt8251 = 1,
109 board_ahci_ign_iferr = 2,
110 board_ahci_sb600 = 3,
111 board_ahci_mv = 4,
Shane Huange427fe02008-12-30 10:53:41 +0800112 board_ahci_sb700 = 5, /* for SB700 and SB800 */
Tejun Heoe297d992008-06-10 00:13:04 +0900113 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400114 board_ahci_nopmp = 7,
Tejun Heoaa431dd2009-04-08 14:25:31 -0700115 board_ahci_yesncq = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117 /* global controller registers */
118 HOST_CAP = 0x00, /* host capabilities */
119 HOST_CTL = 0x04, /* global host control */
120 HOST_IRQ_STAT = 0x08, /* interrupt status */
121 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
122 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700123 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
124 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126 /* HOST_CTL bits */
127 HOST_RESET = (1 << 0), /* reset controller; self-clear */
128 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
129 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
130
131 /* HOST_CAP bits */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700132 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900133 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900134 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900135 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400136 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900137 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900138 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900139 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900140 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142 /* registers for each SATA port */
143 PORT_LST_ADDR = 0x00, /* command list DMA addr */
144 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
145 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
146 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
147 PORT_IRQ_STAT = 0x10, /* interrupt status */
148 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
149 PORT_CMD = 0x18, /* port command */
150 PORT_TFDATA = 0x20, /* taskfile data */
151 PORT_SIG = 0x24, /* device TF signature */
152 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
154 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
155 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
156 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900157 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159 /* PORT_IRQ_{STAT,MASK} bits */
160 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
161 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
162 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
163 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
164 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
165 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
166 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
167 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
168
169 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
170 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
171 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
172 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
173 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
174 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
175 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
176 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
177 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
178
Tejun Heo78cd52d2006-05-15 20:58:29 +0900179 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
180 PORT_IRQ_IF_ERR |
181 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900182 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900183 PORT_IRQ_UNK_FIS |
184 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900185 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
186 PORT_IRQ_TF_ERR |
187 PORT_IRQ_HBUS_DATA_ERR,
188 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
189 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
190 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400193 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
194 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500195 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900196 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
198 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
199 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900200 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
202 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
203 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
204
Tejun Heo0be0aa92006-07-26 15:59:26 +0900205 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
207 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
208 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400209
Tejun Heo417a1a62007-09-23 13:19:55 +0900210 /* hpriv->flags bits */
211 AHCI_HFLAG_NO_NCQ = (1 << 0),
212 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
213 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
214 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
215 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
216 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900217 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400218 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500219 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900220 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900221 AHCI_HFLAG_NO_SUSPEND = (1 << 10), /* don't suspend */
Tejun Heo417a1a62007-09-23 13:19:55 +0900222
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200223 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900224
225 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
226 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400227 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
228 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900229
230 ICH_MAP = 0x90, /* ICH MAP register */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700231
Tejun Heod50ce072009-05-12 10:57:41 +0900232 /* em constants */
233 EM_MAX_SLOTS = 8,
234 EM_MAX_RETRY = 5,
235
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700236 /* em_ctl bits */
237 EM_CTL_RST = (1 << 9), /* Reset */
238 EM_CTL_TM = (1 << 8), /* Transmit Message */
239 EM_CTL_ALHD = (1 << 26), /* Activity LED */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
242struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000243 __le32 opts;
244 __le32 status;
245 __le32 tbl_addr;
246 __le32 tbl_addr_hi;
247 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248};
249
250struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000251 __le32 addr;
252 __le32 addr_hi;
253 __le32 reserved;
254 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255};
256
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700257struct ahci_em_priv {
258 enum sw_activity blink_policy;
259 struct timer_list timer;
260 unsigned long saved_activity;
261 unsigned long activity;
262 unsigned long led_state;
263};
264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900266 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900267 u32 cap; /* cap to use */
268 u32 port_map; /* port map to use */
269 u32 saved_cap; /* saved initial cap */
270 u32 saved_port_map; /* saved initial port_map */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700271 u32 em_loc; /* enclosure management location */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272};
273
274struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900275 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 struct ahci_cmd_hdr *cmd_slot;
277 dma_addr_t cmd_slot_dma;
278 void *cmd_tbl;
279 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 void *rx_fis;
281 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900282 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900283 unsigned int ncq_saw_d2h:1;
284 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900285 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700286 u32 intr_mask; /* interrupts to enable */
Tejun Heod50ce072009-05-12 10:57:41 +0900287 /* enclosure management info per PM slot */
288 struct ahci_em_priv em_priv[EM_MAX_SLOTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289};
290
Tejun Heo82ef04f2008-07-31 17:02:40 +0900291static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
292static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400293static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900294static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900295static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296static int ahci_port_start(struct ata_port *ap);
297static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900299static void ahci_freeze(struct ata_port *ap);
300static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900301static void ahci_pmp_attach(struct ata_port *ap);
302static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900303static int ahci_softreset(struct ata_link *link, unsigned int *class,
304 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800305static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
306 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900307static int ahci_hardreset(struct ata_link *link, unsigned int *class,
308 unsigned long deadline);
309static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
310 unsigned long deadline);
311static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
312 unsigned long deadline);
313static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900314static void ahci_error_handler(struct ata_port *ap);
315static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400316static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500317static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400318static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
319 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900320#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900321static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900322static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
323static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900324#endif
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700325static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
326static ssize_t ahci_activity_store(struct ata_device *dev,
327 enum sw_activity val);
328static void ahci_init_sw_activity(struct ata_link *link);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Tony Jonesee959b02008-02-22 00:13:36 +0100330static struct device_attribute *ahci_shost_attrs[] = {
331 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700332 &dev_attr_em_message_type,
333 &dev_attr_em_message,
334 NULL
335};
336
337static struct device_attribute *ahci_sdev_attrs[] = {
338 &dev_attr_sw_activity,
Elias Oltmanns45fabbb2008-09-21 11:54:08 +0200339 &dev_attr_unload_heads,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400340 NULL
341};
342
Jeff Garzik193515d2005-11-07 00:59:37 -0500343static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900344 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900345 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400348 .shost_attrs = ahci_shost_attrs,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700349 .sdev_attrs = ahci_sdev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350};
351
Tejun Heo029cfd62008-03-25 12:22:49 +0900352static struct ata_port_operations ahci_ops = {
353 .inherits = &sata_pmp_port_ops,
354
Tejun Heo7d50b602007-09-23 13:19:54 +0900355 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 .qc_prep = ahci_qc_prep,
357 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900358 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Tejun Heo78cd52d2006-05-15 20:58:29 +0900360 .freeze = ahci_freeze,
361 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900362 .softreset = ahci_softreset,
363 .hardreset = ahci_hardreset,
364 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900365 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900366 .error_handler = ahci_error_handler,
367 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900368 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900369
Tejun Heo029cfd62008-03-25 12:22:49 +0900370 .scr_read = ahci_scr_read,
371 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900372 .pmp_attach = ahci_pmp_attach,
373 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900374
Tejun Heo029cfd62008-03-25 12:22:49 +0900375 .enable_pm = ahci_enable_alpm,
376 .disable_pm = ahci_disable_alpm,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700377 .em_show = ahci_led_show,
378 .em_store = ahci_led_store,
379 .sw_activity_show = ahci_activity_show,
380 .sw_activity_store = ahci_activity_store,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900381#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900382 .port_suspend = ahci_port_suspend,
383 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900384#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 .port_start = ahci_port_start,
386 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388
Tejun Heo029cfd62008-03-25 12:22:49 +0900389static struct ata_port_operations ahci_vt8251_ops = {
390 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900391 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900392};
393
Tejun Heo029cfd62008-03-25 12:22:49 +0900394static struct ata_port_operations ahci_p5wdh_ops = {
395 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900396 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900397};
398
Shane Huangbd172432008-06-10 15:52:04 +0800399static struct ata_port_operations ahci_sb600_ops = {
400 .inherits = &ahci_ops,
401 .softreset = ahci_sb600_softreset,
402 .pmp_softreset = ahci_sb600_softreset,
403};
404
Tejun Heo417a1a62007-09-23 13:19:55 +0900405#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
406
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100407static const struct ata_port_info ahci_port_info[] = {
Jeff Garzik4da646b2009-04-08 02:00:13 -0400408 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900410 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100411 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400412 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 .port_ops = &ahci_ops,
414 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400415 [board_ahci_vt8251] =
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200416 {
Tejun Heo6949b912007-09-23 13:19:55 +0900417 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900418 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100419 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400420 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900421 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200422 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400423 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900424 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900425 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
426 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100427 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400428 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900429 .port_ops = &ahci_ops,
430 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400431 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800432 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900433 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Shane Huang58a09b32009-05-27 15:04:43 +0800434 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255),
Tejun Heo417a1a62007-09-23 13:19:55 +0900435 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100436 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400437 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800438 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800439 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400440 [board_ahci_mv] =
Jeff Garzikcd70c262007-07-08 02:29:42 -0400441 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900442 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
Tejun Heo17248462008-08-29 16:03:59 +0200443 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400444 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900445 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100446 .pio_mask = ATA_PIO4,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400447 .udma_mask = ATA_UDMA6,
448 .port_ops = &ahci_ops,
449 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400450 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800451 {
Shane Huangbd172432008-06-10 15:52:04 +0800452 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800453 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100454 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800455 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800456 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800457 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400458 [board_ahci_mcp65] =
Tejun Heoe297d992008-06-10 00:13:04 +0900459 {
460 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
461 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100462 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900463 .udma_mask = ATA_UDMA6,
464 .port_ops = &ahci_ops,
465 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400466 [board_ahci_nopmp] =
Tejun Heo9a3b1032008-06-18 20:56:58 -0400467 {
468 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
469 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100470 .pio_mask = ATA_PIO4,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400471 .udma_mask = ATA_UDMA6,
472 .port_ops = &ahci_ops,
473 },
Tejun Heoaa431dd2009-04-08 14:25:31 -0700474 /* board_ahci_yesncq */
475 {
476 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
477 .flags = AHCI_FLAG_COMMON,
478 .pio_mask = ATA_PIO4,
479 .udma_mask = ATA_UDMA6,
480 .port_ops = &ahci_ops,
481 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482};
483
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500484static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400485 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400486 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
487 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
488 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
489 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
490 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900491 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400492 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
493 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
494 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
495 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900496 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
497 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
498 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
499 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
500 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
501 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
502 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
503 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
504 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
505 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
506 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
507 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
508 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
509 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
510 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
511 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
512 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400513 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
514 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800515 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500516 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800517 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700518 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700519 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700520 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700521 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400522
Tejun Heoe34bb372007-02-26 20:24:03 +0900523 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
524 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
525 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400526
527 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800528 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800529 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
530 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
531 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
532 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
533 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
534 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400535
536 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400537 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900538 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400539
540 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900541 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
542 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
543 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
544 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
545 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
546 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
547 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
548 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700549 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
550 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
551 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
552 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
553 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
554 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
555 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
556 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
557 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
558 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
559 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
560 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
561 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
562 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
563 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
564 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
565 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
566 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
567 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
568 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
569 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
570 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
571 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
572 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
Peer Chen0522b282007-06-07 18:05:12 +0800573 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
574 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
575 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
576 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
577 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
578 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
579 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
580 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
581 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
582 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
583 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
584 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800585 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
586 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
587 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
588 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800589 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
590 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
591 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
592 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
593 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
594 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
595 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
596 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen7adbe462009-02-27 16:58:41 +0800597 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
598 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
599 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
600 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
601 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
602 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
603 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
604 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
605 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
606 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
607 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
608 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400609
Jeff Garzik95916ed2006-07-29 04:10:14 -0400610 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900611 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
612 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
613 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400614
Jeff Garzikcd70c262007-07-08 02:29:42 -0400615 /* Marvell */
616 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100617 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400618
Mark Nelsonc77a0362008-10-23 14:08:16 +1100619 /* Promise */
620 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
621
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500622 /* Generic, PCI class code for AHCI */
623 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500624 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 { } /* terminate list */
627};
628
629
630static struct pci_driver ahci_pci_driver = {
631 .name = DRV_NAME,
632 .id_table = ahci_pci_tbl,
633 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900634 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900635#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900636 .suspend = ahci_pci_device_suspend,
637 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900638#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639};
640
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700641static int ahci_em_messages = 1;
642module_param(ahci_em_messages, int, 0444);
643/* add other LED protocol types when they become supported */
644MODULE_PARM_DESC(ahci_em_messages,
645 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Alan Cox5b66c822008-09-03 14:48:34 +0100647#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
648static int marvell_enable;
649#else
650static int marvell_enable = 1;
651#endif
652module_param(marvell_enable, int, 0644);
653MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
654
655
Tejun Heo98fa4b62006-11-02 12:17:23 +0900656static inline int ahci_nr_ports(u32 cap)
657{
658 return (cap & 0x1f) + 1;
659}
660
Jeff Garzikdab632e2007-05-28 08:33:01 -0400661static inline void __iomem *__ahci_port_base(struct ata_host *host,
662 unsigned int port_no)
663{
664 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
665
666 return mmio + 0x100 + (port_no * 0x80);
667}
668
Tejun Heo4447d352007-04-17 23:44:08 +0900669static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400671 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672}
673
Tejun Heob710a1f2008-01-05 23:11:57 +0900674static void ahci_enable_ahci(void __iomem *mmio)
675{
Tejun Heo15fe9822008-04-23 20:52:58 +0900676 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900677 u32 tmp;
678
679 /* turn on AHCI_EN */
680 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900681 if (tmp & HOST_AHCI_EN)
682 return;
683
684 /* Some controllers need AHCI_EN to be written multiple times.
685 * Try a few times before giving up.
686 */
687 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900688 tmp |= HOST_AHCI_EN;
689 writel(tmp, mmio + HOST_CTL);
690 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900691 if (tmp & HOST_AHCI_EN)
692 return;
693 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900694 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900695
696 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900697}
698
Tejun Heod447df12007-03-18 22:15:33 +0900699/**
700 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900701 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900702 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900703 *
704 * Some registers containing configuration info might be setup by
705 * BIOS and might be cleared on reset. This function saves the
706 * initial values of those registers into @hpriv such that they
707 * can be restored after controller reset.
708 *
709 * If inconsistent, config values are fixed up by this function.
710 *
711 * LOCKING:
712 * None.
713 */
Tejun Heo4447d352007-04-17 23:44:08 +0900714static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900715 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900716{
Tejun Heo4447d352007-04-17 23:44:08 +0900717 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900718 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900719 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100720 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900721
Tejun Heob710a1f2008-01-05 23:11:57 +0900722 /* make sure AHCI mode is enabled before accessing CAP */
723 ahci_enable_ahci(mmio);
724
Tejun Heod447df12007-03-18 22:15:33 +0900725 /* Values prefixed with saved_ are written back to host after
726 * reset. Values without are used for driver operation.
727 */
728 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
729 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
730
Tejun Heo274c1fd2007-07-16 14:29:40 +0900731 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900732 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200733 dev_printk(KERN_INFO, &pdev->dev,
734 "controller can't do 64bit DMA, forcing 32bit\n");
735 cap &= ~HOST_CAP_64;
736 }
737
Tejun Heo417a1a62007-09-23 13:19:55 +0900738 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900739 dev_printk(KERN_INFO, &pdev->dev,
740 "controller can't do NCQ, turning off CAP_NCQ\n");
741 cap &= ~HOST_CAP_NCQ;
742 }
743
Tejun Heoe297d992008-06-10 00:13:04 +0900744 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
745 dev_printk(KERN_INFO, &pdev->dev,
746 "controller can do NCQ, turning on CAP_NCQ\n");
747 cap |= HOST_CAP_NCQ;
748 }
749
Roel Kluin258cd842008-03-09 21:42:40 +0100750 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900751 dev_printk(KERN_INFO, &pdev->dev,
752 "controller can't do PMP, turning off CAP_PMP\n");
753 cap &= ~HOST_CAP_PMP;
754 }
755
Tejun Heod799e082008-06-17 12:46:30 +0900756 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
757 port_map != 1) {
758 dev_printk(KERN_INFO, &pdev->dev,
759 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
760 port_map, 1);
761 port_map = 1;
762 }
763
Jeff Garzikcd70c262007-07-08 02:29:42 -0400764 /*
765 * Temporary Marvell 6145 hack: PATA port presence
766 * is asserted through the standard AHCI port
767 * presence register, as bit 4 (counting from 0)
768 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900769 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100770 if (pdev->device == 0x6121)
771 mv = 0x3;
772 else
773 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400774 dev_printk(KERN_ERR, &pdev->dev,
775 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100776 port_map,
777 port_map & mv);
Alan Cox5b66c822008-09-03 14:48:34 +0100778 dev_printk(KERN_ERR, &pdev->dev,
779 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
Jeff Garzikcd70c262007-07-08 02:29:42 -0400780
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100781 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400782 }
783
Tejun Heo17199b12007-03-18 22:26:53 +0900784 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900785 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900786 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900787
Tejun Heo837f5f82008-02-06 15:13:51 +0900788 for (i = 0; i < AHCI_MAX_PORTS; i++)
789 if (port_map & (1 << i))
790 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900791
Tejun Heo837f5f82008-02-06 15:13:51 +0900792 /* If PI has more ports than n_ports, whine, clear
793 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900794 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900795 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900796 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900797 "implemented port map (0x%x) contains more "
798 "ports than nr_ports (%u), using nr_ports\n",
799 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900800 port_map = 0;
801 }
802 }
803
804 /* fabricate port_map from cap.nr_ports */
805 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900806 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900807 dev_printk(KERN_WARNING, &pdev->dev,
808 "forcing PORTS_IMPL to 0x%x\n", port_map);
809
810 /* write the fixed up value to the PI register */
811 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900812 }
813
Tejun Heod447df12007-03-18 22:15:33 +0900814 /* record values to use during operation */
815 hpriv->cap = cap;
816 hpriv->port_map = port_map;
817}
818
819/**
820 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900821 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900822 *
823 * Restore initial config stored by ahci_save_initial_config().
824 *
825 * LOCKING:
826 * None.
827 */
Tejun Heo4447d352007-04-17 23:44:08 +0900828static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900829{
Tejun Heo4447d352007-04-17 23:44:08 +0900830 struct ahci_host_priv *hpriv = host->private_data;
831 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
832
Tejun Heod447df12007-03-18 22:15:33 +0900833 writel(hpriv->saved_cap, mmio + HOST_CAP);
834 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
835 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
836}
837
Tejun Heo203ef6c2007-07-16 14:29:40 +0900838static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900840 static const int offset[] = {
841 [SCR_STATUS] = PORT_SCR_STAT,
842 [SCR_CONTROL] = PORT_SCR_CTL,
843 [SCR_ERROR] = PORT_SCR_ERR,
844 [SCR_ACTIVE] = PORT_SCR_ACT,
845 [SCR_NOTIFICATION] = PORT_SCR_NTF,
846 };
847 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Tejun Heo203ef6c2007-07-16 14:29:40 +0900849 if (sc_reg < ARRAY_SIZE(offset) &&
850 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
851 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900852 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853}
854
Tejun Heo82ef04f2008-07-31 17:02:40 +0900855static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900857 void __iomem *port_mmio = ahci_port_base(link->ap);
858 int offset = ahci_scr_offset(link->ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Tejun Heo203ef6c2007-07-16 14:29:40 +0900860 if (offset) {
861 *val = readl(port_mmio + offset);
862 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900864 return -EINVAL;
865}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Tejun Heo82ef04f2008-07-31 17:02:40 +0900867static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Tejun Heo203ef6c2007-07-16 14:29:40 +0900868{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900869 void __iomem *port_mmio = ahci_port_base(link->ap);
870 int offset = ahci_scr_offset(link->ap, sc_reg);
Tejun Heo203ef6c2007-07-16 14:29:40 +0900871
872 if (offset) {
873 writel(val, port_mmio + offset);
874 return 0;
875 }
876 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877}
878
Tejun Heo4447d352007-04-17 23:44:08 +0900879static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900880{
Tejun Heo4447d352007-04-17 23:44:08 +0900881 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900882 u32 tmp;
883
Tejun Heod8fcd112006-07-26 15:59:25 +0900884 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900885 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900886 tmp |= PORT_CMD_START;
887 writel(tmp, port_mmio + PORT_CMD);
888 readl(port_mmio + PORT_CMD); /* flush */
889}
890
Tejun Heo4447d352007-04-17 23:44:08 +0900891static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900892{
Tejun Heo4447d352007-04-17 23:44:08 +0900893 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900894 u32 tmp;
895
896 tmp = readl(port_mmio + PORT_CMD);
897
Tejun Heod8fcd112006-07-26 15:59:25 +0900898 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900899 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
900 return 0;
901
Tejun Heod8fcd112006-07-26 15:59:25 +0900902 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900903 tmp &= ~PORT_CMD_START;
904 writel(tmp, port_mmio + PORT_CMD);
905
Tejun Heod8fcd112006-07-26 15:59:25 +0900906 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900907 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400908 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900909 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900910 return -EIO;
911
912 return 0;
913}
914
Tejun Heo4447d352007-04-17 23:44:08 +0900915static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900916{
Tejun Heo4447d352007-04-17 23:44:08 +0900917 void __iomem *port_mmio = ahci_port_base(ap);
918 struct ahci_host_priv *hpriv = ap->host->private_data;
919 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900920 u32 tmp;
921
922 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900923 if (hpriv->cap & HOST_CAP_64)
924 writel((pp->cmd_slot_dma >> 16) >> 16,
925 port_mmio + PORT_LST_ADDR_HI);
926 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900927
Tejun Heo4447d352007-04-17 23:44:08 +0900928 if (hpriv->cap & HOST_CAP_64)
929 writel((pp->rx_fis_dma >> 16) >> 16,
930 port_mmio + PORT_FIS_ADDR_HI);
931 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900932
933 /* enable FIS reception */
934 tmp = readl(port_mmio + PORT_CMD);
935 tmp |= PORT_CMD_FIS_RX;
936 writel(tmp, port_mmio + PORT_CMD);
937
938 /* flush */
939 readl(port_mmio + PORT_CMD);
940}
941
Tejun Heo4447d352007-04-17 23:44:08 +0900942static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900943{
Tejun Heo4447d352007-04-17 23:44:08 +0900944 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900945 u32 tmp;
946
947 /* disable FIS reception */
948 tmp = readl(port_mmio + PORT_CMD);
949 tmp &= ~PORT_CMD_FIS_RX;
950 writel(tmp, port_mmio + PORT_CMD);
951
952 /* wait for completion, spec says 500ms, give it 1000 */
953 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
954 PORT_CMD_FIS_ON, 10, 1000);
955 if (tmp & PORT_CMD_FIS_ON)
956 return -EBUSY;
957
958 return 0;
959}
960
Tejun Heo4447d352007-04-17 23:44:08 +0900961static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900962{
Tejun Heo4447d352007-04-17 23:44:08 +0900963 struct ahci_host_priv *hpriv = ap->host->private_data;
964 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900965 u32 cmd;
966
967 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
968
969 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900970 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900971 cmd |= PORT_CMD_SPIN_UP;
972 writel(cmd, port_mmio + PORT_CMD);
973 }
974
975 /* wake up link */
976 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
977}
978
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400979static void ahci_disable_alpm(struct ata_port *ap)
980{
981 struct ahci_host_priv *hpriv = ap->host->private_data;
982 void __iomem *port_mmio = ahci_port_base(ap);
983 u32 cmd;
984 struct ahci_port_priv *pp = ap->private_data;
985
986 /* IPM bits should be disabled by libata-core */
987 /* get the existing command bits */
988 cmd = readl(port_mmio + PORT_CMD);
989
990 /* disable ALPM and ASP */
991 cmd &= ~PORT_CMD_ASP;
992 cmd &= ~PORT_CMD_ALPE;
993
994 /* force the interface back to active */
995 cmd |= PORT_CMD_ICC_ACTIVE;
996
997 /* write out new cmd value */
998 writel(cmd, port_mmio + PORT_CMD);
999 cmd = readl(port_mmio + PORT_CMD);
1000
1001 /* wait 10ms to be sure we've come out of any low power state */
1002 msleep(10);
1003
1004 /* clear out any PhyRdy stuff from interrupt status */
1005 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
1006
1007 /* go ahead and clean out PhyRdy Change from Serror too */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001008 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001009
1010 /*
1011 * Clear flag to indicate that we should ignore all PhyRdy
1012 * state changes
1013 */
1014 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
1015
1016 /*
1017 * Enable interrupts on Phy Ready.
1018 */
1019 pp->intr_mask |= PORT_IRQ_PHYRDY;
1020 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1021
1022 /*
1023 * don't change the link pm policy - we can be called
1024 * just to turn of link pm temporarily
1025 */
1026}
1027
1028static int ahci_enable_alpm(struct ata_port *ap,
1029 enum link_pm policy)
1030{
1031 struct ahci_host_priv *hpriv = ap->host->private_data;
1032 void __iomem *port_mmio = ahci_port_base(ap);
1033 u32 cmd;
1034 struct ahci_port_priv *pp = ap->private_data;
1035 u32 asp;
1036
1037 /* Make sure the host is capable of link power management */
1038 if (!(hpriv->cap & HOST_CAP_ALPM))
1039 return -EINVAL;
1040
1041 switch (policy) {
1042 case MAX_PERFORMANCE:
1043 case NOT_AVAILABLE:
1044 /*
1045 * if we came here with NOT_AVAILABLE,
1046 * it just means this is the first time we
1047 * have tried to enable - default to max performance,
1048 * and let the user go to lower power modes on request.
1049 */
1050 ahci_disable_alpm(ap);
1051 return 0;
1052 case MIN_POWER:
1053 /* configure HBA to enter SLUMBER */
1054 asp = PORT_CMD_ASP;
1055 break;
1056 case MEDIUM_POWER:
1057 /* configure HBA to enter PARTIAL */
1058 asp = 0;
1059 break;
1060 default:
1061 return -EINVAL;
1062 }
1063
1064 /*
1065 * Disable interrupts on Phy Ready. This keeps us from
1066 * getting woken up due to spurious phy ready interrupts
1067 * TBD - Hot plug should be done via polling now, is
1068 * that even supported?
1069 */
1070 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1071 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1072
1073 /*
1074 * Set a flag to indicate that we should ignore all PhyRdy
1075 * state changes since these can happen now whenever we
1076 * change link state
1077 */
1078 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1079
1080 /* get the existing command bits */
1081 cmd = readl(port_mmio + PORT_CMD);
1082
1083 /*
1084 * Set ASP based on Policy
1085 */
1086 cmd |= asp;
1087
1088 /*
1089 * Setting this bit will instruct the HBA to aggressively
1090 * enter a lower power link state when it's appropriate and
1091 * based on the value set above for ASP
1092 */
1093 cmd |= PORT_CMD_ALPE;
1094
1095 /* write out new cmd value */
1096 writel(cmd, port_mmio + PORT_CMD);
1097 cmd = readl(port_mmio + PORT_CMD);
1098
1099 /* IPM bits should be set by libata-core */
1100 return 0;
1101}
1102
Tejun Heo438ac6d2007-03-02 17:31:26 +09001103#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001104static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001105{
Tejun Heo4447d352007-04-17 23:44:08 +09001106 struct ahci_host_priv *hpriv = ap->host->private_data;
1107 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001108 u32 cmd, scontrol;
1109
Tejun Heo4447d352007-04-17 23:44:08 +09001110 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001111 return;
1112
1113 /* put device into listen mode, first set PxSCTL.DET to 0 */
1114 scontrol = readl(port_mmio + PORT_SCR_CTL);
1115 scontrol &= ~0xf;
1116 writel(scontrol, port_mmio + PORT_SCR_CTL);
1117
1118 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001119 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001120 cmd &= ~PORT_CMD_SPIN_UP;
1121 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001122}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001123#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001124
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001125static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001126{
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001127 struct ahci_port_priv *pp = ap->private_data;
1128 struct ata_link *link;
1129 struct ahci_em_priv *emp;
David Milburn4c1e9aa2009-04-03 15:36:41 -05001130 ssize_t rc;
1131 int i;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001132
Tejun Heo0be0aa92006-07-26 15:59:26 +09001133 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001134 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001135
1136 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001137 ahci_start_engine(ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001138
1139 /* turn on LEDs */
1140 if (ap->flags & ATA_FLAG_EM) {
Tejun Heo1eca4362008-11-03 20:03:17 +09001141 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001142 emp = &pp->em_priv[link->pmp];
David Milburn4c1e9aa2009-04-03 15:36:41 -05001143
1144 /* EM Transmit bit maybe busy during init */
Tejun Heod50ce072009-05-12 10:57:41 +09001145 for (i = 0; i < EM_MAX_RETRY; i++) {
David Milburn4c1e9aa2009-04-03 15:36:41 -05001146 rc = ahci_transmit_led_message(ap,
1147 emp->led_state,
1148 4);
1149 if (rc == -EBUSY)
Tejun Heod50ce072009-05-12 10:57:41 +09001150 msleep(1);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001151 else
1152 break;
1153 }
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001154 }
1155 }
1156
1157 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
Tejun Heo1eca4362008-11-03 20:03:17 +09001158 ata_for_each_link(link, ap, EDGE)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001159 ahci_init_sw_activity(link);
1160
Tejun Heo0be0aa92006-07-26 15:59:26 +09001161}
1162
Tejun Heo4447d352007-04-17 23:44:08 +09001163static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001164{
1165 int rc;
1166
1167 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001168 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001169 if (rc) {
1170 *emsg = "failed to stop engine";
1171 return rc;
1172 }
1173
1174 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001175 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001176 if (rc) {
1177 *emsg = "failed stop FIS RX";
1178 return rc;
1179 }
1180
Tejun Heo0be0aa92006-07-26 15:59:26 +09001181 return 0;
1182}
1183
Tejun Heo4447d352007-04-17 23:44:08 +09001184static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001185{
Tejun Heo4447d352007-04-17 23:44:08 +09001186 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001187 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001188 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001189 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001190
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001191 /* we must be in AHCI mode, before using anything
1192 * AHCI-specific, such as HOST_RESET.
1193 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001194 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001195
1196 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001197 if (!ahci_skip_host_reset) {
1198 tmp = readl(mmio + HOST_CTL);
1199 if ((tmp & HOST_RESET) == 0) {
1200 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1201 readl(mmio + HOST_CTL); /* flush */
1202 }
Tejun Heod91542c2006-07-26 15:59:26 +09001203
Zhang Rui24920c82008-07-04 13:32:17 +08001204 /*
1205 * to perform host reset, OS should set HOST_RESET
1206 * and poll until this bit is read to be "0".
1207 * reset must complete within 1 second, or
Tejun Heoa22e6442008-03-10 10:25:25 +09001208 * the hardware should be considered fried.
1209 */
Zhang Rui24920c82008-07-04 13:32:17 +08001210 tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
1211 HOST_RESET, 10, 1000);
Tejun Heod91542c2006-07-26 15:59:26 +09001212
Tejun Heoa22e6442008-03-10 10:25:25 +09001213 if (tmp & HOST_RESET) {
1214 dev_printk(KERN_ERR, host->dev,
1215 "controller reset failed (0x%x)\n", tmp);
1216 return -EIO;
1217 }
Tejun Heod91542c2006-07-26 15:59:26 +09001218
Tejun Heoa22e6442008-03-10 10:25:25 +09001219 /* turn on AHCI mode */
1220 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001221
Tejun Heoa22e6442008-03-10 10:25:25 +09001222 /* Some registers might be cleared on reset. Restore
1223 * initial values.
1224 */
1225 ahci_restore_initial_config(host);
1226 } else
1227 dev_printk(KERN_INFO, host->dev,
1228 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001229
1230 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1231 u16 tmp16;
1232
1233 /* configure PCS */
1234 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001235 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1236 tmp16 |= hpriv->port_map;
1237 pci_write_config_word(pdev, 0x92, tmp16);
1238 }
Tejun Heod91542c2006-07-26 15:59:26 +09001239 }
1240
1241 return 0;
1242}
1243
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001244static void ahci_sw_activity(struct ata_link *link)
1245{
1246 struct ata_port *ap = link->ap;
1247 struct ahci_port_priv *pp = ap->private_data;
1248 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1249
1250 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1251 return;
1252
1253 emp->activity++;
1254 if (!timer_pending(&emp->timer))
1255 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1256}
1257
1258static void ahci_sw_activity_blink(unsigned long arg)
1259{
1260 struct ata_link *link = (struct ata_link *)arg;
1261 struct ata_port *ap = link->ap;
1262 struct ahci_port_priv *pp = ap->private_data;
1263 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1264 unsigned long led_message = emp->led_state;
1265 u32 activity_led_state;
David Milburneb409632008-10-16 09:26:19 -05001266 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001267
David Milburn87943ac2008-10-13 14:38:36 -05001268 led_message &= EM_MSG_LED_VALUE;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001269 led_message |= ap->port_no | (link->pmp << 8);
1270
1271 /* check to see if we've had activity. If so,
1272 * toggle state of LED and reset timer. If not,
1273 * turn LED to desired idle state.
1274 */
David Milburneb409632008-10-16 09:26:19 -05001275 spin_lock_irqsave(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001276 if (emp->saved_activity != emp->activity) {
1277 emp->saved_activity = emp->activity;
1278 /* get the current LED state */
David Milburn87943ac2008-10-13 14:38:36 -05001279 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001280
1281 if (activity_led_state)
1282 activity_led_state = 0;
1283 else
1284 activity_led_state = 1;
1285
1286 /* clear old state */
David Milburn87943ac2008-10-13 14:38:36 -05001287 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001288
1289 /* toggle state */
1290 led_message |= (activity_led_state << 16);
1291 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1292 } else {
1293 /* switch to idle */
David Milburn87943ac2008-10-13 14:38:36 -05001294 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001295 if (emp->blink_policy == BLINK_OFF)
1296 led_message |= (1 << 16);
1297 }
David Milburneb409632008-10-16 09:26:19 -05001298 spin_unlock_irqrestore(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001299 ahci_transmit_led_message(ap, led_message, 4);
1300}
1301
1302static void ahci_init_sw_activity(struct ata_link *link)
1303{
1304 struct ata_port *ap = link->ap;
1305 struct ahci_port_priv *pp = ap->private_data;
1306 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1307
1308 /* init activity stats, setup timer */
1309 emp->saved_activity = emp->activity = 0;
1310 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1311
1312 /* check our blink policy and set flag for link if it's enabled */
1313 if (emp->blink_policy)
1314 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1315}
1316
1317static int ahci_reset_em(struct ata_host *host)
1318{
1319 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1320 u32 em_ctl;
1321
1322 em_ctl = readl(mmio + HOST_EM_CTL);
1323 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1324 return -EINVAL;
1325
1326 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1327 return 0;
1328}
1329
1330static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1331 ssize_t size)
1332{
1333 struct ahci_host_priv *hpriv = ap->host->private_data;
1334 struct ahci_port_priv *pp = ap->private_data;
1335 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1336 u32 em_ctl;
1337 u32 message[] = {0, 0};
Linus Torvalds93082f02008-07-25 10:56:36 -07001338 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001339 int pmp;
1340 struct ahci_em_priv *emp;
1341
1342 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001343 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001344 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001345 emp = &pp->em_priv[pmp];
1346 else
1347 return -EINVAL;
1348
1349 spin_lock_irqsave(ap->lock, flags);
1350
1351 /*
1352 * if we are still busy transmitting a previous message,
1353 * do not allow
1354 */
1355 em_ctl = readl(mmio + HOST_EM_CTL);
1356 if (em_ctl & EM_CTL_TM) {
1357 spin_unlock_irqrestore(ap->lock, flags);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001358 return -EBUSY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001359 }
1360
1361 /*
1362 * create message header - this is all zero except for
1363 * the message size, which is 4 bytes.
1364 */
1365 message[0] |= (4 << 8);
1366
1367 /* ignore 0:4 of byte zero, fill in port info yourself */
David Milburn87943ac2008-10-13 14:38:36 -05001368 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001369
1370 /* write message to EM_LOC */
1371 writel(message[0], mmio + hpriv->em_loc);
1372 writel(message[1], mmio + hpriv->em_loc+4);
1373
1374 /* save off new led state for port/slot */
David Milburn208f2a82009-03-20 14:14:23 -05001375 emp->led_state = state;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001376
1377 /*
1378 * tell hardware to transmit the message
1379 */
1380 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1381
1382 spin_unlock_irqrestore(ap->lock, flags);
1383 return size;
1384}
1385
1386static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1387{
1388 struct ahci_port_priv *pp = ap->private_data;
1389 struct ata_link *link;
1390 struct ahci_em_priv *emp;
1391 int rc = 0;
1392
Tejun Heo1eca4362008-11-03 20:03:17 +09001393 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001394 emp = &pp->em_priv[link->pmp];
1395 rc += sprintf(buf, "%lx\n", emp->led_state);
1396 }
1397 return rc;
1398}
1399
1400static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1401 size_t size)
1402{
1403 int state;
1404 int pmp;
1405 struct ahci_port_priv *pp = ap->private_data;
1406 struct ahci_em_priv *emp;
1407
1408 state = simple_strtoul(buf, NULL, 0);
1409
1410 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001411 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001412 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001413 emp = &pp->em_priv[pmp];
1414 else
1415 return -EINVAL;
1416
1417 /* mask off the activity bits if we are in sw_activity
1418 * mode, user should turn off sw_activity before setting
1419 * activity led through em_message
1420 */
1421 if (emp->blink_policy)
David Milburn87943ac2008-10-13 14:38:36 -05001422 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001423
1424 return ahci_transmit_led_message(ap, state, size);
1425}
1426
1427static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1428{
1429 struct ata_link *link = dev->link;
1430 struct ata_port *ap = link->ap;
1431 struct ahci_port_priv *pp = ap->private_data;
1432 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1433 u32 port_led_state = emp->led_state;
1434
1435 /* save the desired Activity LED behavior */
1436 if (val == OFF) {
1437 /* clear LFLAG */
1438 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1439
1440 /* set the LED to OFF */
David Milburn87943ac2008-10-13 14:38:36 -05001441 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001442 port_led_state |= (ap->port_no | (link->pmp << 8));
1443 ahci_transmit_led_message(ap, port_led_state, 4);
1444 } else {
1445 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1446 if (val == BLINK_OFF) {
1447 /* set LED to ON for idle */
David Milburn87943ac2008-10-13 14:38:36 -05001448 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001449 port_led_state |= (ap->port_no | (link->pmp << 8));
David Milburn87943ac2008-10-13 14:38:36 -05001450 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001451 ahci_transmit_led_message(ap, port_led_state, 4);
1452 }
1453 }
1454 emp->blink_policy = val;
1455 return 0;
1456}
1457
1458static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1459{
1460 struct ata_link *link = dev->link;
1461 struct ata_port *ap = link->ap;
1462 struct ahci_port_priv *pp = ap->private_data;
1463 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1464
1465 /* display the saved value of activity behavior for this
1466 * disk.
1467 */
1468 return sprintf(buf, "%d\n", emp->blink_policy);
1469}
1470
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001471static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1472 int port_no, void __iomem *mmio,
1473 void __iomem *port_mmio)
1474{
1475 const char *emsg = NULL;
1476 int rc;
1477 u32 tmp;
1478
1479 /* make sure port is not active */
1480 rc = ahci_deinit_port(ap, &emsg);
1481 if (rc)
1482 dev_printk(KERN_WARNING, &pdev->dev,
1483 "%s (%d)\n", emsg, rc);
1484
1485 /* clear SError */
1486 tmp = readl(port_mmio + PORT_SCR_ERR);
1487 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1488 writel(tmp, port_mmio + PORT_SCR_ERR);
1489
1490 /* clear port IRQ */
1491 tmp = readl(port_mmio + PORT_IRQ_STAT);
1492 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1493 if (tmp)
1494 writel(tmp, port_mmio + PORT_IRQ_STAT);
1495
1496 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1497}
1498
Tejun Heo4447d352007-04-17 23:44:08 +09001499static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001500{
Tejun Heo417a1a62007-09-23 13:19:55 +09001501 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001502 struct pci_dev *pdev = to_pci_dev(host->dev);
1503 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001504 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001505 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001506 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001507 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001508
Tejun Heo417a1a62007-09-23 13:19:55 +09001509 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001510 if (pdev->device == 0x6121)
1511 mv = 2;
1512 else
1513 mv = 4;
1514 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001515
1516 writel(0, port_mmio + PORT_IRQ_MASK);
1517
1518 /* clear port IRQ */
1519 tmp = readl(port_mmio + PORT_IRQ_STAT);
1520 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1521 if (tmp)
1522 writel(tmp, port_mmio + PORT_IRQ_STAT);
1523 }
1524
Tejun Heo4447d352007-04-17 23:44:08 +09001525 for (i = 0; i < host->n_ports; i++) {
1526 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001527
Jeff Garzikcd70c262007-07-08 02:29:42 -04001528 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001529 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001530 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001531
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001532 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001533 }
1534
1535 tmp = readl(mmio + HOST_CTL);
1536 VPRINTK("HOST_CTL 0x%x\n", tmp);
1537 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1538 tmp = readl(mmio + HOST_CTL);
1539 VPRINTK("HOST_CTL 0x%x\n", tmp);
1540}
1541
Jeff Garzika8785392008-02-28 15:43:48 -05001542static void ahci_dev_config(struct ata_device *dev)
1543{
1544 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1545
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001546 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001547 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001548 ata_dev_printk(dev, KERN_INFO,
1549 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1550 }
Jeff Garzika8785392008-02-28 15:43:48 -05001551}
1552
Tejun Heo422b7592005-12-19 22:37:17 +09001553static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554{
Tejun Heo4447d352007-04-17 23:44:08 +09001555 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001557 u32 tmp;
1558
1559 tmp = readl(port_mmio + PORT_SIG);
1560 tf.lbah = (tmp >> 24) & 0xff;
1561 tf.lbam = (tmp >> 16) & 0xff;
1562 tf.lbal = (tmp >> 8) & 0xff;
1563 tf.nsect = (tmp) & 0xff;
1564
1565 return ata_dev_classify(&tf);
1566}
1567
Tejun Heo12fad3f2006-05-15 21:03:55 +09001568static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1569 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001570{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001571 dma_addr_t cmd_tbl_dma;
1572
1573 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1574
1575 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1576 pp->cmd_slot[tag].status = 0;
1577 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1578 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001579}
1580
Tejun Heod2e75df2007-07-16 14:29:39 +09001581static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001582{
Tejun Heo350756f2008-04-07 22:47:21 +09001583 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001584 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001585 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001586 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001587 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001588
Tejun Heod2e75df2007-07-16 14:29:39 +09001589 /* do we need to kick the port? */
Tejun Heo520d06f2008-04-07 22:47:21 +09001590 busy = status & (ATA_BUSY | ATA_DRQ);
Tejun Heod2e75df2007-07-16 14:29:39 +09001591 if (!busy && !force_restart)
1592 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001593
Tejun Heod2e75df2007-07-16 14:29:39 +09001594 /* stop engine */
1595 rc = ahci_stop_engine(ap);
1596 if (rc)
1597 goto out_restart;
1598
1599 /* need to do CLO? */
1600 if (!busy) {
1601 rc = 0;
1602 goto out_restart;
1603 }
1604
1605 if (!(hpriv->cap & HOST_CAP_CLO)) {
1606 rc = -EOPNOTSUPP;
1607 goto out_restart;
1608 }
1609
1610 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001611 tmp = readl(port_mmio + PORT_CMD);
1612 tmp |= PORT_CMD_CLO;
1613 writel(tmp, port_mmio + PORT_CMD);
1614
Tejun Heod2e75df2007-07-16 14:29:39 +09001615 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001616 tmp = ata_wait_register(port_mmio + PORT_CMD,
1617 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1618 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001619 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001620
Tejun Heod2e75df2007-07-16 14:29:39 +09001621 /* restart engine */
1622 out_restart:
1623 ahci_start_engine(ap);
1624 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001625}
1626
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001627static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1628 struct ata_taskfile *tf, int is_cmd, u16 flags,
1629 unsigned long timeout_msec)
1630{
1631 const u32 cmd_fis_len = 5; /* five dwords */
1632 struct ahci_port_priv *pp = ap->private_data;
1633 void __iomem *port_mmio = ahci_port_base(ap);
1634 u8 *fis = pp->cmd_tbl;
1635 u32 tmp;
1636
1637 /* prep the command */
1638 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1639 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1640
1641 /* issue & wait */
1642 writel(1, port_mmio + PORT_CMD_ISSUE);
1643
1644 if (timeout_msec) {
1645 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1646 1, timeout_msec);
1647 if (tmp & 0x1) {
1648 ahci_kick_engine(ap, 1);
1649 return -EBUSY;
1650 }
1651 } else
1652 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1653
1654 return 0;
1655}
1656
Shane Huangbd172432008-06-10 15:52:04 +08001657static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1658 int pmp, unsigned long deadline,
1659 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001660{
Tejun Heocc0680a2007-08-06 18:36:23 +09001661 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001662 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001663 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001664 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001665 int rc;
1666
1667 DPRINTK("ENTER\n");
1668
1669 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001670 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001671 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001672 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001673 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001674
Tejun Heocc0680a2007-08-06 18:36:23 +09001675 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001676
1677 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001678 msecs = 0;
1679 now = jiffies;
1680 if (time_after(now, deadline))
1681 msecs = jiffies_to_msecs(deadline - now);
1682
Tejun Heo4658f792006-03-22 21:07:03 +09001683 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001684 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001685 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001686 rc = -EIO;
1687 reason = "1st FIS failed";
1688 goto fail;
1689 }
1690
1691 /* spec says at least 5us, but be generous and sleep for 1ms */
1692 msleep(1);
1693
1694 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001695 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001696 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001697
Tejun Heo705e76b2008-04-07 22:47:19 +09001698 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001699 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +09001700 /* link occupied, -ENODEV too is an error */
1701 if (rc) {
1702 reason = "device not ready";
1703 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001704 }
Tejun Heo9b893912007-02-02 16:50:52 +09001705 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001706
1707 DPRINTK("EXIT, class=%u\n", *class);
1708 return 0;
1709
Tejun Heo4658f792006-03-22 21:07:03 +09001710 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001711 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001712 return rc;
1713}
1714
Shane Huangbd172432008-06-10 15:52:04 +08001715static int ahci_check_ready(struct ata_link *link)
1716{
1717 void __iomem *port_mmio = ahci_port_base(link->ap);
1718 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1719
1720 return ata_check_ready(status);
1721}
1722
1723static int ahci_softreset(struct ata_link *link, unsigned int *class,
1724 unsigned long deadline)
1725{
1726 int pmp = sata_srst_pmp(link);
1727
1728 DPRINTK("ENTER\n");
1729
1730 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1731}
1732
1733static int ahci_sb600_check_ready(struct ata_link *link)
1734{
1735 void __iomem *port_mmio = ahci_port_base(link->ap);
1736 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1737 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1738
1739 /*
1740 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1741 * which can save timeout delay.
1742 */
1743 if (irq_status & PORT_IRQ_BAD_PMP)
1744 return -EIO;
1745
1746 return ata_check_ready(status);
1747}
1748
1749static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1750 unsigned long deadline)
1751{
1752 struct ata_port *ap = link->ap;
1753 void __iomem *port_mmio = ahci_port_base(ap);
1754 int pmp = sata_srst_pmp(link);
1755 int rc;
1756 u32 irq_sts;
1757
1758 DPRINTK("ENTER\n");
1759
1760 rc = ahci_do_softreset(link, class, pmp, deadline,
1761 ahci_sb600_check_ready);
1762
1763 /*
1764 * Soft reset fails on some ATI chips with IPMS set when PMP
1765 * is enabled but SATA HDD/ODD is connected to SATA port,
1766 * do soft reset again to port 0.
1767 */
1768 if (rc == -EIO) {
1769 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1770 if (irq_sts & PORT_IRQ_BAD_PMP) {
1771 ata_link_printk(link, KERN_WARNING,
1772 "failed due to HW bug, retry pmp=0\n");
1773 rc = ahci_do_softreset(link, class, 0, deadline,
1774 ahci_check_ready);
1775 }
1776 }
1777
1778 return rc;
1779}
1780
Tejun Heocc0680a2007-08-06 18:36:23 +09001781static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001782 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001783{
Tejun Heo9dadd452008-04-07 22:47:19 +09001784 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001785 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001786 struct ahci_port_priv *pp = ap->private_data;
1787 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1788 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001789 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001790 int rc;
1791
1792 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Tejun Heo4447d352007-04-17 23:44:08 +09001794 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001795
1796 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001797 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001798 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001799 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001800
Tejun Heo9dadd452008-04-07 22:47:19 +09001801 rc = sata_link_hardreset(link, timing, deadline, &online,
1802 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001803
Tejun Heo4447d352007-04-17 23:44:08 +09001804 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805
Tejun Heo9dadd452008-04-07 22:47:19 +09001806 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001807 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
Tejun Heo4bd00f62006-02-11 16:26:02 +09001809 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1810 return rc;
1811}
1812
Tejun Heocc0680a2007-08-06 18:36:23 +09001813static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001814 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001815{
Tejun Heocc0680a2007-08-06 18:36:23 +09001816 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001817 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001818 int rc;
1819
1820 DPRINTK("ENTER\n");
1821
Tejun Heo4447d352007-04-17 23:44:08 +09001822 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001823
Tejun Heocc0680a2007-08-06 18:36:23 +09001824 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001825 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001826
Tejun Heo4447d352007-04-17 23:44:08 +09001827 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001828
1829 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1830
1831 /* vt8251 doesn't clear BSY on signature FIS reception,
1832 * request follow-up softreset.
1833 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001834 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001835}
1836
Tejun Heoedc93052007-10-25 14:59:16 +09001837static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1838 unsigned long deadline)
1839{
1840 struct ata_port *ap = link->ap;
1841 struct ahci_port_priv *pp = ap->private_data;
1842 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1843 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001844 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001845 int rc;
1846
1847 ahci_stop_engine(ap);
1848
1849 /* clear D2H reception area to properly wait for D2H FIS */
1850 ata_tf_init(link->device, &tf);
1851 tf.command = 0x80;
1852 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1853
1854 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001855 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001856
1857 ahci_start_engine(ap);
1858
Tejun Heoedc93052007-10-25 14:59:16 +09001859 /* The pseudo configuration device on SIMG4726 attached to
1860 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1861 * hardreset if no device is attached to the first downstream
1862 * port && the pseudo device locks up on SRST w/ PMP==0. To
1863 * work around this, wait for !BSY only briefly. If BSY isn't
1864 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1865 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1866 *
1867 * Wait for two seconds. Devices attached to downstream port
1868 * which can't process the following IDENTIFY after this will
1869 * have to be reset again. For most cases, this should
1870 * suffice while making probing snappish enough.
1871 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001872 if (online) {
1873 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1874 ahci_check_ready);
1875 if (rc)
1876 ahci_kick_engine(ap, 0);
1877 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001878 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001879}
1880
Tejun Heocc0680a2007-08-06 18:36:23 +09001881static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001882{
Tejun Heocc0680a2007-08-06 18:36:23 +09001883 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001884 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001885 u32 new_tmp, tmp;
1886
Tejun Heo203c75b2008-04-07 22:47:18 +09001887 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001888
1889 /* Make sure port's ATAPI bit is set appropriately */
1890 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001891 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001892 new_tmp |= PORT_CMD_ATAPI;
1893 else
1894 new_tmp &= ~PORT_CMD_ATAPI;
1895 if (new_tmp != tmp) {
1896 writel(new_tmp, port_mmio + PORT_CMD);
1897 readl(port_mmio + PORT_CMD); /* flush */
1898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
Tejun Heo12fad3f2006-05-15 21:03:55 +09001901static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001903 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001904 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1905 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
1907 VPRINTK("ENTER\n");
1908
1909 /*
1910 * Next, the S/G list.
1911 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001912 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001913 dma_addr_t addr = sg_dma_address(sg);
1914 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Tejun Heoff2aeb12007-12-05 16:43:11 +09001916 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1917 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1918 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001920
Tejun Heoff2aeb12007-12-05 16:43:11 +09001921 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922}
1923
1924static void ahci_qc_prep(struct ata_queued_cmd *qc)
1925{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001926 struct ata_port *ap = qc->ap;
1927 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001928 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001929 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 u32 opts;
1931 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001932 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
1934 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 * Fill in command table information. First, the header,
1936 * a SATA Register - Host to Device command FIS.
1937 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001938 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1939
Tejun Heo7d50b602007-09-23 13:19:54 +09001940 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001941 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001942 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1943 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945
Tejun Heocc9278e2006-02-10 17:25:47 +09001946 n_elem = 0;
1947 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001948 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
Tejun Heocc9278e2006-02-10 17:25:47 +09001950 /*
1951 * Fill in command slot information.
1952 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001953 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001954 if (qc->tf.flags & ATA_TFLAG_WRITE)
1955 opts |= AHCI_CMD_WRITE;
1956 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001957 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001958
Tejun Heo12fad3f2006-05-15 21:03:55 +09001959 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960}
1961
Tejun Heo78cd52d2006-05-15 20:58:29 +09001962static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963{
Tejun Heo417a1a62007-09-23 13:19:55 +09001964 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001965 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001966 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1967 struct ata_link *link = NULL;
1968 struct ata_queued_cmd *active_qc;
1969 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001970 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Tejun Heo7d50b602007-09-23 13:19:54 +09001972 /* determine active link */
Tejun Heo1eca4362008-11-03 20:03:17 +09001973 ata_for_each_link(link, ap, EDGE)
Tejun Heo7d50b602007-09-23 13:19:54 +09001974 if (ata_link_active(link))
1975 break;
1976 if (!link)
1977 link = &ap->link;
1978
1979 active_qc = ata_qc_from_tag(ap, link->active_tag);
1980 active_ehi = &link->eh_info;
1981
1982 /* record irq stat */
1983 ata_ehi_clear_desc(host_ehi);
1984 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001985
Tejun Heo78cd52d2006-05-15 20:58:29 +09001986 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001987 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
1988 ahci_scr_write(&ap->link, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001989 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990
Tejun Heo41669552006-11-29 11:33:14 +09001991 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001992 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001993 irq_stat &= ~PORT_IRQ_IF_ERR;
1994
Conke Hu55a61602007-03-27 18:33:05 +08001995 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001996 /* If qc is active, charge it; otherwise, the active
1997 * link. There's no active qc on NCQ errors. It will
1998 * be determined by EH by reading log page 10h.
1999 */
2000 if (active_qc)
2001 active_qc->err_mask |= AC_ERR_DEV;
2002 else
2003 active_ehi->err_mask |= AC_ERR_DEV;
2004
Tejun Heo417a1a62007-09-23 13:19:55 +09002005 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09002006 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002007 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Tejun Heo78cd52d2006-05-15 20:58:29 +09002009 if (irq_stat & PORT_IRQ_UNK_FIS) {
2010 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Tejun Heo7d50b602007-09-23 13:19:54 +09002012 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002013 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002014 ata_ehi_push_desc(active_ehi,
2015 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09002016 unk[0], unk[1], unk[2], unk[3]);
2017 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04002018
Tejun Heo071f44b2008-04-07 22:47:22 +09002019 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002020 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002021 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002022 ata_ehi_push_desc(active_ehi, "incorrect PMP");
2023 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09002024
Tejun Heo7d50b602007-09-23 13:19:54 +09002025 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
2026 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002027 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002028 ata_ehi_push_desc(host_ehi, "host bus error");
2029 }
2030
2031 if (irq_stat & PORT_IRQ_IF_ERR) {
2032 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002033 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002034 ata_ehi_push_desc(host_ehi, "interface fatal error");
2035 }
2036
2037 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
2038 ata_ehi_hotplugged(host_ehi);
2039 ata_ehi_push_desc(host_ehi, "%s",
2040 irq_stat & PORT_IRQ_CONNECT ?
2041 "connection status changed" : "PHY RDY changed");
2042 }
2043
2044 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
Tejun Heo78cd52d2006-05-15 20:58:29 +09002046 if (irq_stat & PORT_IRQ_FREEZE)
2047 ata_port_freeze(ap);
2048 else
2049 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050}
2051
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002052static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053{
Tejun Heo350756f2008-04-07 22:47:21 +09002054 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002055 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09002056 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09002057 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09002058 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09002059 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09002060 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061
2062 status = readl(port_mmio + PORT_IRQ_STAT);
2063 writel(status, port_mmio + PORT_IRQ_STAT);
2064
Tejun Heob06ce3e2007-10-09 15:06:48 +09002065 /* ignore BAD_PMP while resetting */
2066 if (unlikely(resetting))
2067 status &= ~PORT_IRQ_BAD_PMP;
2068
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002069 /* If we are getting PhyRdy, this is
2070 * just a power state change, we should
2071 * clear out this, plus the PhyRdy/Comm
2072 * Wake bits from Serror
2073 */
2074 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2075 (status & PORT_IRQ_PHYRDY)) {
2076 status &= ~PORT_IRQ_PHYRDY;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002077 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002078 }
2079
Tejun Heo78cd52d2006-05-15 20:58:29 +09002080 if (unlikely(status & PORT_IRQ_ERROR)) {
2081 ahci_error_intr(ap, status);
2082 return;
2083 }
2084
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002085 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09002086 /* If SNotification is available, leave notification
2087 * handling to sata_async_notification(). If not,
2088 * emulate it by snooping SDB FIS RX area.
2089 *
2090 * Snooping FIS RX area is probably cheaper than
2091 * poking SNotification but some constrollers which
2092 * implement SNotification, ICH9 for example, don't
2093 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002094 */
Tejun Heo5f226c62007-10-09 15:02:23 +09002095 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09002096 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09002097 else {
2098 /* If the 'N' bit in word 0 of the FIS is set,
2099 * we just received asynchronous notification.
2100 * Tell libata about it.
2101 */
2102 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2103 u32 f0 = le32_to_cpu(f[0]);
2104
2105 if (f0 & (1 << 15))
2106 sata_async_notification(ap);
2107 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002108 }
2109
Tejun Heo7d50b602007-09-23 13:19:54 +09002110 /* pp->active_link is valid iff any command is in flight */
2111 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002112 qc_active = readl(port_mmio + PORT_SCR_ACT);
2113 else
2114 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2115
Tejun Heo79f97da2008-04-07 22:47:20 +09002116 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09002117
Tejun Heo459ad682007-12-07 12:46:23 +09002118 /* while resetting, invalid completions are expected */
2119 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002120 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002121 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002122 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124}
2125
David Howells7d12e782006-10-05 14:55:46 +01002126static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127{
Jeff Garzikcca39742006-08-24 03:19:22 -04002128 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 struct ahci_host_priv *hpriv;
2130 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04002131 void __iomem *mmio;
Tejun Heod28f87a2008-07-05 13:10:50 +09002132 u32 irq_stat, irq_masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
2134 VPRINTK("ENTER\n");
2135
Jeff Garzikcca39742006-08-24 03:19:22 -04002136 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002137 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138
2139 /* sigh. 0xffffffff is a valid return from h/w */
2140 irq_stat = readl(mmio + HOST_IRQ_STAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 if (!irq_stat)
2142 return IRQ_NONE;
2143
Tejun Heod28f87a2008-07-05 13:10:50 +09002144 irq_masked = irq_stat & hpriv->port_map;
2145
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002146 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002148 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Tejun Heod28f87a2008-07-05 13:10:50 +09002151 if (!(irq_masked & (1 << i)))
Jeff Garzik67846b32005-10-05 02:58:32 -04002152 continue;
2153
Jeff Garzikcca39742006-08-24 03:19:22 -04002154 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04002155 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002156 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04002157 VPRINTK("port %u\n", i);
2158 } else {
2159 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09002160 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04002161 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05002162 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 }
Jeff Garzik67846b32005-10-05 02:58:32 -04002164
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 handled = 1;
2166 }
2167
Tejun Heod28f87a2008-07-05 13:10:50 +09002168 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2169 * it should be cleared after all the port events are cleared;
2170 * otherwise, it will raise a spurious interrupt after each
2171 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2172 * information.
2173 *
2174 * Also, use the unmasked value to clear interrupt as spurious
2175 * pending event on a dummy port might cause screaming IRQ.
2176 */
Tejun Heoea0c62f2008-06-28 01:49:02 +09002177 writel(irq_stat, mmio + HOST_IRQ_STAT);
2178
Jeff Garzikcca39742006-08-24 03:19:22 -04002179 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180
2181 VPRINTK("EXIT\n");
2182
2183 return IRQ_RETVAL(handled);
2184}
2185
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002186static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187{
2188 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002189 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09002190 struct ahci_port_priv *pp = ap->private_data;
2191
2192 /* Keep track of the currently active link. It will be used
2193 * in completion path to determine whether NCQ phase is in
2194 * progress.
2195 */
2196 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
Tejun Heo12fad3f2006-05-15 21:03:55 +09002198 if (qc->tf.protocol == ATA_PROT_NCQ)
2199 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
2200 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002202 ahci_sw_activity(qc->dev->link);
2203
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 return 0;
2205}
2206
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002207static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2208{
2209 struct ahci_port_priv *pp = qc->ap->private_data;
2210 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2211
2212 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2213 return true;
2214}
2215
Tejun Heo78cd52d2006-05-15 20:58:29 +09002216static void ahci_freeze(struct ata_port *ap)
2217{
Tejun Heo4447d352007-04-17 23:44:08 +09002218 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002219
2220 /* turn IRQ off */
2221 writel(0, port_mmio + PORT_IRQ_MASK);
2222}
2223
2224static void ahci_thaw(struct ata_port *ap)
2225{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002226 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09002227 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002228 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002229 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002230
2231 /* clear IRQ */
2232 tmp = readl(port_mmio + PORT_IRQ_STAT);
2233 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09002234 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002235
Tejun Heo1c954a42007-10-09 15:01:37 +09002236 /* turn IRQ back on */
2237 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002238}
2239
2240static void ahci_error_handler(struct ata_port *ap)
2241{
Tejun Heob51e9e52006-06-29 01:29:30 +09002242 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09002243 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09002244 ahci_stop_engine(ap);
2245 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002246 }
2247
Tejun Heoa1efdab2008-03-25 12:22:50 +09002248 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09002249}
2250
Tejun Heo78cd52d2006-05-15 20:58:29 +09002251static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2252{
2253 struct ata_port *ap = qc->ap;
2254
Tejun Heod2e75df2007-07-16 14:29:39 +09002255 /* make DMA engine forget about the failed command */
2256 if (qc->flags & ATA_QCFLAG_FAILED)
2257 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002258}
2259
Tejun Heo7d50b602007-09-23 13:19:54 +09002260static void ahci_pmp_attach(struct ata_port *ap)
2261{
2262 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002263 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002264 u32 cmd;
2265
2266 cmd = readl(port_mmio + PORT_CMD);
2267 cmd |= PORT_CMD_PMP;
2268 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002269
2270 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2271 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002272}
2273
2274static void ahci_pmp_detach(struct ata_port *ap)
2275{
2276 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002277 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002278 u32 cmd;
2279
2280 cmd = readl(port_mmio + PORT_CMD);
2281 cmd &= ~PORT_CMD_PMP;
2282 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002283
2284 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2285 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002286}
2287
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002288static int ahci_port_resume(struct ata_port *ap)
2289{
2290 ahci_power_up(ap);
2291 ahci_start_port(ap);
2292
Tejun Heo071f44b2008-04-07 22:47:22 +09002293 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09002294 ahci_pmp_attach(ap);
2295 else
2296 ahci_pmp_detach(ap);
2297
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002298 return 0;
2299}
2300
Tejun Heo438ac6d2007-03-02 17:31:26 +09002301#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09002302static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2303{
Tejun Heoc1332872006-07-26 15:59:26 +09002304 const char *emsg = NULL;
2305 int rc;
2306
Tejun Heo4447d352007-04-17 23:44:08 +09002307 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09002308 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09002309 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09002310 else {
Tejun Heoc1332872006-07-26 15:59:26 +09002311 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002312 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09002313 }
2314
2315 return rc;
2316}
2317
Tejun Heoc1332872006-07-26 15:59:26 +09002318static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2319{
Jeff Garzikcca39742006-08-24 03:19:22 -04002320 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +09002321 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002322 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09002323 u32 ctl;
2324
Tejun Heo9b10ae82009-05-30 20:50:12 +09002325 if (mesg.event & PM_EVENT_SUSPEND &&
2326 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
2327 dev_printk(KERN_ERR, &pdev->dev,
2328 "BIOS update required for suspend/resume\n");
2329 return -EIO;
2330 }
2331
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01002332 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09002333 /* AHCI spec rev1.1 section 8.3.3:
2334 * Software must disable interrupts prior to requesting a
2335 * transition of the HBA to D3 state.
2336 */
2337 ctl = readl(mmio + HOST_CTL);
2338 ctl &= ~HOST_IRQ_EN;
2339 writel(ctl, mmio + HOST_CTL);
2340 readl(mmio + HOST_CTL); /* flush */
2341 }
2342
2343 return ata_pci_device_suspend(pdev, mesg);
2344}
2345
2346static int ahci_pci_device_resume(struct pci_dev *pdev)
2347{
Jeff Garzikcca39742006-08-24 03:19:22 -04002348 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002349 int rc;
2350
Tejun Heo553c4aa2006-12-26 19:39:50 +09002351 rc = ata_pci_device_do_resume(pdev);
2352 if (rc)
2353 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002354
2355 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002356 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002357 if (rc)
2358 return rc;
2359
Tejun Heo4447d352007-04-17 23:44:08 +09002360 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002361 }
2362
Jeff Garzikcca39742006-08-24 03:19:22 -04002363 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002364
2365 return 0;
2366}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002367#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002368
Tejun Heo254950c2006-07-26 15:59:25 +09002369static int ahci_port_start(struct ata_port *ap)
2370{
Jeff Garzikcca39742006-08-24 03:19:22 -04002371 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002372 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002373 void *mem;
2374 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002375
Tejun Heo24dc5f32007-01-20 16:00:28 +09002376 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002377 if (!pp)
2378 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002379
Tejun Heo24dc5f32007-01-20 16:00:28 +09002380 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2381 GFP_KERNEL);
2382 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002383 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002384 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2385
2386 /*
2387 * First item in chunk of DMA memory: 32-slot command table,
2388 * 32 bytes each in size
2389 */
2390 pp->cmd_slot = mem;
2391 pp->cmd_slot_dma = mem_dma;
2392
2393 mem += AHCI_CMD_SLOT_SZ;
2394 mem_dma += AHCI_CMD_SLOT_SZ;
2395
2396 /*
2397 * Second item: Received-FIS area
2398 */
2399 pp->rx_fis = mem;
2400 pp->rx_fis_dma = mem_dma;
2401
2402 mem += AHCI_RX_FIS_SZ;
2403 mem_dma += AHCI_RX_FIS_SZ;
2404
2405 /*
2406 * Third item: data area for storing a single command
2407 * and its scatter-gather table
2408 */
2409 pp->cmd_tbl = mem;
2410 pp->cmd_tbl_dma = mem_dma;
2411
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002412 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002413 * Save off initial list of interrupts to be enabled.
2414 * This could be changed later
2415 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002416 pp->intr_mask = DEF_PORT_IRQ;
2417
Tejun Heo254950c2006-07-26 15:59:25 +09002418 ap->private_data = pp;
2419
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002420 /* engage engines, captain */
2421 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002422}
2423
2424static void ahci_port_stop(struct ata_port *ap)
2425{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002426 const char *emsg = NULL;
2427 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002428
Tejun Heo0be0aa92006-07-26 15:59:26 +09002429 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002430 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002431 if (rc)
2432 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002433}
2434
Tejun Heo4447d352007-04-17 23:44:08 +09002435static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002440 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2441 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07002443 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002445 dev_printk(KERN_ERR, &pdev->dev,
2446 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 return rc;
2448 }
2449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002451 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002453 dev_printk(KERN_ERR, &pdev->dev,
2454 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 return rc;
2456 }
Yang Hongyang284901a2009-04-06 19:01:15 -07002457 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002459 dev_printk(KERN_ERR, &pdev->dev,
2460 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 return rc;
2462 }
2463 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 return 0;
2465}
2466
Tejun Heo4447d352007-04-17 23:44:08 +09002467static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468{
Tejun Heo4447d352007-04-17 23:44:08 +09002469 struct ahci_host_priv *hpriv = host->private_data;
2470 struct pci_dev *pdev = to_pci_dev(host->dev);
2471 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 u32 vers, cap, impl, speed;
2473 const char *speed_s;
2474 u16 cc;
2475 const char *scc_s;
2476
2477 vers = readl(mmio + HOST_VERSION);
2478 cap = hpriv->cap;
2479 impl = hpriv->port_map;
2480
2481 speed = (cap >> 20) & 0xf;
2482 if (speed == 1)
2483 speed_s = "1.5";
2484 else if (speed == 2)
2485 speed_s = "3";
Shane Huang8522ee22008-12-30 11:00:37 +08002486 else if (speed == 3)
2487 speed_s = "6";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 else
2489 speed_s = "?";
2490
2491 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002492 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002494 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002496 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 scc_s = "RAID";
2498 else
2499 scc_s = "unknown";
2500
Jeff Garzika9524a72005-10-30 14:39:11 -05002501 dev_printk(KERN_INFO, &pdev->dev,
2502 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002504 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002506 (vers >> 24) & 0xff,
2507 (vers >> 16) & 0xff,
2508 (vers >> 8) & 0xff,
2509 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510
2511 ((cap >> 8) & 0x1f) + 1,
2512 (cap & 0x1f) + 1,
2513 speed_s,
2514 impl,
2515 scc_s);
2516
Jeff Garzika9524a72005-10-30 14:39:11 -05002517 dev_printk(KERN_INFO, &pdev->dev,
2518 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002519 "%s%s%s%s%s%s%s"
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002520 "%s%s%s%s%s%s%s"
2521 "%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002522 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523
2524 cap & (1 << 31) ? "64bit " : "",
2525 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002526 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 cap & (1 << 28) ? "ilck " : "",
2528 cap & (1 << 27) ? "stag " : "",
2529 cap & (1 << 26) ? "pm " : "",
2530 cap & (1 << 25) ? "led " : "",
2531
2532 cap & (1 << 24) ? "clo " : "",
2533 cap & (1 << 19) ? "nz " : "",
2534 cap & (1 << 18) ? "only " : "",
2535 cap & (1 << 17) ? "pmp " : "",
2536 cap & (1 << 15) ? "pio " : "",
2537 cap & (1 << 14) ? "slum " : "",
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002538 cap & (1 << 13) ? "part " : "",
2539 cap & (1 << 6) ? "ems ": ""
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 );
2541}
2542
Tejun Heoedc93052007-10-25 14:59:16 +09002543/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2544 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2545 * support PMP and the 4726 either directly exports the device
2546 * attached to the first downstream port or acts as a hardware storage
2547 * controller and emulate a single ATA device (can be RAID 0/1 or some
2548 * other configuration).
2549 *
2550 * When there's no device attached to the first downstream port of the
2551 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2552 * configure the 4726. However, ATA emulation of the device is very
2553 * lame. It doesn't send signature D2H Reg FIS after the initial
2554 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2555 *
2556 * The following function works around the problem by always using
2557 * hardreset on the port and not depending on receiving signature FIS
2558 * afterward. If signature FIS isn't received soon, ATA class is
2559 * assumed without follow-up softreset.
2560 */
2561static void ahci_p5wdh_workaround(struct ata_host *host)
2562{
2563 static struct dmi_system_id sysids[] = {
2564 {
2565 .ident = "P5W DH Deluxe",
2566 .matches = {
2567 DMI_MATCH(DMI_SYS_VENDOR,
2568 "ASUSTEK COMPUTER INC"),
2569 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2570 },
2571 },
2572 { }
2573 };
2574 struct pci_dev *pdev = to_pci_dev(host->dev);
2575
2576 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2577 dmi_check_system(sysids)) {
2578 struct ata_port *ap = host->ports[1];
2579
2580 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2581 "Deluxe on-board SIMG4726 workaround\n");
2582
2583 ap->ops = &ahci_p5wdh_ops;
2584 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2585 }
2586}
2587
Shane Huang58a09b32009-05-27 15:04:43 +08002588/*
2589 * SB600 ahci controller on ASUS M2A-VM can't do 64bit DMA with older
2590 * BIOS. The oldest version known to be broken is 0901 and working is
2591 * 1501 which was released on 2007-10-26. Force 32bit DMA on anything
2592 * older than 1501. Please read bko#9412 for more info.
2593 */
2594static bool ahci_asus_m2a_vm_32bit_only(struct pci_dev *pdev)
2595{
2596 static const struct dmi_system_id sysids[] = {
2597 {
2598 .ident = "ASUS M2A-VM",
2599 .matches = {
2600 DMI_MATCH(DMI_BOARD_VENDOR,
2601 "ASUSTeK Computer INC."),
2602 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
2603 },
2604 },
2605 { }
2606 };
2607 const char *cutoff_mmdd = "10/26";
2608 const char *date;
2609 int year;
2610
2611 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
2612 !dmi_check_system(sysids))
2613 return false;
2614
2615 /*
2616 * Argh.... both version and date are free form strings.
2617 * Let's hope they're using the same date format across
2618 * different versions.
2619 */
2620 date = dmi_get_system_info(DMI_BIOS_DATE);
2621 year = dmi_get_year(DMI_BIOS_DATE);
2622 if (date && strlen(date) >= 10 && date[2] == '/' && date[5] == '/' &&
2623 (year > 2007 ||
2624 (year == 2007 && strncmp(date, cutoff_mmdd, 5) >= 0)))
2625 return false;
2626
2627 dev_printk(KERN_WARNING, &pdev->dev, "ASUS M2A-VM: BIOS too old, "
2628 "forcing 32bit DMA, update BIOS\n");
2629
2630 return true;
2631}
2632
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002633static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
2634{
2635 static const struct dmi_system_id broken_systems[] = {
2636 {
2637 .ident = "HP Compaq nx6310",
2638 .matches = {
2639 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2640 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
2641 },
2642 /* PCI slot number of the controller */
2643 .driver_data = (void *)0x1FUL,
2644 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01002645 {
2646 .ident = "HP Compaq 6720s",
2647 .matches = {
2648 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2649 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
2650 },
2651 /* PCI slot number of the controller */
2652 .driver_data = (void *)0x1FUL,
2653 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002654
2655 { } /* terminate list */
2656 };
2657 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
2658
2659 if (dmi) {
2660 unsigned long slot = (unsigned long)dmi->driver_data;
2661 /* apply the quirk only to on-board controllers */
2662 return slot == PCI_SLOT(pdev->devfn);
2663 }
2664
2665 return false;
2666}
2667
Tejun Heo9b10ae82009-05-30 20:50:12 +09002668static bool ahci_broken_suspend(struct pci_dev *pdev)
2669{
2670 static const struct dmi_system_id sysids[] = {
2671 /*
2672 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
2673 * to the harddisk doesn't become online after
2674 * resuming from STR. Warn and fail suspend.
2675 */
2676 {
2677 .ident = "dv4",
2678 .matches = {
2679 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2680 DMI_MATCH(DMI_PRODUCT_NAME,
2681 "HP Pavilion dv4 Notebook PC"),
2682 },
2683 .driver_data = "F.30", /* cutoff BIOS version */
2684 },
2685 {
2686 .ident = "dv5",
2687 .matches = {
2688 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2689 DMI_MATCH(DMI_PRODUCT_NAME,
2690 "HP Pavilion dv5 Notebook PC"),
2691 },
2692 .driver_data = "F.16", /* cutoff BIOS version */
2693 },
2694 {
2695 .ident = "dv6",
2696 .matches = {
2697 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2698 DMI_MATCH(DMI_PRODUCT_NAME,
2699 "HP Pavilion dv6 Notebook PC"),
2700 },
2701 .driver_data = "F.21", /* cutoff BIOS version */
2702 },
2703 {
2704 .ident = "HDX18",
2705 .matches = {
2706 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2707 DMI_MATCH(DMI_PRODUCT_NAME,
2708 "HP HDX18 Notebook PC"),
2709 },
2710 .driver_data = "F.23", /* cutoff BIOS version */
2711 },
2712 { } /* terminate list */
2713 };
2714 const struct dmi_system_id *dmi = dmi_first_match(sysids);
2715 const char *ver;
2716
2717 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
2718 return false;
2719
2720 ver = dmi_get_system_info(DMI_BIOS_VERSION);
2721
2722 return !ver || strcmp(ver, dmi->driver_data) < 0;
2723}
2724
Tejun Heo24dc5f32007-01-20 16:00:28 +09002725static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726{
2727 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09002728 unsigned int board_id = ent->driver_data;
2729 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09002730 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002731 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002733 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002734 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735
2736 VPRINTK("ENTER\n");
2737
Tejun Heo12fad3f2006-05-15 21:03:55 +09002738 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2739
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002741 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742
Alan Cox5b66c822008-09-03 14:48:34 +01002743 /* The AHCI driver can only drive the SATA ports, the PATA driver
2744 can drive them all so if both drivers are selected make sure
2745 AHCI stays out of the way */
2746 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
2747 return -ENODEV;
2748
Tejun Heo4447d352007-04-17 23:44:08 +09002749 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002750 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 if (rc)
2752 return rc;
2753
Tejun Heodea55132008-03-11 19:52:31 +09002754 /* AHCI controllers often implement SFF compatible interface.
2755 * Grab all PCI BARs just in case.
2756 */
2757 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002758 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002759 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002760 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002761 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762
Tejun Heoc4f77922007-12-06 15:09:43 +09002763 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2764 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2765 u8 map;
2766
2767 /* ICH6s share the same PCI ID for both piix and ahci
2768 * modes. Enabling ahci mode while MAP indicates
2769 * combined mode is a bad idea. Yield to ata_piix.
2770 */
2771 pci_read_config_byte(pdev, ICH_MAP, &map);
2772 if (map & 0x3) {
2773 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2774 "combined mode, can't enable AHCI mode\n");
2775 return -ENODEV;
2776 }
2777 }
2778
Tejun Heo24dc5f32007-01-20 16:00:28 +09002779 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2780 if (!hpriv)
2781 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002782 hpriv->flags |= (unsigned long)pi.private_data;
2783
Tejun Heoe297d992008-06-10 00:13:04 +09002784 /* MCP65 revision A1 and A2 can't do MSI */
2785 if (board_id == board_ahci_mcp65 &&
2786 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
2787 hpriv->flags |= AHCI_HFLAG_NO_MSI;
2788
Shane Huange427fe02008-12-30 10:53:41 +08002789 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
2790 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
2791 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
2792
Shane Huang58a09b32009-05-27 15:04:43 +08002793 /* apply ASUS M2A_VM quirk */
2794 if (ahci_asus_m2a_vm_32bit_only(pdev))
2795 hpriv->flags |= AHCI_HFLAG_32BIT_ONLY;
2796
Tejun Heoa5bfc472009-01-23 11:31:39 +09002797 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI))
2798 pci_enable_msi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
Tejun Heo4447d352007-04-17 23:44:08 +09002800 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002801 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802
Tejun Heo4447d352007-04-17 23:44:08 +09002803 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002804 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002805 pi.flags |= ATA_FLAG_NCQ;
2806
Tejun Heo7d50b602007-09-23 13:19:54 +09002807 if (hpriv->cap & HOST_CAP_PMP)
2808 pi.flags |= ATA_FLAG_PMP;
2809
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002810 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
2811 u8 messages;
2812 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
2813 u32 em_loc = readl(mmio + HOST_EM_LOC);
2814 u32 em_ctl = readl(mmio + HOST_EM_CTL);
2815
David Milburn87943ac2008-10-13 14:38:36 -05002816 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002817
2818 /* we only support LED message type right now */
2819 if ((messages & 0x01) && (ahci_em_messages == 1)) {
2820 /* store em_loc */
2821 hpriv->em_loc = ((em_loc >> 16) * 4);
2822 pi.flags |= ATA_FLAG_EM;
2823 if (!(em_ctl & EM_CTL_ALHD))
2824 pi.flags |= ATA_FLAG_SW_ACTIVITY;
2825 }
2826 }
2827
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002828 if (ahci_broken_system_poweroff(pdev)) {
2829 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
2830 dev_info(&pdev->dev,
2831 "quirky BIOS, skipping spindown on poweroff\n");
2832 }
2833
Tejun Heo9b10ae82009-05-30 20:50:12 +09002834 if (ahci_broken_suspend(pdev)) {
2835 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
2836 dev_printk(KERN_WARNING, &pdev->dev,
2837 "BIOS update required for suspend/resume\n");
2838 }
2839
Tejun Heo837f5f82008-02-06 15:13:51 +09002840 /* CAP.NP sometimes indicate the index of the last enabled
2841 * port, at other times, that of the last possible port, so
2842 * determining the maximum port number requires looking at
2843 * both CAP.NP and port_map.
2844 */
2845 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2846
2847 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002848 if (!host)
2849 return -ENOMEM;
2850 host->iomap = pcim_iomap_table(pdev);
2851 host->private_data = hpriv;
2852
Arjan van de Venf3d7f232009-01-26 02:05:44 -08002853 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08002854 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08002855 else
2856 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08002857
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002858 if (pi.flags & ATA_FLAG_EM)
2859 ahci_reset_em(host);
2860
Tejun Heo4447d352007-04-17 23:44:08 +09002861 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002862 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002863
Tejun Heocbcdd872007-08-18 13:14:55 +09002864 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2865 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2866 0x100 + ap->port_no * 0x80, "port");
2867
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002868 /* set initial link pm policy */
2869 ap->pm_policy = NOT_AVAILABLE;
2870
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002871 /* set enclosure management message type */
2872 if (ap->flags & ATA_FLAG_EM)
2873 ap->em_message_type = ahci_em_messages;
2874
2875
Jeff Garzikdab632e2007-05-28 08:33:01 -04002876 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002877 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04002878 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880
Tejun Heoedc93052007-10-25 14:59:16 +09002881 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2882 ahci_p5wdh_workaround(host);
2883
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002885 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002887 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888
Tejun Heo4447d352007-04-17 23:44:08 +09002889 rc = ahci_reset_controller(host);
2890 if (rc)
2891 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002892
Tejun Heo4447d352007-04-17 23:44:08 +09002893 ahci_init_controller(host);
2894 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895
Tejun Heo4447d352007-04-17 23:44:08 +09002896 pci_set_master(pdev);
2897 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2898 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002899}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900
2901static int __init ahci_init(void)
2902{
Pavel Roskinb7887192006-08-10 18:13:18 +09002903 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904}
2905
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906static void __exit ahci_exit(void)
2907{
2908 pci_unregister_driver(&ahci_pci_driver);
2909}
2910
2911
2912MODULE_AUTHOR("Jeff Garzik");
2913MODULE_DESCRIPTION("AHCI SATA low-level driver");
2914MODULE_LICENSE("GPL");
2915MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002916MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917
2918module_init(ahci_init);
2919module_exit(ahci_exit);