blob: 4b637919f74f6359b64fc996c04a2f2e6a353def [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070031#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
34#include "drm_crtc_helper.h"
35#include "intel_drv.h"
36#include "i915_drm.h"
37#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039
Jesse Barnesa2006cf2011-09-22 11:15:58 +053040#define DP_RECEIVER_CAP_SIZE 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_STATUS_SIZE 6
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
44#define DP_LINK_CONFIGURATION_SIZE 9
45
Chris Wilsonea5b2132010-08-04 13:50:23 +010046struct intel_dp {
47 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070048 uint32_t output_reg;
49 uint32_t DP;
50 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070051 bool has_audio;
Daniel Vetterc3e5f672012-02-23 17:14:47 +010052 enum hdmi_force_audio force_audio;
Chris Wilsone953fd72011-02-21 22:23:52 +000053 uint32_t color_range;
Keith Packardd2b996a2011-07-25 22:37:51 -070054 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070055 uint8_t link_bw;
56 uint8_t lane_count;
Jesse Barnesa2006cf2011-09-22 11:15:58 +053057 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070058 struct i2c_adapter adapter;
59 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040060 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070061 uint8_t train_set[4];
Keith Packardf01eca22011-09-28 16:48:10 -070062 int panel_power_up_delay;
63 int panel_power_down_delay;
64 int panel_power_cycle_delay;
65 int backlight_on_delay;
66 int backlight_off_delay;
Keith Packardd15456d2011-09-18 17:35:47 -070067 struct drm_display_mode *panel_fixed_mode; /* for eDP */
Keith Packardbd943152011-09-18 23:09:52 -070068 struct delayed_work panel_vdd_work;
69 bool want_panel_vdd;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070070};
71
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070072/**
73 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
74 * @intel_dp: DP struct
75 *
76 * If a CPU or PCH DP output is attached to an eDP panel, this function
77 * will return true, and false otherwise.
78 */
79static bool is_edp(struct intel_dp *intel_dp)
80{
81 return intel_dp->base.type == INTEL_OUTPUT_EDP;
82}
83
84/**
85 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
86 * @intel_dp: DP struct
87 *
88 * Returns true if the given DP struct corresponds to a PCH DP port attached
89 * to an eDP panel, false otherwise. Helpful for determining whether we
90 * may need FDI resources for a given DP output or not.
91 */
92static bool is_pch_edp(struct intel_dp *intel_dp)
93{
94 return intel_dp->is_pch_edp;
95}
96
Adam Jackson1c958222011-10-14 17:22:25 -040097/**
98 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
99 * @intel_dp: DP struct
100 *
101 * Returns true if the given DP struct corresponds to a CPU eDP port.
102 */
103static bool is_cpu_edp(struct intel_dp *intel_dp)
104{
105 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
106}
107
Chris Wilsonea5b2132010-08-04 13:50:23 +0100108static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
109{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100110 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700112
Chris Wilsondf0e9242010-09-09 16:20:55 +0100113static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
114{
115 return container_of(intel_attached_encoder(connector),
116 struct intel_dp, base);
117}
118
Jesse Barnes814948a2010-10-07 16:01:09 -0700119/**
120 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
121 * @encoder: DRM encoder
122 *
123 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
124 * by intel_display.c.
125 */
126bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
127{
128 struct intel_dp *intel_dp;
129
130 if (!encoder)
131 return false;
132
133 intel_dp = enc_to_intel_dp(encoder);
134
135 return is_pch_edp(intel_dp);
136}
137
Jesse Barnes33a34e42010-09-08 12:42:02 -0700138static void intel_dp_start_link_train(struct intel_dp *intel_dp);
139static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100140static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800142void
Akshay Joshi0206e352011-08-16 15:34:10 -0400143intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100144 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800145{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100146 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800147
Chris Wilsonea5b2132010-08-04 13:50:23 +0100148 *lane_num = intel_dp->lane_count;
149 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800150 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100151 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800152 *link_bw = 270000;
153}
154
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700155static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100156intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700157{
Keith Packard9a10f402011-11-02 13:03:47 -0700158 int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
159 switch (max_lane_count) {
160 case 1: case 2: case 4:
161 break;
162 default:
163 max_lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700164 }
165 return max_lane_count;
166}
167
168static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100169intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700171 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172
173 switch (max_link_bw) {
174 case DP_LINK_BW_1_62:
175 case DP_LINK_BW_2_7:
176 break;
177 default:
178 max_link_bw = DP_LINK_BW_1_62;
179 break;
180 }
181 return max_link_bw;
182}
183
184static int
185intel_dp_link_clock(uint8_t link_bw)
186{
187 if (link_bw == DP_LINK_BW_2_7)
188 return 270000;
189 else
190 return 162000;
191}
192
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193/*
194 * The units on the numbers in the next two are... bizarre. Examples will
195 * make it clearer; this one parallels an example in the eDP spec.
196 *
197 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
198 *
199 * 270000 * 1 * 8 / 10 == 216000
200 *
201 * The actual data capacity of that configuration is 2.16Gbit/s, so the
202 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
203 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
204 * 119000. At 18bpp that's 2142000 kilobits per second.
205 *
206 * Thus the strange-looking division by 10 in intel_dp_link_required, to
207 * get the result in decakilobits instead of kilobits.
208 */
209
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700210static int
Keith Packardc8982612012-01-25 08:16:25 -0800211intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700212{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400213 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700214}
215
216static int
Dave Airliefe27d532010-06-30 11:46:17 +1000217intel_dp_max_data_rate(int max_link_clock, int max_lanes)
218{
219 return (max_link_clock * max_lanes * 8) / 10;
220}
221
Daniel Vetterc4867932012-04-10 10:42:36 +0200222static bool
223intel_dp_adjust_dithering(struct intel_dp *intel_dp,
224 struct drm_display_mode *mode,
225 struct drm_display_mode *adjusted_mode)
226{
227 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
228 int max_lanes = intel_dp_max_lane_count(intel_dp);
229 int max_rate, mode_rate;
230
231 mode_rate = intel_dp_link_required(mode->clock, 24);
232 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
233
234 if (mode_rate > max_rate) {
235 mode_rate = intel_dp_link_required(mode->clock, 18);
236 if (mode_rate > max_rate)
237 return false;
238
239 if (adjusted_mode)
240 adjusted_mode->private_flags
241 |= INTEL_MODE_DP_FORCE_6BPC;
242
243 return true;
244 }
245
246 return true;
247}
248
Dave Airliefe27d532010-06-30 11:46:17 +1000249static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700250intel_dp_mode_valid(struct drm_connector *connector,
251 struct drm_display_mode *mode)
252{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100253 struct intel_dp *intel_dp = intel_attached_dp(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700254
Keith Packardd15456d2011-09-18 17:35:47 -0700255 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
256 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100257 return MODE_PANEL;
258
Keith Packardd15456d2011-09-18 17:35:47 -0700259 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100260 return MODE_PANEL;
261 }
262
Daniel Vetterc4867932012-04-10 10:42:36 +0200263 if (!intel_dp_adjust_dithering(intel_dp, mode, NULL))
264 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700265
266 if (mode->clock < 10000)
267 return MODE_CLOCK_LOW;
268
269 return MODE_OK;
270}
271
272static uint32_t
273pack_aux(uint8_t *src, int src_bytes)
274{
275 int i;
276 uint32_t v = 0;
277
278 if (src_bytes > 4)
279 src_bytes = 4;
280 for (i = 0; i < src_bytes; i++)
281 v |= ((uint32_t) src[i]) << ((3-i) * 8);
282 return v;
283}
284
285static void
286unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
287{
288 int i;
289 if (dst_bytes > 4)
290 dst_bytes = 4;
291 for (i = 0; i < dst_bytes; i++)
292 dst[i] = src >> ((3-i) * 8);
293}
294
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700295/* hrawclock is 1/4 the FSB frequency */
296static int
297intel_hrawclk(struct drm_device *dev)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 uint32_t clkcfg;
301
302 clkcfg = I915_READ(CLKCFG);
303 switch (clkcfg & CLKCFG_FSB_MASK) {
304 case CLKCFG_FSB_400:
305 return 100;
306 case CLKCFG_FSB_533:
307 return 133;
308 case CLKCFG_FSB_667:
309 return 166;
310 case CLKCFG_FSB_800:
311 return 200;
312 case CLKCFG_FSB_1067:
313 return 266;
314 case CLKCFG_FSB_1333:
315 return 333;
316 /* these two are just a guess; one of them might be right */
317 case CLKCFG_FSB_1600:
318 case CLKCFG_FSB_1600_ALT:
319 return 400;
320 default:
321 return 133;
322 }
323}
324
Keith Packardebf33b12011-09-29 15:53:27 -0700325static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
326{
327 struct drm_device *dev = intel_dp->base.base.dev;
328 struct drm_i915_private *dev_priv = dev->dev_private;
329
330 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
331}
332
333static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
334{
335 struct drm_device *dev = intel_dp->base.base.dev;
336 struct drm_i915_private *dev_priv = dev->dev_private;
337
338 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
339}
340
Keith Packard9b984da2011-09-19 13:54:47 -0700341static void
342intel_dp_check_edp(struct intel_dp *intel_dp)
343{
344 struct drm_device *dev = intel_dp->base.base.dev;
345 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700346
Keith Packard9b984da2011-09-19 13:54:47 -0700347 if (!is_edp(intel_dp))
348 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700349 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700350 WARN(1, "eDP powered off while attempting aux channel communication.\n");
351 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700352 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700353 I915_READ(PCH_PP_CONTROL));
354 }
355}
356
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700357static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100358intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700359 uint8_t *send, int send_bytes,
360 uint8_t *recv, int recv_size)
361{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100362 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100363 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700364 struct drm_i915_private *dev_priv = dev->dev_private;
365 uint32_t ch_ctl = output_reg + 0x10;
366 uint32_t ch_data = ch_ctl + 4;
367 int i;
368 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700370 uint32_t aux_clock_divider;
Adam Jackson092945e2011-07-26 15:39:45 -0400371 int try, precharge = 5;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700372
Keith Packard9b984da2011-09-19 13:54:47 -0700373 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700374 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700375 * and would like to run at 2MHz. So, take the
376 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700377 *
378 * Note that PCH attached eDP panels should use a 125MHz input
379 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700380 */
Adam Jackson1c958222011-10-14 17:22:25 -0400381 if (is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800382 if (IS_GEN6(dev) || IS_GEN7(dev))
383 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800384 else
385 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
386 } else if (HAS_PCH_SPLIT(dev))
Adam Jackson69191322011-07-26 15:39:44 -0400387 aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800388 else
389 aux_clock_divider = intel_hrawclk(dev) / 2;
390
Jesse Barnes11bee432011-08-01 15:02:20 -0700391 /* Try to wait for any previous AUX channel activity */
392 for (try = 0; try < 3; try++) {
393 status = I915_READ(ch_ctl);
394 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
395 break;
396 msleep(1);
397 }
398
399 if (try == 3) {
400 WARN(1, "dp_aux_ch not started status 0x%08x\n",
401 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100402 return -EBUSY;
403 }
404
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700405 /* Must try at least 3 times according to DP spec */
406 for (try = 0; try < 5; try++) {
407 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100408 for (i = 0; i < send_bytes; i += 4)
409 I915_WRITE(ch_data + i,
410 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400411
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700412 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100413 I915_WRITE(ch_ctl,
414 DP_AUX_CH_CTL_SEND_BUSY |
415 DP_AUX_CH_CTL_TIME_OUT_400us |
416 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
417 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
418 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
419 DP_AUX_CH_CTL_DONE |
420 DP_AUX_CH_CTL_TIME_OUT_ERROR |
421 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700422 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700423 status = I915_READ(ch_ctl);
424 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
425 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100426 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700427 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400428
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700429 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100430 I915_WRITE(ch_ctl,
431 status |
432 DP_AUX_CH_CTL_DONE |
433 DP_AUX_CH_CTL_TIME_OUT_ERROR |
434 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400435
436 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
437 DP_AUX_CH_CTL_RECEIVE_ERROR))
438 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100439 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700440 break;
441 }
442
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700443 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700444 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700445 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 }
447
448 /* Check for timeout or receive error.
449 * Timeouts occur when the sink is not connected
450 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700451 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700452 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700453 return -EIO;
454 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700455
456 /* Timeouts occur when the device isn't connected, so they're
457 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700458 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800459 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700460 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 }
462
463 /* Unload any bytes sent back from the other side */
464 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
465 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700466 if (recv_bytes > recv_size)
467 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400468
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100469 for (i = 0; i < recv_bytes; i += 4)
470 unpack_aux(I915_READ(ch_data + i),
471 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472
473 return recv_bytes;
474}
475
476/* Write data to the aux channel in native mode */
477static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100478intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700479 uint16_t address, uint8_t *send, int send_bytes)
480{
481 int ret;
482 uint8_t msg[20];
483 int msg_bytes;
484 uint8_t ack;
485
Keith Packard9b984da2011-09-19 13:54:47 -0700486 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 if (send_bytes > 16)
488 return -1;
489 msg[0] = AUX_NATIVE_WRITE << 4;
490 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800491 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700492 msg[3] = send_bytes - 1;
493 memcpy(&msg[4], send, send_bytes);
494 msg_bytes = send_bytes + 4;
495 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100496 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 if (ret < 0)
498 return ret;
499 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
500 break;
501 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
502 udelay(100);
503 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700504 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506 return send_bytes;
507}
508
509/* Write a single byte to the aux channel in native mode */
510static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100511intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 uint16_t address, uint8_t byte)
513{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100514 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700515}
516
517/* read bytes from a native aux channel */
518static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100519intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 uint16_t address, uint8_t *recv, int recv_bytes)
521{
522 uint8_t msg[4];
523 int msg_bytes;
524 uint8_t reply[20];
525 int reply_bytes;
526 uint8_t ack;
527 int ret;
528
Keith Packard9b984da2011-09-19 13:54:47 -0700529 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 msg[0] = AUX_NATIVE_READ << 4;
531 msg[1] = address >> 8;
532 msg[2] = address & 0xff;
533 msg[3] = recv_bytes - 1;
534
535 msg_bytes = 4;
536 reply_bytes = recv_bytes + 1;
537
538 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100539 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700540 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700541 if (ret == 0)
542 return -EPROTO;
543 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544 return ret;
545 ack = reply[0];
546 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
547 memcpy(recv, reply + 1, ret - 1);
548 return ret - 1;
549 }
550 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
551 udelay(100);
552 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700553 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700554 }
555}
556
557static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000558intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
559 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560{
Dave Airlieab2c0672009-12-04 10:55:24 +1000561 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562 struct intel_dp *intel_dp = container_of(adapter,
563 struct intel_dp,
564 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000565 uint16_t address = algo_data->address;
566 uint8_t msg[5];
567 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000568 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000569 int msg_bytes;
570 int reply_bytes;
571 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572
Keith Packard9b984da2011-09-19 13:54:47 -0700573 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000574 /* Set up the command byte */
575 if (mode & MODE_I2C_READ)
576 msg[0] = AUX_I2C_READ << 4;
577 else
578 msg[0] = AUX_I2C_WRITE << 4;
579
580 if (!(mode & MODE_I2C_STOP))
581 msg[0] |= AUX_I2C_MOT << 4;
582
583 msg[1] = address >> 8;
584 msg[2] = address;
585
586 switch (mode) {
587 case MODE_I2C_WRITE:
588 msg[3] = 0;
589 msg[4] = write_byte;
590 msg_bytes = 5;
591 reply_bytes = 1;
592 break;
593 case MODE_I2C_READ:
594 msg[3] = 0;
595 msg_bytes = 4;
596 reply_bytes = 2;
597 break;
598 default:
599 msg_bytes = 3;
600 reply_bytes = 1;
601 break;
602 }
603
David Flynn8316f332010-12-08 16:10:21 +0000604 for (retry = 0; retry < 5; retry++) {
605 ret = intel_dp_aux_ch(intel_dp,
606 msg, msg_bytes,
607 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000608 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000609 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000610 return ret;
611 }
David Flynn8316f332010-12-08 16:10:21 +0000612
613 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
614 case AUX_NATIVE_REPLY_ACK:
615 /* I2C-over-AUX Reply field is only valid
616 * when paired with AUX ACK.
617 */
618 break;
619 case AUX_NATIVE_REPLY_NACK:
620 DRM_DEBUG_KMS("aux_ch native nack\n");
621 return -EREMOTEIO;
622 case AUX_NATIVE_REPLY_DEFER:
623 udelay(100);
624 continue;
625 default:
626 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
627 reply[0]);
628 return -EREMOTEIO;
629 }
630
Dave Airlieab2c0672009-12-04 10:55:24 +1000631 switch (reply[0] & AUX_I2C_REPLY_MASK) {
632 case AUX_I2C_REPLY_ACK:
633 if (mode == MODE_I2C_READ) {
634 *read_byte = reply[1];
635 }
636 return reply_bytes - 1;
637 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000638 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000639 return -EREMOTEIO;
640 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000641 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000642 udelay(100);
643 break;
644 default:
David Flynn8316f332010-12-08 16:10:21 +0000645 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000646 return -EREMOTEIO;
647 }
648 }
David Flynn8316f332010-12-08 16:10:21 +0000649
650 DRM_ERROR("too many retries, giving up\n");
651 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652}
653
Keith Packard0b5c5412011-09-28 16:41:05 -0700654static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700655static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700656
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700657static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800659 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700660{
Keith Packard0b5c5412011-09-28 16:41:05 -0700661 int ret;
662
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800663 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100664 intel_dp->algo.running = false;
665 intel_dp->algo.address = 0;
666 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669 intel_dp->adapter.owner = THIS_MODULE;
670 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400671 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100672 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
673 intel_dp->adapter.algo_data = &intel_dp->algo;
674 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
675
Keith Packard0b5c5412011-09-28 16:41:05 -0700676 ironlake_edp_panel_vdd_on(intel_dp);
677 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700678 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700679 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680}
681
682static bool
683intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
684 struct drm_display_mode *adjusted_mode)
685{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100686 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100687 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700688 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100689 int max_lane_count = intel_dp_max_lane_count(intel_dp);
690 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetterc4867932012-04-10 10:42:36 +0200691 int bpp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
693
Keith Packardd15456d2011-09-18 17:35:47 -0700694 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
695 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100696 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
697 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100698 /*
699 * the mode->clock is used to calculate the Data&Link M/N
700 * of the pipe. For the eDP the fixed clock should be used.
701 */
Keith Packardd15456d2011-09-18 17:35:47 -0700702 mode->clock = intel_dp->panel_fixed_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100703 }
704
Daniel Vetterc4867932012-04-10 10:42:36 +0200705 if (!intel_dp_adjust_dithering(intel_dp, mode, adjusted_mode))
706 return false;
707
708 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
709
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700710 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
711 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000712 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713
Keith Packardc8982612012-01-25 08:16:25 -0800714 if (intel_dp_link_required(mode->clock, bpp)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800715 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100716 intel_dp->link_bw = bws[clock];
717 intel_dp->lane_count = lane_count;
718 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800719 DRM_DEBUG_KMS("Display port link bw %02x lane "
720 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100721 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722 adjusted_mode->clock);
723 return true;
724 }
725 }
726 }
Dave Airliefe27d532010-06-30 11:46:17 +1000727
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728 return false;
729}
730
731struct intel_dp_m_n {
732 uint32_t tu;
733 uint32_t gmch_m;
734 uint32_t gmch_n;
735 uint32_t link_m;
736 uint32_t link_n;
737};
738
739static void
740intel_reduce_ratio(uint32_t *num, uint32_t *den)
741{
742 while (*num > 0xffffff || *den > 0xffffff) {
743 *num >>= 1;
744 *den >>= 1;
745 }
746}
747
748static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800749intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750 int nlanes,
751 int pixel_clock,
752 int link_clock,
753 struct intel_dp_m_n *m_n)
754{
755 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800756 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757 m_n->gmch_n = link_clock * nlanes;
758 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
759 m_n->link_m = pixel_clock;
760 m_n->link_n = link_clock;
761 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
762}
763
764void
765intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
766 struct drm_display_mode *adjusted_mode)
767{
768 struct drm_device *dev = crtc->dev;
769 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800770 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771 struct drm_i915_private *dev_priv = dev->dev_private;
772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700773 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800775 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700776
777 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700778 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700779 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800780 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100781 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700782
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200783 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 continue;
785
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786 intel_dp = enc_to_intel_dp(encoder);
Keith Packard9a10f402011-11-02 13:03:47 -0700787 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
788 intel_dp->base.type == INTEL_OUTPUT_EDP)
789 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100790 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700791 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 }
793 }
794
795 /*
796 * Compute the GMCH and Link ratios. The '3' here is
797 * the number of bytes_per_pixel post-LUT, which we always
798 * set up for 8-bits of R/G/B, or 3 bytes total.
799 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700800 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 mode->clock, adjusted_mode->clock, &m_n);
802
Eric Anholtc619eed2010-01-28 16:45:52 -0800803 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800804 I915_WRITE(TRANSDATA_M1(pipe),
805 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
806 m_n.gmch_m);
807 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
808 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
809 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800811 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
812 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
813 m_n.gmch_m);
814 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
815 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
816 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817 }
818}
819
Keith Packardf01eca22011-09-28 16:48:10 -0700820static void ironlake_edp_pll_on(struct drm_encoder *encoder);
821static void ironlake_edp_pll_off(struct drm_encoder *encoder);
822
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823static void
824intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
825 struct drm_display_mode *adjusted_mode)
826{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800827 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700828 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100829 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100830 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
832
Keith Packardf01eca22011-09-28 16:48:10 -0700833 /* Turn on the eDP PLL if needed */
834 if (is_edp(intel_dp)) {
835 if (!is_pch_edp(intel_dp))
836 ironlake_edp_pll_on(encoder);
837 else
838 ironlake_edp_pll_off(encoder);
839 }
840
Keith Packard417e8222011-11-01 19:54:11 -0700841 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800842 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700843 *
844 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800845 * SNB CPU
846 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700847 * CPT PCH
848 *
849 * IBX PCH and CPU are the same for almost everything,
850 * except that the CPU DP PLL is configured in this
851 * register
852 *
853 * CPT PCH is quite different, having many bits moved
854 * to the TRANS_DP_CTL register instead. That
855 * configuration happens (oddly) in ironlake_pch_enable
856 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400857
Keith Packard417e8222011-11-01 19:54:11 -0700858 /* Preserve the BIOS-computed detected bit. This is
859 * supposed to be read-only.
860 */
861 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
862 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700863
Keith Packard417e8222011-11-01 19:54:11 -0700864 /* Handle DP bits in common between all three register formats */
865
866 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867
Chris Wilsonea5b2132010-08-04 13:50:23 +0100868 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700869 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100870 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700871 break;
872 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100873 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874 break;
875 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100876 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877 break;
878 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800879 if (intel_dp->has_audio) {
880 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
881 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100882 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800883 intel_write_eld(encoder, adjusted_mode);
884 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100885 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
886 intel_dp->link_configuration[0] = intel_dp->link_bw;
887 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400888 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400890 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700892 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
893 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100894 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 }
896
Keith Packard417e8222011-11-01 19:54:11 -0700897 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800898
Keith Packard1a2eb462011-11-16 16:26:07 -0800899 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
900 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
901 intel_dp->DP |= DP_SYNC_HS_HIGH;
902 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
903 intel_dp->DP |= DP_SYNC_VS_HIGH;
904 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
905
906 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
907 intel_dp->DP |= DP_ENHANCED_FRAMING;
908
909 intel_dp->DP |= intel_crtc->pipe << 29;
910
911 /* don't miss out required setting for eDP */
912 intel_dp->DP |= DP_PLL_ENABLE;
913 if (adjusted_mode->clock < 200000)
914 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
915 else
916 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
917 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700918 intel_dp->DP |= intel_dp->color_range;
919
920 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
921 intel_dp->DP |= DP_SYNC_HS_HIGH;
922 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
923 intel_dp->DP |= DP_SYNC_VS_HIGH;
924 intel_dp->DP |= DP_LINK_TRAIN_OFF;
925
926 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
927 intel_dp->DP |= DP_ENHANCED_FRAMING;
928
929 if (intel_crtc->pipe == 1)
930 intel_dp->DP |= DP_PIPEB_SELECT;
931
932 if (is_cpu_edp(intel_dp)) {
933 /* don't miss out required setting for eDP */
934 intel_dp->DP |= DP_PLL_ENABLE;
935 if (adjusted_mode->clock < 200000)
936 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
937 else
938 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
939 }
940 } else {
941 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800942 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943}
944
Keith Packard99ea7122011-11-01 19:57:50 -0700945#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
946#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
947
948#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
949#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
950
951#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
952#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
953
954static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
955 u32 mask,
956 u32 value)
957{
958 struct drm_device *dev = intel_dp->base.base.dev;
959 struct drm_i915_private *dev_priv = dev->dev_private;
960
961 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
962 mask, value,
963 I915_READ(PCH_PP_STATUS),
964 I915_READ(PCH_PP_CONTROL));
965
966 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
967 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
968 I915_READ(PCH_PP_STATUS),
969 I915_READ(PCH_PP_CONTROL));
970 }
971}
972
973static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
974{
975 DRM_DEBUG_KMS("Wait for panel power on\n");
976 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
977}
978
Keith Packardbd943152011-09-18 23:09:52 -0700979static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
980{
Keith Packardbd943152011-09-18 23:09:52 -0700981 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700982 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700983}
Keith Packardbd943152011-09-18 23:09:52 -0700984
Keith Packard99ea7122011-11-01 19:57:50 -0700985static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
986{
987 DRM_DEBUG_KMS("Wait for panel power cycle\n");
988 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
989}
Keith Packardbd943152011-09-18 23:09:52 -0700990
Keith Packard99ea7122011-11-01 19:57:50 -0700991
Keith Packard832dd3c2011-11-01 19:34:06 -0700992/* Read the current pp_control value, unlocking the register if it
993 * is locked
994 */
995
996static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
997{
998 u32 control = I915_READ(PCH_PP_CONTROL);
999
1000 control &= ~PANEL_UNLOCK_MASK;
1001 control |= PANEL_UNLOCK_REGS;
1002 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001003}
1004
Jesse Barnes5d613502011-01-24 17:10:54 -08001005static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1006{
1007 struct drm_device *dev = intel_dp->base.base.dev;
1008 struct drm_i915_private *dev_priv = dev->dev_private;
1009 u32 pp;
1010
Keith Packard97af61f572011-09-28 16:23:51 -07001011 if (!is_edp(intel_dp))
1012 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001013 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001014
Keith Packardbd943152011-09-18 23:09:52 -07001015 WARN(intel_dp->want_panel_vdd,
1016 "eDP VDD already requested on\n");
1017
1018 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001019
Keith Packardbd943152011-09-18 23:09:52 -07001020 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1021 DRM_DEBUG_KMS("eDP VDD already on\n");
1022 return;
1023 }
1024
Keith Packard99ea7122011-11-01 19:57:50 -07001025 if (!ironlake_edp_have_panel_power(intel_dp))
1026 ironlake_wait_panel_power_cycle(intel_dp);
1027
Keith Packard832dd3c2011-11-01 19:34:06 -07001028 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001029 pp |= EDP_FORCE_VDD;
1030 I915_WRITE(PCH_PP_CONTROL, pp);
1031 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001032 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1033 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001034
1035 /*
1036 * If the panel wasn't on, delay before accessing aux channel
1037 */
1038 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001039 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001040 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001041 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001042}
1043
Keith Packardbd943152011-09-18 23:09:52 -07001044static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001045{
1046 struct drm_device *dev = intel_dp->base.base.dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 u32 pp;
1049
Keith Packardbd943152011-09-18 23:09:52 -07001050 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001051 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001052 pp &= ~EDP_FORCE_VDD;
1053 I915_WRITE(PCH_PP_CONTROL, pp);
1054 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001055
Keith Packardbd943152011-09-18 23:09:52 -07001056 /* Make sure sequencer is idle before allowing subsequent activity */
1057 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1058 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001059
1060 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001061 }
1062}
1063
1064static void ironlake_panel_vdd_work(struct work_struct *__work)
1065{
1066 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1067 struct intel_dp, panel_vdd_work);
1068 struct drm_device *dev = intel_dp->base.base.dev;
1069
Keith Packard627f7672011-10-31 11:30:10 -07001070 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001071 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001072 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001073}
1074
1075static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1076{
Keith Packard97af61f572011-09-28 16:23:51 -07001077 if (!is_edp(intel_dp))
1078 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001079
Keith Packardbd943152011-09-18 23:09:52 -07001080 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1081 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001082
Keith Packardbd943152011-09-18 23:09:52 -07001083 intel_dp->want_panel_vdd = false;
1084
1085 if (sync) {
1086 ironlake_panel_vdd_off_sync(intel_dp);
1087 } else {
1088 /*
1089 * Queue the timer to fire a long
1090 * time from now (relative to the power down delay)
1091 * to keep the panel power up across a sequence of operations
1092 */
1093 schedule_delayed_work(&intel_dp->panel_vdd_work,
1094 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1095 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001096}
1097
Keith Packard86a30732011-10-20 13:40:33 -07001098static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001099{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001100 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001101 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001102 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001103
Keith Packard97af61f572011-09-28 16:23:51 -07001104 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001105 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001106
1107 DRM_DEBUG_KMS("Turn eDP power on\n");
1108
1109 if (ironlake_edp_have_panel_power(intel_dp)) {
1110 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001111 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001112 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001113
Keith Packard99ea7122011-11-01 19:57:50 -07001114 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001115
Keith Packard832dd3c2011-11-01 19:34:06 -07001116 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001117 if (IS_GEN5(dev)) {
1118 /* ILK workaround: disable reset around power sequence */
1119 pp &= ~PANEL_POWER_RESET;
1120 I915_WRITE(PCH_PP_CONTROL, pp);
1121 POSTING_READ(PCH_PP_CONTROL);
1122 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001123
Keith Packard1c0ae802011-09-19 13:59:29 -07001124 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001125 if (!IS_GEN5(dev))
1126 pp |= PANEL_POWER_RESET;
1127
Jesse Barnes9934c132010-07-22 13:18:19 -07001128 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001129 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001130
Keith Packard99ea7122011-11-01 19:57:50 -07001131 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001132
Keith Packard05ce1a42011-09-29 16:33:01 -07001133 if (IS_GEN5(dev)) {
1134 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1135 I915_WRITE(PCH_PP_CONTROL, pp);
1136 POSTING_READ(PCH_PP_CONTROL);
1137 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001138}
1139
Keith Packard99ea7122011-11-01 19:57:50 -07001140static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001141{
Keith Packard99ea7122011-11-01 19:57:50 -07001142 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001143 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001144 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001145
Keith Packard97af61f572011-09-28 16:23:51 -07001146 if (!is_edp(intel_dp))
1147 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001148
Keith Packard99ea7122011-11-01 19:57:50 -07001149 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001150
Keith Packard99ea7122011-11-01 19:57:50 -07001151 WARN(intel_dp->want_panel_vdd, "Cannot turn power off while VDD is on\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001152
Keith Packard832dd3c2011-11-01 19:34:06 -07001153 pp = ironlake_get_pp_control(dev_priv);
Keith Packard99ea7122011-11-01 19:57:50 -07001154 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1155 I915_WRITE(PCH_PP_CONTROL, pp);
1156 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001157
Keith Packard99ea7122011-11-01 19:57:50 -07001158 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001159}
1160
Keith Packard86a30732011-10-20 13:40:33 -07001161static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001162{
Keith Packardf01eca22011-09-28 16:48:10 -07001163 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001164 struct drm_i915_private *dev_priv = dev->dev_private;
1165 u32 pp;
1166
Keith Packardf01eca22011-09-28 16:48:10 -07001167 if (!is_edp(intel_dp))
1168 return;
1169
Zhao Yakui28c97732009-10-09 11:39:41 +08001170 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001171 /*
1172 * If we enable the backlight right away following a panel power
1173 * on, we may see slight flicker as the panel syncs with the eDP
1174 * link. So delay a bit to make sure the image is solid before
1175 * allowing it to appear.
1176 */
Keith Packardf01eca22011-09-28 16:48:10 -07001177 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001178 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001179 pp |= EDP_BLC_ENABLE;
1180 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001181 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001182}
1183
Keith Packard86a30732011-10-20 13:40:33 -07001184static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001185{
Keith Packardf01eca22011-09-28 16:48:10 -07001186 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001187 struct drm_i915_private *dev_priv = dev->dev_private;
1188 u32 pp;
1189
Keith Packardf01eca22011-09-28 16:48:10 -07001190 if (!is_edp(intel_dp))
1191 return;
1192
Zhao Yakui28c97732009-10-09 11:39:41 +08001193 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001194 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001195 pp &= ~EDP_BLC_ENABLE;
1196 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001197 POSTING_READ(PCH_PP_CONTROL);
1198 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001199}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001200
Jesse Barnesd240f202010-08-13 15:43:26 -07001201static void ironlake_edp_pll_on(struct drm_encoder *encoder)
1202{
1203 struct drm_device *dev = encoder->dev;
1204 struct drm_i915_private *dev_priv = dev->dev_private;
1205 u32 dpa_ctl;
1206
1207 DRM_DEBUG_KMS("\n");
1208 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001209 dpa_ctl |= DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001210 I915_WRITE(DP_A, dpa_ctl);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001211 POSTING_READ(DP_A);
1212 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001213}
1214
1215static void ironlake_edp_pll_off(struct drm_encoder *encoder)
1216{
1217 struct drm_device *dev = encoder->dev;
1218 struct drm_i915_private *dev_priv = dev->dev_private;
1219 u32 dpa_ctl;
1220
1221 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001222 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001223 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001224 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001225 udelay(200);
1226}
1227
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001228/* If the sink supports it, try to set the power state appropriately */
1229static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1230{
1231 int ret, i;
1232
1233 /* Should have a valid DPCD by this point */
1234 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1235 return;
1236
1237 if (mode != DRM_MODE_DPMS_ON) {
1238 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1239 DP_SET_POWER_D3);
1240 if (ret != 1)
1241 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1242 } else {
1243 /*
1244 * When turning on, we need to retry for 1ms to give the sink
1245 * time to wake up.
1246 */
1247 for (i = 0; i < 3; i++) {
1248 ret = intel_dp_aux_native_write_1(intel_dp,
1249 DP_SET_POWER,
1250 DP_SET_POWER_D0);
1251 if (ret == 1)
1252 break;
1253 msleep(1);
1254 }
1255 }
1256}
1257
Jesse Barnesd240f202010-08-13 15:43:26 -07001258static void intel_dp_prepare(struct drm_encoder *encoder)
1259{
1260 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -07001261
Keith Packard21264c62011-11-01 20:25:21 -07001262 ironlake_edp_backlight_off(intel_dp);
1263 ironlake_edp_panel_off(intel_dp);
1264
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001265 /* Wake up the sink first */
Keith Packardf58ff852011-09-28 16:44:14 -07001266 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001267 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Keith Packard21264c62011-11-01 20:25:21 -07001268 intel_dp_link_down(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001269 ironlake_edp_panel_vdd_off(intel_dp, false);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001270
Keith Packardf01eca22011-09-28 16:48:10 -07001271 /* Make sure the panel is off before trying to
1272 * change the mode
1273 */
Jesse Barnesd240f202010-08-13 15:43:26 -07001274}
1275
1276static void intel_dp_commit(struct drm_encoder *encoder)
1277{
1278 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd4270e52011-10-11 10:43:02 -07001279 struct drm_device *dev = encoder->dev;
1280 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Jesse Barnesd240f202010-08-13 15:43:26 -07001281
Keith Packard97af61f572011-09-28 16:23:51 -07001282 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001283 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001284 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001285 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001286 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001287 intel_dp_complete_link_train(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001288 ironlake_edp_backlight_on(intel_dp);
Keith Packardd2b996a2011-07-25 22:37:51 -07001289
1290 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Jesse Barnesd4270e52011-10-11 10:43:02 -07001291
1292 if (HAS_PCH_CPT(dev))
1293 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnesd240f202010-08-13 15:43:26 -07001294}
1295
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001296static void
1297intel_dp_dpms(struct drm_encoder *encoder, int mode)
1298{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001299 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001300 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001301 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001302 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001303
1304 if (mode != DRM_MODE_DPMS_ON) {
Keith Packard21264c62011-11-01 20:25:21 -07001305 ironlake_edp_backlight_off(intel_dp);
1306 ironlake_edp_panel_off(intel_dp);
1307
Keith Packard245e270872011-10-05 19:53:09 -07001308 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001309 intel_dp_sink_dpms(intel_dp, mode);
Jesse Barnes736085b2010-10-08 10:35:55 -07001310 intel_dp_link_down(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001311 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard21264c62011-11-01 20:25:21 -07001312
1313 if (is_cpu_edp(intel_dp))
1314 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001315 } else {
Keith Packard21264c62011-11-01 20:25:21 -07001316 if (is_cpu_edp(intel_dp))
1317 ironlake_edp_pll_on(encoder);
1318
Keith Packard97af61f572011-09-28 16:23:51 -07001319 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001320 intel_dp_sink_dpms(intel_dp, mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001321 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001322 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001323 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001324 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001325 intel_dp_complete_link_train(intel_dp);
Keith Packardbee7eb22011-09-28 16:28:00 -07001326 } else
Keith Packardbd943152011-09-18 23:09:52 -07001327 ironlake_edp_panel_vdd_off(intel_dp, false);
1328 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001329 }
Keith Packardd2b996a2011-07-25 22:37:51 -07001330 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001331}
1332
1333/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001334 * Native read with retry for link status and receiver capability reads for
1335 * cases where the sink may still be asleep.
1336 */
1337static bool
1338intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1339 uint8_t *recv, int recv_bytes)
1340{
1341 int ret, i;
1342
1343 /*
1344 * Sinks are *supposed* to come up within 1ms from an off state,
1345 * but we're also supposed to retry 3 times per the spec.
1346 */
1347 for (i = 0; i < 3; i++) {
1348 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1349 recv_bytes);
1350 if (ret == recv_bytes)
1351 return true;
1352 msleep(1);
1353 }
1354
1355 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001356}
1357
1358/*
1359 * Fetch AUX CH registers 0x202 - 0x207 which contain
1360 * link status information
1361 */
1362static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001363intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001364{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001365 return intel_dp_aux_native_read_retry(intel_dp,
1366 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001367 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001368 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001369}
1370
1371static uint8_t
1372intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1373 int r)
1374{
1375 return link_status[r - DP_LANE0_1_STATUS];
1376}
1377
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001378static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001379intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001380 int lane)
1381{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382 int s = ((lane & 1) ?
1383 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1384 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001385 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001386
1387 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1388}
1389
1390static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001391intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001392 int lane)
1393{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001394 int s = ((lane & 1) ?
1395 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1396 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001397 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001398
1399 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1400}
1401
1402
1403#if 0
1404static char *voltage_names[] = {
1405 "0.4V", "0.6V", "0.8V", "1.2V"
1406};
1407static char *pre_emph_names[] = {
1408 "0dB", "3.5dB", "6dB", "9.5dB"
1409};
1410static char *link_train_names[] = {
1411 "pattern 1", "pattern 2", "idle", "off"
1412};
1413#endif
1414
1415/*
1416 * These are source-specific values; current Intel hardware supports
1417 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1418 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001419
1420static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001421intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001422{
Keith Packard1a2eb462011-11-16 16:26:07 -08001423 struct drm_device *dev = intel_dp->base.base.dev;
1424
1425 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1426 return DP_TRAIN_VOLTAGE_SWING_800;
1427 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1428 return DP_TRAIN_VOLTAGE_SWING_1200;
1429 else
1430 return DP_TRAIN_VOLTAGE_SWING_800;
1431}
1432
1433static uint8_t
1434intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1435{
1436 struct drm_device *dev = intel_dp->base.base.dev;
1437
1438 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1439 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1440 case DP_TRAIN_VOLTAGE_SWING_400:
1441 return DP_TRAIN_PRE_EMPHASIS_6;
1442 case DP_TRAIN_VOLTAGE_SWING_600:
1443 case DP_TRAIN_VOLTAGE_SWING_800:
1444 return DP_TRAIN_PRE_EMPHASIS_3_5;
1445 default:
1446 return DP_TRAIN_PRE_EMPHASIS_0;
1447 }
1448 } else {
1449 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1450 case DP_TRAIN_VOLTAGE_SWING_400:
1451 return DP_TRAIN_PRE_EMPHASIS_6;
1452 case DP_TRAIN_VOLTAGE_SWING_600:
1453 return DP_TRAIN_PRE_EMPHASIS_6;
1454 case DP_TRAIN_VOLTAGE_SWING_800:
1455 return DP_TRAIN_PRE_EMPHASIS_3_5;
1456 case DP_TRAIN_VOLTAGE_SWING_1200:
1457 default:
1458 return DP_TRAIN_PRE_EMPHASIS_0;
1459 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460 }
1461}
1462
1463static void
Keith Packard93f62da2011-11-01 19:45:03 -07001464intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001465{
1466 uint8_t v = 0;
1467 uint8_t p = 0;
1468 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001469 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
Keith Packard1a2eb462011-11-16 16:26:07 -08001470 uint8_t voltage_max;
1471 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001472
Jesse Barnes33a34e42010-09-08 12:42:02 -07001473 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001474 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1475 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001476
1477 if (this_v > v)
1478 v = this_v;
1479 if (this_p > p)
1480 p = this_p;
1481 }
1482
Keith Packard1a2eb462011-11-16 16:26:07 -08001483 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001484 if (v >= voltage_max)
1485 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001486
Keith Packard1a2eb462011-11-16 16:26:07 -08001487 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1488 if (p >= preemph_max)
1489 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001490
1491 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001492 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001493}
1494
1495static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001496intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001497{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001498 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001499
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001500 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501 case DP_TRAIN_VOLTAGE_SWING_400:
1502 default:
1503 signal_levels |= DP_VOLTAGE_0_4;
1504 break;
1505 case DP_TRAIN_VOLTAGE_SWING_600:
1506 signal_levels |= DP_VOLTAGE_0_6;
1507 break;
1508 case DP_TRAIN_VOLTAGE_SWING_800:
1509 signal_levels |= DP_VOLTAGE_0_8;
1510 break;
1511 case DP_TRAIN_VOLTAGE_SWING_1200:
1512 signal_levels |= DP_VOLTAGE_1_2;
1513 break;
1514 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001515 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516 case DP_TRAIN_PRE_EMPHASIS_0:
1517 default:
1518 signal_levels |= DP_PRE_EMPHASIS_0;
1519 break;
1520 case DP_TRAIN_PRE_EMPHASIS_3_5:
1521 signal_levels |= DP_PRE_EMPHASIS_3_5;
1522 break;
1523 case DP_TRAIN_PRE_EMPHASIS_6:
1524 signal_levels |= DP_PRE_EMPHASIS_6;
1525 break;
1526 case DP_TRAIN_PRE_EMPHASIS_9_5:
1527 signal_levels |= DP_PRE_EMPHASIS_9_5;
1528 break;
1529 }
1530 return signal_levels;
1531}
1532
Zhenyu Wange3421a12010-04-08 09:43:27 +08001533/* Gen6's DP voltage swing and pre-emphasis control */
1534static uint32_t
1535intel_gen6_edp_signal_levels(uint8_t train_set)
1536{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001537 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1538 DP_TRAIN_PRE_EMPHASIS_MASK);
1539 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001540 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001541 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1542 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1543 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1544 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001545 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001546 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1547 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001548 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001549 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1550 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001551 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001552 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1553 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001554 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001555 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1556 "0x%x\n", signal_levels);
1557 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001558 }
1559}
1560
Keith Packard1a2eb462011-11-16 16:26:07 -08001561/* Gen7's DP voltage swing and pre-emphasis control */
1562static uint32_t
1563intel_gen7_edp_signal_levels(uint8_t train_set)
1564{
1565 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1566 DP_TRAIN_PRE_EMPHASIS_MASK);
1567 switch (signal_levels) {
1568 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1569 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1570 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1571 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1572 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1573 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1574
1575 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1576 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1577 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1578 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1579
1580 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1581 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1582 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1583 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1584
1585 default:
1586 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1587 "0x%x\n", signal_levels);
1588 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1589 }
1590}
1591
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001592static uint8_t
1593intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1594 int lane)
1595{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001596 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001597 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001598
1599 return (l >> s) & 0xf;
1600}
1601
1602/* Check for clock recovery is done on all channels */
1603static bool
1604intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1605{
1606 int lane;
1607 uint8_t lane_status;
1608
1609 for (lane = 0; lane < lane_count; lane++) {
1610 lane_status = intel_get_lane_status(link_status, lane);
1611 if ((lane_status & DP_LANE_CR_DONE) == 0)
1612 return false;
1613 }
1614 return true;
1615}
1616
1617/* Check to see if channel eq is done on all channels */
1618#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1619 DP_LANE_CHANNEL_EQ_DONE|\
1620 DP_LANE_SYMBOL_LOCKED)
1621static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001622intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001623{
1624 uint8_t lane_align;
1625 uint8_t lane_status;
1626 int lane;
1627
Keith Packard93f62da2011-11-01 19:45:03 -07001628 lane_align = intel_dp_link_status(link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001629 DP_LANE_ALIGN_STATUS_UPDATED);
1630 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1631 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001632 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001633 lane_status = intel_get_lane_status(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001634 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1635 return false;
1636 }
1637 return true;
1638}
1639
1640static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001641intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001642 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001643 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001644{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001645 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647 int ret;
1648
Chris Wilsonea5b2132010-08-04 13:50:23 +01001649 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1650 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001651
Chris Wilsonea5b2132010-08-04 13:50:23 +01001652 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001653 DP_TRAINING_PATTERN_SET,
1654 dp_train_pat);
1655
Chris Wilsonea5b2132010-08-04 13:50:23 +01001656 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001657 DP_TRAINING_LANE0_SET,
Keith Packardb34f1f02011-11-02 10:17:59 -07001658 intel_dp->train_set,
1659 intel_dp->lane_count);
1660 if (ret != intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001661 return false;
1662
1663 return true;
1664}
1665
Jesse Barnes33a34e42010-09-08 12:42:02 -07001666/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001667static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001668intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001670 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001672 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673 int i;
1674 uint8_t voltage;
1675 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001676 int voltage_tries, loop_tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001677 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001678 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001679
Adam Jacksone8519462011-07-21 17:48:38 -04001680 /*
1681 * On CPT we have to enable the port in training pattern 1, which
1682 * will happen below in intel_dp_set_link_train. Otherwise, enable
1683 * the port and wait for it to become active.
1684 */
1685 if (!HAS_PCH_CPT(dev)) {
1686 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1687 POSTING_READ(intel_dp->output_reg);
1688 intel_wait_for_vblank(dev, intel_crtc->pipe);
1689 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001690
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001691 /* Write the link configuration data */
1692 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1693 intel_dp->link_configuration,
1694 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695
1696 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001697
1698 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001699 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1700 else
1701 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001702 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001703 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001704 voltage_tries = 0;
1705 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706 clock_recovery = false;
1707 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001708 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001709 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001710 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001711
Keith Packard1a2eb462011-11-16 16:26:07 -08001712
1713 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1714 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1715 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1716 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001717 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001718 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1719 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001720 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1721 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001722 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1723 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001724
Keith Packard1a2eb462011-11-16 16:26:07 -08001725 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001726 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1727 else
1728 reg = DP | DP_LINK_TRAIN_PAT_1;
1729
Chris Wilsonea5b2132010-08-04 13:50:23 +01001730 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001731 DP_TRAINING_PATTERN_1 |
1732 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001733 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001734 /* Set training pattern 1 */
1735
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001736 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001737 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1738 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001739 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001740 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001741
Keith Packard93f62da2011-11-01 19:45:03 -07001742 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1743 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001744 clock_recovery = true;
1745 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001746 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001747
1748 /* Check to see if we've tried the max voltage */
1749 for (i = 0; i < intel_dp->lane_count; i++)
1750 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1751 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001752 if (i == intel_dp->lane_count) {
1753 ++loop_tries;
1754 if (loop_tries == 5) {
1755 DRM_DEBUG_KMS("too many full retries, give up\n");
1756 break;
1757 }
1758 memset(intel_dp->train_set, 0, 4);
1759 voltage_tries = 0;
1760 continue;
1761 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001762
1763 /* Check to see if we've tried the same voltage 5 times */
1764 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001765 ++voltage_tries;
1766 if (voltage_tries == 5) {
1767 DRM_DEBUG_KMS("too many voltage retries, give up\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001768 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001769 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001770 } else
Keith Packardcdb0e952011-11-01 20:00:06 -07001771 voltage_tries = 0;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001772 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1773
1774 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001775 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001776 }
1777
Jesse Barnes33a34e42010-09-08 12:42:02 -07001778 intel_dp->DP = DP;
1779}
1780
1781static void
1782intel_dp_complete_link_train(struct intel_dp *intel_dp)
1783{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001784 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001785 struct drm_i915_private *dev_priv = dev->dev_private;
1786 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001787 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001788 u32 reg;
1789 uint32_t DP = intel_dp->DP;
1790
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001791 /* channel equalization */
1792 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001793 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001794 channel_eq = false;
1795 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001796 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001797 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001798 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001799
Jesse Barnes37f80972011-01-05 14:45:24 -08001800 if (cr_tries > 5) {
1801 DRM_ERROR("failed to train DP, aborting\n");
1802 intel_dp_link_down(intel_dp);
1803 break;
1804 }
1805
Keith Packard1a2eb462011-11-16 16:26:07 -08001806 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1807 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1808 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1809 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001810 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001811 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1812 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001813 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001814 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1815 }
1816
Keith Packard1a2eb462011-11-16 16:26:07 -08001817 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001818 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1819 else
1820 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001821
1822 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001823 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001824 DP_TRAINING_PATTERN_2 |
1825 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826 break;
1827
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001828 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001829 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001831
Jesse Barnes37f80972011-01-05 14:45:24 -08001832 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001833 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001834 intel_dp_start_link_train(intel_dp);
1835 cr_tries++;
1836 continue;
1837 }
1838
Keith Packard93f62da2011-11-01 19:45:03 -07001839 if (intel_channel_eq_ok(intel_dp, link_status)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001840 channel_eq = true;
1841 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001843
Jesse Barnes37f80972011-01-05 14:45:24 -08001844 /* Try 5 times, then try clock recovery if that fails */
1845 if (tries > 5) {
1846 intel_dp_link_down(intel_dp);
1847 intel_dp_start_link_train(intel_dp);
1848 tries = 0;
1849 cr_tries++;
1850 continue;
1851 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001852
1853 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001854 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001855 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001857
Keith Packard1a2eb462011-11-16 16:26:07 -08001858 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001859 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1860 else
1861 reg = DP | DP_LINK_TRAIN_OFF;
1862
Chris Wilsonea5b2132010-08-04 13:50:23 +01001863 I915_WRITE(intel_dp->output_reg, reg);
1864 POSTING_READ(intel_dp->output_reg);
1865 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001866 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1867}
1868
1869static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001870intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001872 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001874 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001876 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1877 return;
1878
Zhao Yakui28c97732009-10-09 11:39:41 +08001879 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001880
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001881 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001882 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001883 I915_WRITE(intel_dp->output_reg, DP);
1884 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001885 udelay(100);
1886 }
1887
Keith Packard1a2eb462011-11-16 16:26:07 -08001888 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001889 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001890 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001891 } else {
1892 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001893 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001894 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001895 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001896
Chris Wilsonfe255d02010-09-11 21:37:48 +01001897 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001898
Keith Packard417e8222011-11-01 19:54:11 -07001899 if (is_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001900 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Keith Packard417e8222011-11-01 19:54:11 -07001901 DP |= DP_LINK_TRAIN_OFF_CPT;
1902 else
1903 DP |= DP_LINK_TRAIN_OFF;
1904 }
Eric Anholt5bddd172010-11-18 09:32:59 +08001905
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001906 if (!HAS_PCH_CPT(dev) &&
1907 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001908 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1909
Eric Anholt5bddd172010-11-18 09:32:59 +08001910 /* Hardware workaround: leaving our transcoder select
1911 * set to transcoder B while it's off will prevent the
1912 * corresponding HDMI output on transcoder A.
1913 *
1914 * Combine this with another hardware workaround:
1915 * transcoder select bit can only be cleared while the
1916 * port is enabled.
1917 */
1918 DP &= ~DP_PIPEB_SELECT;
1919 I915_WRITE(intel_dp->output_reg, DP);
1920
1921 /* Changes to enable or select take place the vblank
1922 * after being written.
1923 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001924 if (crtc == NULL) {
1925 /* We can arrive here never having been attached
1926 * to a CRTC, for instance, due to inheriting
1927 * random state from the BIOS.
1928 *
1929 * If the pipe is not running, play safe and
1930 * wait for the clocks to stabilise before
1931 * continuing.
1932 */
1933 POSTING_READ(intel_dp->output_reg);
1934 msleep(50);
1935 } else
1936 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001937 }
1938
Wu Fengguang832afda2011-12-09 20:42:21 +08001939 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001940 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1941 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001942 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001943}
1944
Keith Packard26d61aa2011-07-25 20:01:09 -07001945static bool
1946intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001947{
Keith Packard92fd8fd2011-07-25 19:50:10 -07001948 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Akshay Joshi0206e352011-08-16 15:34:10 -04001949 sizeof(intel_dp->dpcd)) &&
Keith Packard92fd8fd2011-07-25 19:50:10 -07001950 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
Keith Packard26d61aa2011-07-25 20:01:09 -07001951 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001952 }
1953
Keith Packard26d61aa2011-07-25 20:01:09 -07001954 return false;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001955}
1956
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001957static bool
1958intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
1959{
1960 int ret;
1961
1962 ret = intel_dp_aux_native_read_retry(intel_dp,
1963 DP_DEVICE_SERVICE_IRQ_VECTOR,
1964 sink_irq_vector, 1);
1965 if (!ret)
1966 return false;
1967
1968 return true;
1969}
1970
1971static void
1972intel_dp_handle_test_request(struct intel_dp *intel_dp)
1973{
1974 /* NAK by default */
1975 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
1976}
1977
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001978/*
1979 * According to DP spec
1980 * 5.1.2:
1981 * 1. Read DPCD
1982 * 2. Configure link according to Receiver Capabilities
1983 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1984 * 4. Check link status on receipt of hot-plug interrupt
1985 */
1986
1987static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001988intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001989{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001990 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07001991 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001992
Keith Packardd2b996a2011-07-25 22:37:51 -07001993 if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
1994 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001995
Chris Wilson4ef69c72010-09-09 15:14:28 +01001996 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001997 return;
1998
Keith Packard92fd8fd2011-07-25 19:50:10 -07001999 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002000 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002001 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002002 return;
2003 }
2004
Keith Packard92fd8fd2011-07-25 19:50:10 -07002005 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002006 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002007 intel_dp_link_down(intel_dp);
2008 return;
2009 }
2010
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002011 /* Try to read the source of the interrupt */
2012 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2013 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2014 /* Clear interrupt source */
2015 intel_dp_aux_native_write_1(intel_dp,
2016 DP_DEVICE_SERVICE_IRQ_VECTOR,
2017 sink_irq_vector);
2018
2019 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2020 intel_dp_handle_test_request(intel_dp);
2021 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2022 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2023 }
2024
Keith Packard93f62da2011-11-01 19:45:03 -07002025 if (!intel_channel_eq_ok(intel_dp, link_status)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002026 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2027 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002028 intel_dp_start_link_train(intel_dp);
2029 intel_dp_complete_link_train(intel_dp);
2030 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002031}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002032
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002033static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002034intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002035{
Keith Packard26d61aa2011-07-25 20:01:09 -07002036 if (intel_dp_get_dpcd(intel_dp))
2037 return connector_status_connected;
2038 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002039}
2040
2041static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002042ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002043{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002044 enum drm_connector_status status;
2045
Chris Wilsonfe16d942011-02-12 10:29:38 +00002046 /* Can't disconnect eDP, but you can close the lid... */
2047 if (is_edp(intel_dp)) {
2048 status = intel_panel_detect(intel_dp->base.base.dev);
2049 if (status == connector_status_unknown)
2050 status = connector_status_connected;
2051 return status;
2052 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002053
Keith Packard26d61aa2011-07-25 20:01:09 -07002054 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002055}
2056
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002057static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002058g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002059{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002060 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002061 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002062 uint32_t temp, bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002063
Chris Wilsonea5b2132010-08-04 13:50:23 +01002064 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002065 case DP_B:
2066 bit = DPB_HOTPLUG_INT_STATUS;
2067 break;
2068 case DP_C:
2069 bit = DPC_HOTPLUG_INT_STATUS;
2070 break;
2071 case DP_D:
2072 bit = DPD_HOTPLUG_INT_STATUS;
2073 break;
2074 default:
2075 return connector_status_unknown;
2076 }
2077
2078 temp = I915_READ(PORT_HOTPLUG_STAT);
2079
2080 if ((temp & bit) == 0)
2081 return connector_status_disconnected;
2082
Keith Packard26d61aa2011-07-25 20:01:09 -07002083 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002084}
2085
Keith Packard8c241fe2011-09-28 16:38:44 -07002086static struct edid *
2087intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2088{
2089 struct intel_dp *intel_dp = intel_attached_dp(connector);
2090 struct edid *edid;
2091
2092 ironlake_edp_panel_vdd_on(intel_dp);
2093 edid = drm_get_edid(connector, adapter);
Keith Packardbd943152011-09-18 23:09:52 -07002094 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard8c241fe2011-09-28 16:38:44 -07002095 return edid;
2096}
2097
2098static int
2099intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2100{
2101 struct intel_dp *intel_dp = intel_attached_dp(connector);
2102 int ret;
2103
2104 ironlake_edp_panel_vdd_on(intel_dp);
2105 ret = intel_ddc_get_modes(connector, adapter);
Keith Packardbd943152011-09-18 23:09:52 -07002106 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard8c241fe2011-09-28 16:38:44 -07002107 return ret;
2108}
2109
2110
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002111/**
2112 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2113 *
2114 * \return true if DP port is connected.
2115 * \return false if DP port is disconnected.
2116 */
2117static enum drm_connector_status
2118intel_dp_detect(struct drm_connector *connector, bool force)
2119{
2120 struct intel_dp *intel_dp = intel_attached_dp(connector);
2121 struct drm_device *dev = intel_dp->base.base.dev;
2122 enum drm_connector_status status;
2123 struct edid *edid = NULL;
2124
2125 intel_dp->has_audio = false;
2126
2127 if (HAS_PCH_SPLIT(dev))
2128 status = ironlake_dp_detect(intel_dp);
2129 else
2130 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002131
Adam Jacksonac66ae82011-07-12 17:38:03 -04002132 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2133 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2134 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2135 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002136
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002137 if (status != connector_status_connected)
2138 return status;
2139
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002140 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2141 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002142 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002143 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002144 if (edid) {
2145 intel_dp->has_audio = drm_detect_monitor_audio(edid);
2146 connector->display_info.raw_edid = NULL;
2147 kfree(edid);
2148 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002149 }
2150
2151 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002152}
2153
2154static int intel_dp_get_modes(struct drm_connector *connector)
2155{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002157 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002158 struct drm_i915_private *dev_priv = dev->dev_private;
2159 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160
2161 /* We should parse the EDID data and find out if it has an audio sink
2162 */
2163
Keith Packard8c241fe2011-09-28 16:38:44 -07002164 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01002165 if (ret) {
Keith Packardd15456d2011-09-18 17:35:47 -07002166 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01002167 struct drm_display_mode *newmode;
2168 list_for_each_entry(newmode, &connector->probed_modes,
2169 head) {
Keith Packardd15456d2011-09-18 17:35:47 -07002170 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
2171 intel_dp->panel_fixed_mode =
Zhao Yakuib9efc482010-07-19 09:43:11 +01002172 drm_mode_duplicate(dev, newmode);
2173 break;
2174 }
2175 }
2176 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002177 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01002178 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002179
2180 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07002181 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07002182 /* initialize panel mode from VBT if available for eDP */
Keith Packardd15456d2011-09-18 17:35:47 -07002183 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
2184 intel_dp->panel_fixed_mode =
Keith Packard47f0eb22011-09-19 14:33:26 -07002185 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
Keith Packardd15456d2011-09-18 17:35:47 -07002186 if (intel_dp->panel_fixed_mode) {
2187 intel_dp->panel_fixed_mode->type |=
Keith Packard47f0eb22011-09-19 14:33:26 -07002188 DRM_MODE_TYPE_PREFERRED;
2189 }
2190 }
Keith Packardd15456d2011-09-18 17:35:47 -07002191 if (intel_dp->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002192 struct drm_display_mode *mode;
Keith Packardd15456d2011-09-18 17:35:47 -07002193 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002194 drm_mode_probed_add(connector, mode);
2195 return 1;
2196 }
2197 }
2198 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199}
2200
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002201static bool
2202intel_dp_detect_audio(struct drm_connector *connector)
2203{
2204 struct intel_dp *intel_dp = intel_attached_dp(connector);
2205 struct edid *edid;
2206 bool has_audio = false;
2207
Keith Packard8c241fe2011-09-28 16:38:44 -07002208 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002209 if (edid) {
2210 has_audio = drm_detect_monitor_audio(edid);
2211
2212 connector->display_info.raw_edid = NULL;
2213 kfree(edid);
2214 }
2215
2216 return has_audio;
2217}
2218
Chris Wilsonf6849602010-09-19 09:29:33 +01002219static int
2220intel_dp_set_property(struct drm_connector *connector,
2221 struct drm_property *property,
2222 uint64_t val)
2223{
Chris Wilsone953fd72011-02-21 22:23:52 +00002224 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002225 struct intel_dp *intel_dp = intel_attached_dp(connector);
2226 int ret;
2227
2228 ret = drm_connector_property_set_value(connector, property, val);
2229 if (ret)
2230 return ret;
2231
Chris Wilson3f43c482011-05-12 22:17:24 +01002232 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002233 int i = val;
2234 bool has_audio;
2235
2236 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002237 return 0;
2238
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002239 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002240
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002241 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002242 has_audio = intel_dp_detect_audio(connector);
2243 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002244 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002245
2246 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002247 return 0;
2248
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002249 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002250 goto done;
2251 }
2252
Chris Wilsone953fd72011-02-21 22:23:52 +00002253 if (property == dev_priv->broadcast_rgb_property) {
2254 if (val == !!intel_dp->color_range)
2255 return 0;
2256
2257 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2258 goto done;
2259 }
2260
Chris Wilsonf6849602010-09-19 09:29:33 +01002261 return -EINVAL;
2262
2263done:
2264 if (intel_dp->base.base.crtc) {
2265 struct drm_crtc *crtc = intel_dp->base.base.crtc;
2266 drm_crtc_helper_set_mode(crtc, &crtc->mode,
2267 crtc->x, crtc->y,
2268 crtc->fb);
2269 }
2270
2271 return 0;
2272}
2273
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002274static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002275intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002277 struct drm_device *dev = connector->dev;
2278
2279 if (intel_dpd_is_edp(dev))
2280 intel_panel_destroy_backlight(dev);
2281
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002282 drm_sysfs_connector_remove(connector);
2283 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002284 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002285}
2286
Daniel Vetter24d05922010-08-20 18:08:28 +02002287static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2288{
2289 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2290
2291 i2c_del_adapter(&intel_dp->adapter);
2292 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002293 if (is_edp(intel_dp)) {
2294 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2295 ironlake_panel_vdd_off_sync(intel_dp);
2296 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002297 kfree(intel_dp);
2298}
2299
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002300static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
2301 .dpms = intel_dp_dpms,
2302 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07002303 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002304 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07002305 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306};
2307
2308static const struct drm_connector_funcs intel_dp_connector_funcs = {
2309 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002310 .detect = intel_dp_detect,
2311 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002312 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002313 .destroy = intel_dp_destroy,
2314};
2315
2316static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2317 .get_modes = intel_dp_get_modes,
2318 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002319 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002320};
2321
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002322static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002323 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002324};
2325
Chris Wilson995b67622010-08-20 13:23:26 +01002326static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002327intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002328{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002329 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002330
Jesse Barnes885a5012011-07-07 11:11:01 -07002331 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002332}
2333
Zhenyu Wange3421a12010-04-08 09:43:27 +08002334/* Return which DP Port should be selected for Transcoder DP control */
2335int
Akshay Joshi0206e352011-08-16 15:34:10 -04002336intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002337{
2338 struct drm_device *dev = crtc->dev;
2339 struct drm_mode_config *mode_config = &dev->mode_config;
2340 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002341
2342 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002343 struct intel_dp *intel_dp;
2344
Dan Carpenterd8201ab2010-05-07 10:39:00 +02002345 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002346 continue;
2347
Chris Wilsonea5b2132010-08-04 13:50:23 +01002348 intel_dp = enc_to_intel_dp(encoder);
Keith Packard417e8222011-11-01 19:54:11 -07002349 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2350 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002351 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002352 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002353
Zhenyu Wange3421a12010-04-08 09:43:27 +08002354 return -1;
2355}
2356
Zhao Yakui36e83a12010-06-12 14:32:21 +08002357/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002358bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002359{
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361 struct child_device_config *p_child;
2362 int i;
2363
2364 if (!dev_priv->child_dev_num)
2365 return false;
2366
2367 for (i = 0; i < dev_priv->child_dev_num; i++) {
2368 p_child = dev_priv->child_dev + i;
2369
2370 if (p_child->dvo_port == PORT_IDPD &&
2371 p_child->device_type == DEVICE_TYPE_eDP)
2372 return true;
2373 }
2374 return false;
2375}
2376
Chris Wilsonf6849602010-09-19 09:29:33 +01002377static void
2378intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2379{
Chris Wilson3f43c482011-05-12 22:17:24 +01002380 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002381 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002382}
2383
Keith Packardc8110e52009-05-06 11:51:10 -07002384void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002385intel_dp_init(struct drm_device *dev, int output_reg)
2386{
2387 struct drm_i915_private *dev_priv = dev->dev_private;
2388 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002389 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002390 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002391 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002392 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002393 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002394
Chris Wilsonea5b2132010-08-04 13:50:23 +01002395 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2396 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002397 return;
2398
Chris Wilson3d3dc142011-02-12 10:33:12 +00002399 intel_dp->output_reg = output_reg;
Keith Packardd2b996a2011-07-25 22:37:51 -07002400 intel_dp->dpms_mode = -1;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002401
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002402 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2403 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002404 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002405 return;
2406 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002407 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002408
Chris Wilsonea5b2132010-08-04 13:50:23 +01002409 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002410 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002411 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002412
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002413 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002414 type = DRM_MODE_CONNECTOR_eDP;
2415 intel_encoder->type = INTEL_OUTPUT_EDP;
2416 } else {
2417 type = DRM_MODE_CONNECTOR_DisplayPort;
2418 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2419 }
2420
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002421 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002422 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002423 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2424
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002425 connector->polled = DRM_CONNECTOR_POLL_HPD;
2426
Zhao Yakui652af9d2009-12-02 10:03:33 +08002427 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07002428 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002429 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07002430 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002431 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07002432 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08002433
Keith Packardbd943152011-09-18 23:09:52 -07002434 if (is_edp(intel_dp)) {
Eric Anholt21d40d32010-03-25 11:11:14 -07002435 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Keith Packardbd943152011-09-18 23:09:52 -07002436 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2437 ironlake_panel_vdd_work);
2438 }
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002439
Jesse Barnes27f82272011-09-02 12:54:37 -07002440 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002441 connector->interlace_allowed = true;
2442 connector->doublescan_allowed = 0;
2443
Chris Wilson4ef69c72010-09-09 15:14:28 +01002444 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002445 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002446 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447
Chris Wilsondf0e9242010-09-09 16:20:55 +01002448 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002449 drm_sysfs_connector_add(connector);
2450
2451 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002452 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002453 case DP_A:
2454 name = "DPDDC-A";
2455 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002456 case DP_B:
2457 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002458 dev_priv->hotplug_supported_mask |=
2459 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002460 name = "DPDDC-B";
2461 break;
2462 case DP_C:
2463 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002464 dev_priv->hotplug_supported_mask |=
2465 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002466 name = "DPDDC-C";
2467 break;
2468 case DP_D:
2469 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002470 dev_priv->hotplug_supported_mask |=
2471 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002472 name = "DPDDC-D";
2473 break;
2474 }
2475
Jesse Barnes89667382010-10-07 16:01:21 -07002476 /* Cache some DPCD data in the eDP case */
2477 if (is_edp(intel_dp)) {
Keith Packard59f3e272011-07-25 20:01:56 -07002478 bool ret;
Keith Packardf01eca22011-09-28 16:48:10 -07002479 struct edp_power_seq cur, vbt;
2480 u32 pp_on, pp_off, pp_div;
Jesse Barnes89667382010-10-07 16:01:21 -07002481
Jesse Barnes5d613502011-01-24 17:10:54 -08002482 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002483 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002484 pp_div = I915_READ(PCH_PP_DIVISOR);
2485
Keith Packardf01eca22011-09-28 16:48:10 -07002486 /* Pull timing values out of registers */
2487 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2488 PANEL_POWER_UP_DELAY_SHIFT;
2489
2490 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2491 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002492
Keith Packardf01eca22011-09-28 16:48:10 -07002493 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2494 PANEL_LIGHT_OFF_DELAY_SHIFT;
2495
2496 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2497 PANEL_POWER_DOWN_DELAY_SHIFT;
2498
2499 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2500 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2501
2502 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2503 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2504
2505 vbt = dev_priv->edp.pps;
2506
2507 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2508 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2509
2510#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2511
2512 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2513 intel_dp->backlight_on_delay = get_delay(t8);
2514 intel_dp->backlight_off_delay = get_delay(t9);
2515 intel_dp->panel_power_down_delay = get_delay(t10);
2516 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2517
2518 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2519 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2520 intel_dp->panel_power_cycle_delay);
2521
2522 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2523 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jesse Barnes5d613502011-01-24 17:10:54 -08002524
2525 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002526 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002527 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002528
Keith Packard59f3e272011-07-25 20:01:56 -07002529 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002530 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2531 dev_priv->no_aux_handshake =
2532 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002533 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2534 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002535 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002536 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002537 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002538 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002539 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002540 }
Jesse Barnes89667382010-10-07 16:01:21 -07002541 }
2542
Keith Packard552fb0b2011-09-28 16:31:53 -07002543 intel_dp_i2c_init(intel_dp, intel_connector, name);
2544
Eric Anholt21d40d32010-03-25 11:11:14 -07002545 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002546
Jesse Barnes4d926462010-10-07 16:01:07 -07002547 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002548 dev_priv->int_edp_connector = connector;
2549 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002550 }
2551
Chris Wilsonf6849602010-09-19 09:29:33 +01002552 intel_dp_add_properties(intel_dp, connector);
2553
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002554 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2555 * 0xd. Failure to do so will result in spurious interrupts being
2556 * generated on the port when a cable is not attached.
2557 */
2558 if (IS_G4X(dev) && !IS_GM45(dev)) {
2559 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2560 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2561 }
2562}