blob: 0814ca122fcde68aa721b941c57f881d1cae7850 [file] [log] [blame]
Paul Mackerrasde56a942011-06-29 00:21:34 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
12 *
13 * Derived from book3s_rmhandlers.S and other files, which are:
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/ppc_asm.h>
21#include <asm/kvm_asm.h>
22#include <asm/reg.h>
Paul Mackerras177339d2011-07-23 17:41:11 +100023#include <asm/mmu.h>
Paul Mackerrasde56a942011-06-29 00:21:34 +000024#include <asm/page.h>
Paul Mackerras177339d2011-07-23 17:41:11 +100025#include <asm/ptrace.h>
26#include <asm/hvcall.h>
Paul Mackerrasde56a942011-06-29 00:21:34 +000027#include <asm/asm-offsets.h>
28#include <asm/exception-64s.h>
Paul Mackerrasf0888f72012-02-03 00:54:17 +000029#include <asm/kvm_book3s_asm.h>
Paul Mackerrasb4072df2012-11-23 22:37:50 +000030#include <asm/mmu-hash64.h>
Michael Neulinge4e38122014-03-25 10:47:02 +110031#include <asm/tm.h>
32
33#define VCPU_GPRS_TM(reg) (((reg) * ULONG_SIZE) + VCPU_GPR_TM)
Paul Mackerrasde56a942011-06-29 00:21:34 +000034
Paul Mackerrase0b7ec02014-01-08 21:25:20 +110035/* Values in HSTATE_NAPPING(r13) */
36#define NAPPING_CEDE 1
37#define NAPPING_NOVCPU 2
38
Paul Mackerrasde56a942011-06-29 00:21:34 +000039/*
Paul Mackerras19ccb762011-07-23 17:42:46 +100040 * Call kvmppc_hv_entry in real mode.
Paul Mackerrasde56a942011-06-29 00:21:34 +000041 * Must be called with interrupts hard-disabled.
42 *
43 * Input Registers:
44 *
45 * LR = return address to continue at after eventually re-enabling MMU
46 */
Anton Blanchard6ed179b2014-06-12 18:16:53 +100047_GLOBAL_TOC(kvmppc_hv_entry_trampoline)
Paul Mackerras218309b2013-09-06 13:23:44 +100048 mflr r0
49 std r0, PPC_LR_STKOFF(r1)
50 stdu r1, -112(r1)
Paul Mackerrasde56a942011-06-29 00:21:34 +000051 mfmsr r10
Paul Mackerras218309b2013-09-06 13:23:44 +100052 LOAD_REG_ADDR(r5, kvmppc_call_hv_entry)
Paul Mackerrasde56a942011-06-29 00:21:34 +000053 li r0,MSR_RI
54 andc r0,r10,r0
55 li r6,MSR_IR | MSR_DR
56 andc r6,r10,r6
57 mtmsrd r0,1 /* clear RI in MSR */
58 mtsrr0 r5
59 mtsrr1 r6
60 RFI
61
Paul Mackerras218309b2013-09-06 13:23:44 +100062kvmppc_call_hv_entry:
Paul Mackerrase0b7ec02014-01-08 21:25:20 +110063 ld r4, HSTATE_KVM_VCPU(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +100064 bl kvmppc_hv_entry
65
66 /* Back from guest - restore host state and return to caller */
67
Michael Neulingeee7ff92014-01-08 21:25:19 +110068BEGIN_FTR_SECTION
Paul Mackerras218309b2013-09-06 13:23:44 +100069 /* Restore host DABR and DABRX */
70 ld r5,HSTATE_DABR(r13)
71 li r6,7
72 mtspr SPRN_DABR,r5
73 mtspr SPRN_DABRX,r6
Michael Neulingeee7ff92014-01-08 21:25:19 +110074END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Paul Mackerras218309b2013-09-06 13:23:44 +100075
76 /* Restore SPRG3 */
Scott Wood9d378df2014-03-10 17:29:38 -050077 ld r3,PACA_SPRG_VDSO(r13)
78 mtspr SPRN_SPRG_VDSO_WRITE,r3
Paul Mackerras218309b2013-09-06 13:23:44 +100079
Paul Mackerras218309b2013-09-06 13:23:44 +100080 /* Reload the host's PMU registers */
81 ld r3, PACALPPACAPTR(r13) /* is the host using the PMU? */
82 lbz r4, LPPACA_PMCINUSE(r3)
83 cmpwi r4, 0
84 beq 23f /* skip if not */
Paul Mackerras9bc01a92014-05-26 19:48:40 +100085BEGIN_FTR_SECTION
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +100086 ld r3, HSTATE_MMCR0(r13)
Paul Mackerras9bc01a92014-05-26 19:48:40 +100087 andi. r4, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
88 cmpwi r4, MMCR0_PMAO
89 beql kvmppc_fix_pmao
90END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +100091 lwz r3, HSTATE_PMC1(r13)
92 lwz r4, HSTATE_PMC2(r13)
93 lwz r5, HSTATE_PMC3(r13)
94 lwz r6, HSTATE_PMC4(r13)
95 lwz r8, HSTATE_PMC5(r13)
96 lwz r9, HSTATE_PMC6(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +100097 mtspr SPRN_PMC1, r3
98 mtspr SPRN_PMC2, r4
99 mtspr SPRN_PMC3, r5
100 mtspr SPRN_PMC4, r6
101 mtspr SPRN_PMC5, r8
102 mtspr SPRN_PMC6, r9
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +1000103 ld r3, HSTATE_MMCR0(r13)
104 ld r4, HSTATE_MMCR1(r13)
105 ld r5, HSTATE_MMCRA(r13)
106 ld r6, HSTATE_SIAR(r13)
107 ld r7, HSTATE_SDAR(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +1000108 mtspr SPRN_MMCR1, r4
109 mtspr SPRN_MMCRA, r5
Paul Mackerras72cde5a2014-03-25 10:47:08 +1100110 mtspr SPRN_SIAR, r6
111 mtspr SPRN_SDAR, r7
112BEGIN_FTR_SECTION
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +1000113 ld r8, HSTATE_MMCR2(r13)
114 ld r9, HSTATE_SIER(r13)
Paul Mackerras72cde5a2014-03-25 10:47:08 +1100115 mtspr SPRN_MMCR2, r8
116 mtspr SPRN_SIER, r9
117END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras218309b2013-09-06 13:23:44 +1000118 mtspr SPRN_MMCR0, r3
119 isync
12023:
121
122 /*
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100123 * Reload DEC. HDEC interrupts were disabled when
124 * we reloaded the host's LPCR value.
125 */
126 ld r3, HSTATE_DECEXP(r13)
127 mftb r4
128 subf r4, r4, r3
129 mtspr SPRN_DEC, r4
130
131 /*
Paul Mackerras218309b2013-09-06 13:23:44 +1000132 * For external and machine check interrupts, we need
133 * to call the Linux handler to process the interrupt.
134 * We do that by jumping to absolute address 0x500 for
135 * external interrupts, or the machine_check_fwnmi label
136 * for machine checks (since firmware might have patched
137 * the vector area at 0x200). The [h]rfid at the end of the
138 * handler will return to the book3s_hv_interrupts.S code.
139 * For other interrupts we do the rfid to get back
140 * to the book3s_hv_interrupts.S code here.
141 */
142 ld r8, 112+PPC_LR_STKOFF(r1)
143 addi r1, r1, 112
144 ld r7, HSTATE_HOST_MSR(r13)
145
146 cmpwi cr1, r12, BOOK3S_INTERRUPT_MACHINE_CHECK
147 cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
Paul Mackerras218309b2013-09-06 13:23:44 +1000148 beq 11f
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530149 cmpwi cr2, r12, BOOK3S_INTERRUPT_HMI
150 beq cr2, 14f /* HMI check */
Paul Mackerras218309b2013-09-06 13:23:44 +1000151
152 /* RFI into the highmem handler, or branch to interrupt handler */
153 mfmsr r6
154 li r0, MSR_RI
155 andc r6, r6, r0
156 mtmsrd r6, 1 /* Clear RI in MSR */
157 mtsrr0 r8
158 mtsrr1 r7
Paul Mackerras218309b2013-09-06 13:23:44 +1000159 beq cr1, 13f /* machine check */
160 RFI
161
162 /* On POWER7, we have external interrupts set to use HSRR0/1 */
16311: mtspr SPRN_HSRR0, r8
164 mtspr SPRN_HSRR1, r7
165 ba 0x500
166
16713: b machine_check_fwnmi
168
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +053016914: mtspr SPRN_HSRR0, r8
170 mtspr SPRN_HSRR1, r7
171 b hmi_exception_after_realmode
172
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100173kvmppc_primary_no_guest:
174 /* We handle this much like a ceded vcpu */
175 /* set our bit in napping_threads */
176 ld r5, HSTATE_KVM_VCORE(r13)
177 lbz r7, HSTATE_PTID(r13)
178 li r0, 1
179 sld r0, r0, r7
180 addi r6, r5, VCORE_NAPPING_THREADS
1811: lwarx r3, 0, r6
182 or r3, r3, r0
183 stwcx. r3, 0, r6
184 bne 1b
185 /* order napping_threads update vs testing entry_exit_count */
186 isync
187 li r12, 0
188 lwz r7, VCORE_ENTRY_EXIT(r5)
189 cmpwi r7, 0x100
190 bge kvm_novcpu_exit /* another thread already exiting */
191 li r3, NAPPING_NOVCPU
192 stb r3, HSTATE_NAPPING(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100193
194 b kvm_do_nap
195
196kvm_novcpu_wakeup:
197 ld r1, HSTATE_HOST_R1(r13)
198 ld r5, HSTATE_KVM_VCORE(r13)
199 li r0, 0
200 stb r0, HSTATE_NAPPING(r13)
201 stb r0, HSTATE_HWTHREAD_REQ(r13)
202
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100203 /* check the wake reason */
204 bl kvmppc_check_wake_reason
205
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100206 /* see if any other thread is already exiting */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100207 lwz r0, VCORE_ENTRY_EXIT(r5)
208 cmpwi r0, 0x100
209 bge kvm_novcpu_exit
210
211 /* clear our bit in napping_threads */
212 lbz r7, HSTATE_PTID(r13)
213 li r0, 1
214 sld r0, r0, r7
215 addi r6, r5, VCORE_NAPPING_THREADS
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002164: lwarx r7, 0, r6
217 andc r7, r7, r0
218 stwcx. r7, 0, r6
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100219 bne 4b
220
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100221 /* See if the wake reason means we need to exit */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100222 cmpdi r3, 0
223 bge kvm_novcpu_exit
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100224
225 /* Got an IPI but other vcpus aren't yet exiting, must be a latecomer */
226 ld r4, HSTATE_KVM_VCPU(r13)
227 cmpdi r4, 0
228 bne kvmppc_got_guest
229
230kvm_novcpu_exit:
231 b hdec_soon
232
Paul Mackerras371fefd2011-06-29 00:23:08 +0000233/*
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100234 * We come in here when wakened from nap mode.
Paul Mackerras371fefd2011-06-29 00:23:08 +0000235 * Relocation is off and most register values are lost.
236 * r13 points to the PACA.
237 */
238 .globl kvm_start_guest
239kvm_start_guest:
Preeti U Murthyfd17dc72014-04-11 16:01:58 +0530240
241 /* Set runlatch bit the minute you wake up from nap */
242 mfspr r1, SPRN_CTRLF
243 ori r1, r1, 1
244 mtspr SPRN_CTRLT, r1
245
Paul Mackerras19ccb762011-07-23 17:42:46 +1000246 ld r2,PACATOC(r13)
247
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000248 li r0,KVM_HWTHREAD_IN_KVM
249 stb r0,HSTATE_HWTHREAD_STATE(r13)
250
251 /* NV GPR values from power7_idle() will no longer be valid */
252 li r0,1
253 stb r0,PACA_NAPSTATELOST(r13)
254
Paul Mackerras4619ac82013-04-17 20:31:41 +0000255 /* were we napping due to cede? */
256 lbz r0,HSTATE_NAPPING(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100257 cmpwi r0,NAPPING_CEDE
258 beq kvm_end_cede
259 cmpwi r0,NAPPING_NOVCPU
260 beq kvm_novcpu_wakeup
261
262 ld r1,PACAEMERGSP(r13)
263 subi r1,r1,STACK_FRAME_OVERHEAD
Paul Mackerras4619ac82013-04-17 20:31:41 +0000264
265 /*
266 * We weren't napping due to cede, so this must be a secondary
267 * thread being woken up to run a guest, or being woken up due
268 * to a stray IPI. (Or due to some machine check or hypervisor
269 * maintenance interrupt while the core is in KVM.)
270 */
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000271
272 /* Check the wake reason in SRR1 to see why we got here */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100273 bl kvmppc_check_wake_reason
274 cmpdi r3, 0
275 bge kvm_no_guest
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000276
Paul Mackerras4619ac82013-04-17 20:31:41 +0000277 /* get vcpu pointer, NULL if we have no vcpu to run */
Paul Mackerras7b444c62012-10-15 01:16:14 +0000278 ld r4,HSTATE_KVM_VCPU(r13)
279 cmpdi r4,0
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000280 /* if we have no vcpu to run, go back to sleep */
Paul Mackerras7b444c62012-10-15 01:16:14 +0000281 beq kvm_no_guest
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000282
Paul Mackerras56548fc2014-12-03 14:48:40 +1100283kvm_secondary_got_guest:
284
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100285 /* Set HSTATE_DSCR(r13) to something sensible */
Sam bobroff1739ea92014-05-21 16:32:38 +1000286 ld r6, PACA_DSCR(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100287 std r6, HSTATE_DSCR(r13)
Paul Mackerras371fefd2011-06-29 00:23:08 +0000288
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100289 bl kvmppc_hv_entry
Paul Mackerras218309b2013-09-06 13:23:44 +1000290
291 /* Back from the guest, go back to nap */
292 /* Clear our vcpu pointer so we don't come back in early */
293 li r0, 0
294 std r0, HSTATE_KVM_VCPU(r13)
Paul Mackerrasf019b7a2013-11-16 17:46:03 +1100295 /*
296 * Make sure we clear HSTATE_KVM_VCPU(r13) before incrementing
297 * the nap_count, because once the increment to nap_count is
298 * visible we could be given another vcpu.
299 */
Paul Mackerras218309b2013-09-06 13:23:44 +1000300 lwsync
Paul Mackerras218309b2013-09-06 13:23:44 +1000301
302 /* increment the nap count and then go to nap mode */
303 ld r4, HSTATE_KVM_VCORE(r13)
304 addi r4, r4, VCORE_NAP_COUNT
Paul Mackerras218309b2013-09-06 13:23:44 +100030551: lwarx r3, 0, r4
306 addi r3, r3, 1
307 stwcx. r3, 0, r4
308 bne 51b
309
Paul Mackerras56548fc2014-12-03 14:48:40 +1100310/*
311 * At this point we have finished executing in the guest.
312 * We need to wait for hwthread_req to become zero, since
313 * we may not turn on the MMU while hwthread_req is non-zero.
314 * While waiting we also need to check if we get given a vcpu to run.
315 */
Paul Mackerras218309b2013-09-06 13:23:44 +1000316kvm_no_guest:
Paul Mackerras56548fc2014-12-03 14:48:40 +1100317 lbz r3, HSTATE_HWTHREAD_REQ(r13)
318 cmpwi r3, 0
319 bne 53f
320 HMT_MEDIUM
321 li r0, KVM_HWTHREAD_IN_KERNEL
Paul Mackerras218309b2013-09-06 13:23:44 +1000322 stb r0, HSTATE_HWTHREAD_STATE(r13)
Paul Mackerras56548fc2014-12-03 14:48:40 +1100323 /* need to recheck hwthread_req after a barrier, to avoid race */
324 sync
325 lbz r3, HSTATE_HWTHREAD_REQ(r13)
326 cmpwi r3, 0
327 bne 54f
328/*
329 * We jump to power7_wakeup_loss, which will return to the caller
330 * of power7_nap in the powernv cpu offline loop. The value we
331 * put in r3 becomes the return value for power7_nap.
332 */
Paul Mackerras218309b2013-09-06 13:23:44 +1000333 li r3, LPCR_PECE0
334 mfspr r4, SPRN_LPCR
335 rlwimi r4, r3, 0, LPCR_PECE0 | LPCR_PECE1
336 mtspr SPRN_LPCR, r4
Paul Mackerras56548fc2014-12-03 14:48:40 +1100337 li r3, 0
338 b power7_wakeup_loss
339
34053: HMT_LOW
341 ld r4, HSTATE_KVM_VCPU(r13)
342 cmpdi r4, 0
343 beq kvm_no_guest
344 HMT_MEDIUM
345 b kvm_secondary_got_guest
346
34754: li r0, KVM_HWTHREAD_IN_KVM
348 stb r0, HSTATE_HWTHREAD_STATE(r13)
349 b kvm_no_guest
Paul Mackerras218309b2013-09-06 13:23:44 +1000350
351/******************************************************************************
352 * *
353 * Entry code *
354 * *
355 *****************************************************************************/
356
Paul Mackerrasde56a942011-06-29 00:21:34 +0000357.global kvmppc_hv_entry
358kvmppc_hv_entry:
359
360 /* Required state:
361 *
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100362 * R4 = vcpu pointer (or NULL)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000363 * MSR = ~IR|DR
364 * R13 = PACA
365 * R1 = host R1
Michael Neuling06a29e42014-08-19 14:59:30 +1000366 * R2 = TOC
Paul Mackerrasde56a942011-06-29 00:21:34 +0000367 * all other volatile GPRS = free
368 */
369 mflr r0
Paul Mackerras218309b2013-09-06 13:23:44 +1000370 std r0, PPC_LR_STKOFF(r1)
371 stdu r1, -112(r1)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000372
Paul Mackerrasde56a942011-06-29 00:21:34 +0000373 /* Save R1 in the PACA */
374 std r1, HSTATE_HOST_R1(r13)
375
Paul Mackerras44a3add2013-10-04 21:45:04 +1000376 li r6, KVM_GUEST_MODE_HOST_HV
377 stb r6, HSTATE_IN_GUEST(r13)
378
Paul Mackerrasde56a942011-06-29 00:21:34 +0000379 /* Clear out SLB */
380 li r6,0
381 slbmte r6,r6
382 slbia
383 ptesync
384
Paul Mackerras9e368f22011-06-29 00:40:08 +0000385 /*
Paul Mackerrasc17b98c2014-12-03 13:30:38 +1100386 * POWER7/POWER8 host -> guest partition switch code.
Paul Mackerras9e368f22011-06-29 00:40:08 +0000387 * We don't have to lock against concurrent tlbies,
388 * but we do have to coordinate across hardware threads.
389 */
Paul Mackerras371fefd2011-06-29 00:23:08 +0000390 /* Increment entry count iff exit count is zero. */
391 ld r5,HSTATE_KVM_VCORE(r13)
392 addi r9,r5,VCORE_ENTRY_EXIT
39321: lwarx r3,0,r9
394 cmpwi r3,0x100 /* any threads starting to exit? */
395 bge secondary_too_late /* if so we're too late to the party */
396 addi r3,r3,1
397 stwcx. r3,0,r9
398 bne 21b
399
400 /* Primary thread switches to guest partition. */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100401 ld r9,VCORE_KVM(r5) /* pointer to struct kvm */
402 lbz r6,HSTATE_PTID(r13)
Paul Mackerras371fefd2011-06-29 00:23:08 +0000403 cmpwi r6,0
404 bne 20f
Paul Mackerrasde56a942011-06-29 00:21:34 +0000405 ld r6,KVM_SDR1(r9)
406 lwz r7,KVM_LPID(r9)
407 li r0,LPID_RSVD /* switch to reserved LPID */
408 mtspr SPRN_LPID,r0
409 ptesync
410 mtspr SPRN_SDR1,r6 /* switch to partition page table */
411 mtspr SPRN_LPID,r7
412 isync
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000413
414 /* See if we need to flush the TLB */
415 lhz r6,PACAPACAINDEX(r13) /* test_bit(cpu, need_tlb_flush) */
416 clrldi r7,r6,64-6 /* extract bit number (6 bits) */
417 srdi r6,r6,6 /* doubleword number */
418 sldi r6,r6,3 /* address offset */
419 add r6,r6,r9
420 addi r6,r6,KVM_NEED_FLUSH /* dword in kvm->arch.need_tlb_flush */
Paul Mackerras371fefd2011-06-29 00:23:08 +0000421 li r0,1
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000422 sld r0,r0,r7
423 ld r7,0(r6)
424 and. r7,r7,r0
425 beq 22f
42623: ldarx r7,0,r6 /* if set, clear the bit */
427 andc r7,r7,r0
428 stdcx. r7,0,r6
429 bne 23b
Paul Mackerrasca252052014-01-08 21:25:22 +1100430 /* Flush the TLB of any entries for this LPID */
431 /* use arch 2.07S as a proxy for POWER8 */
432BEGIN_FTR_SECTION
433 li r6,512 /* POWER8 has 512 sets */
434FTR_SECTION_ELSE
435 li r6,128 /* POWER7 has 128 sets */
436ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000437 mtctr r6
438 li r7,0x800 /* IS field = 0b10 */
439 ptesync
44028: tlbiel r7
441 addi r7,r7,0x1000
442 bdnz 28b
443 ptesync
444
Paul Mackerras93b0f4d2013-09-06 13:17:46 +1000445 /* Add timebase offset onto timebase */
44622: ld r8,VCORE_TB_OFFSET(r5)
447 cmpdi r8,0
448 beq 37f
449 mftb r6 /* current host timebase */
450 add r8,r8,r6
451 mtspr SPRN_TBU40,r8 /* update upper 40 bits */
452 mftb r7 /* check if lower 24 bits overflowed */
453 clrldi r6,r6,40
454 clrldi r7,r7,40
455 cmpld r7,r6
456 bge 37f
457 addis r8,r8,0x100 /* if so, increment upper 40 bits */
458 mtspr SPRN_TBU40,r8
459
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000460 /* Load guest PCR value to select appropriate compat mode */
46137: ld r7, VCORE_PCR(r5)
462 cmpdi r7, 0
463 beq 38f
464 mtspr SPRN_PCR, r7
46538:
Michael Neulingb005255e2014-01-08 21:25:21 +1100466
467BEGIN_FTR_SECTION
468 /* DPDES is shared between threads */
469 ld r8, VCORE_DPDES(r5)
470 mtspr SPRN_DPDES, r8
471END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
472
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000473 li r0,1
Paul Mackerras371fefd2011-06-29 00:23:08 +0000474 stb r0,VCORE_IN_GUEST(r5) /* signal secondaries to continue */
475 b 10f
476
477 /* Secondary threads wait for primary to have done partition switch */
47820: lbz r0,VCORE_IN_GUEST(r5)
479 cmpwi r0,0
480 beq 20b
Paul Mackerrasaa04b4c2011-06-29 00:25:44 +0000481
Paul Mackerras19ccb762011-07-23 17:42:46 +1000482 /* Set LPCR and RMOR. */
Paul Mackerrasa0144e22013-09-20 14:52:38 +100048310: ld r8,VCORE_LPCR(r5)
Paul Mackerras19ccb762011-07-23 17:42:46 +1000484 mtspr SPRN_LPCR,r8
Paul Mackerrasaa04b4c2011-06-29 00:25:44 +0000485 ld r8,KVM_RMOR(r9)
486 mtspr SPRN_RMOR,r8
Paul Mackerrasde56a942011-06-29 00:21:34 +0000487 isync
488
489 /* Check if HDEC expires soon */
490 mfspr r3,SPRN_HDEC
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100491 cmpwi r3,512 /* 1 microsecond */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000492 li r12,BOOK3S_INTERRUPT_HV_DECREMENTER
Paul Mackerrasde56a942011-06-29 00:21:34 +0000493 blt hdec_soon
Paul Mackerras9e368f22011-06-29 00:40:08 +0000494
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100495 /* Do we have a guest vcpu to run? */
496 cmpdi r4, 0
497 beq kvmppc_primary_no_guest
498kvmppc_got_guest:
Paul Mackerrasde56a942011-06-29 00:21:34 +0000499
500 /* Load up guest SLB entries */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100501 lwz r5,VCPU_SLB_MAX(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000502 cmpwi r5,0
503 beq 9f
504 mtctr r5
505 addi r6,r4,VCPU_SLB
5061: ld r8,VCPU_SLB_E(r6)
507 ld r9,VCPU_SLB_V(r6)
508 slbmte r9,r8
509 addi r6,r6,VCPU_SLB_SIZE
510 bdnz 1b
5119:
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100512 /* Increment yield count if they have a VPA */
513 ld r3, VCPU_VPA(r4)
514 cmpdi r3, 0
515 beq 25f
Alexander Graf0865a582014-06-11 10:36:17 +0200516 li r6, LPPACA_YIELDCOUNT
517 LWZX_BE r5, r3, r6
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100518 addi r5, r5, 1
Alexander Graf0865a582014-06-11 10:36:17 +0200519 STWX_BE r5, r3, r6
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100520 li r6, 1
521 stb r6, VCPU_VPA_DIRTY(r4)
52225:
523
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100524 /* Save purr/spurr */
525 mfspr r5,SPRN_PURR
526 mfspr r6,SPRN_SPURR
527 std r5,HSTATE_PURR(r13)
528 std r6,HSTATE_SPURR(r13)
529 ld r7,VCPU_PURR(r4)
530 ld r8,VCPU_SPURR(r4)
531 mtspr SPRN_PURR,r7
532 mtspr SPRN_SPURR,r8
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100533
Michael Neulingeee7ff92014-01-08 21:25:19 +1100534BEGIN_FTR_SECTION
Paul Mackerrasde56a942011-06-29 00:21:34 +0000535 /* Set partition DABR */
536 /* Do this before re-enabling PMU to avoid P7 DABR corruption bug */
Paul Mackerras8563bf52014-01-08 21:25:29 +1100537 lwz r5,VCPU_DABRX(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000538 ld r6,VCPU_DABR(r4)
539 mtspr SPRN_DABRX,r5
540 mtspr SPRN_DABR,r6
Paul Mackerrasde56a942011-06-29 00:21:34 +0000541 isync
Michael Neulingeee7ff92014-01-08 21:25:19 +1100542END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000543
Michael Neulinge4e38122014-03-25 10:47:02 +1100544#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
545BEGIN_FTR_SECTION
546 b skip_tm
547END_FTR_SECTION_IFCLR(CPU_FTR_TM)
548
549 /* Turn on TM/FP/VSX/VMX so we can restore them. */
550 mfmsr r5
551 li r6, MSR_TM >> 32
552 sldi r6, r6, 32
553 or r5, r5, r6
554 ori r5, r5, MSR_FP
555 oris r5, r5, (MSR_VEC | MSR_VSX)@h
556 mtmsrd r5
557
558 /*
559 * The user may change these outside of a transaction, so they must
560 * always be context switched.
561 */
562 ld r5, VCPU_TFHAR(r4)
563 ld r6, VCPU_TFIAR(r4)
564 ld r7, VCPU_TEXASR(r4)
565 mtspr SPRN_TFHAR, r5
566 mtspr SPRN_TFIAR, r6
567 mtspr SPRN_TEXASR, r7
568
569 ld r5, VCPU_MSR(r4)
570 rldicl. r5, r5, 64 - MSR_TS_S_LG, 62
571 beq skip_tm /* TM not active in guest */
572
573 /* Make sure the failure summary is set, otherwise we'll program check
574 * when we trechkpt. It's possible that this might have been not set
575 * on a kvmppc_set_one_reg() call but we shouldn't let this crash the
576 * host.
577 */
578 oris r7, r7, (TEXASR_FS)@h
579 mtspr SPRN_TEXASR, r7
580
581 /*
582 * We need to load up the checkpointed state for the guest.
583 * We need to do this early as it will blow away any GPRs, VSRs and
584 * some SPRs.
585 */
586
587 mr r31, r4
588 addi r3, r31, VCPU_FPRS_TM
Alexander Graf9bf163f2014-06-16 14:41:15 +0200589 bl load_fp_state
Michael Neulinge4e38122014-03-25 10:47:02 +1100590 addi r3, r31, VCPU_VRS_TM
Alexander Graf9bf163f2014-06-16 14:41:15 +0200591 bl load_vr_state
Michael Neulinge4e38122014-03-25 10:47:02 +1100592 mr r4, r31
593 lwz r7, VCPU_VRSAVE_TM(r4)
594 mtspr SPRN_VRSAVE, r7
595
596 ld r5, VCPU_LR_TM(r4)
597 lwz r6, VCPU_CR_TM(r4)
598 ld r7, VCPU_CTR_TM(r4)
599 ld r8, VCPU_AMR_TM(r4)
600 ld r9, VCPU_TAR_TM(r4)
601 mtlr r5
602 mtcr r6
603 mtctr r7
604 mtspr SPRN_AMR, r8
605 mtspr SPRN_TAR, r9
606
607 /*
608 * Load up PPR and DSCR values but don't put them in the actual SPRs
609 * till the last moment to avoid running with userspace PPR and DSCR for
610 * too long.
611 */
612 ld r29, VCPU_DSCR_TM(r4)
613 ld r30, VCPU_PPR_TM(r4)
614
615 std r2, PACATMSCRATCH(r13) /* Save TOC */
616
617 /* Clear the MSR RI since r1, r13 are all going to be foobar. */
618 li r5, 0
619 mtmsrd r5, 1
620
621 /* Load GPRs r0-r28 */
622 reg = 0
623 .rept 29
624 ld reg, VCPU_GPRS_TM(reg)(r31)
625 reg = reg + 1
626 .endr
627
628 mtspr SPRN_DSCR, r29
629 mtspr SPRN_PPR, r30
630
631 /* Load final GPRs */
632 ld 29, VCPU_GPRS_TM(29)(r31)
633 ld 30, VCPU_GPRS_TM(30)(r31)
634 ld 31, VCPU_GPRS_TM(31)(r31)
635
636 /* TM checkpointed state is now setup. All GPRs are now volatile. */
637 TRECHKPT
638
639 /* Now let's get back the state we need. */
640 HMT_MEDIUM
641 GET_PACA(r13)
642 ld r29, HSTATE_DSCR(r13)
643 mtspr SPRN_DSCR, r29
644 ld r4, HSTATE_KVM_VCPU(r13)
645 ld r1, HSTATE_HOST_R1(r13)
646 ld r2, PACATMSCRATCH(r13)
647
648 /* Set the MSR RI since we have our registers back. */
649 li r5, MSR_RI
650 mtmsrd r5, 1
651skip_tm:
652#endif
653
Paul Mackerrasde56a942011-06-29 00:21:34 +0000654 /* Load guest PMU registers */
655 /* R4 is live here (vcpu pointer) */
656 li r3, 1
657 sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
658 mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
659 isync
Paul Mackerras9bc01a92014-05-26 19:48:40 +1000660BEGIN_FTR_SECTION
661 ld r3, VCPU_MMCR(r4)
662 andi. r5, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
663 cmpwi r5, MMCR0_PMAO
664 beql kvmppc_fix_pmao
665END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000666 lwz r3, VCPU_PMC(r4) /* always load up guest PMU registers */
667 lwz r5, VCPU_PMC + 4(r4) /* to prevent information leak */
668 lwz r6, VCPU_PMC + 8(r4)
669 lwz r7, VCPU_PMC + 12(r4)
670 lwz r8, VCPU_PMC + 16(r4)
671 lwz r9, VCPU_PMC + 20(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000672 mtspr SPRN_PMC1, r3
673 mtspr SPRN_PMC2, r5
674 mtspr SPRN_PMC3, r6
675 mtspr SPRN_PMC4, r7
676 mtspr SPRN_PMC5, r8
677 mtspr SPRN_PMC6, r9
Paul Mackerrasde56a942011-06-29 00:21:34 +0000678 ld r3, VCPU_MMCR(r4)
679 ld r5, VCPU_MMCR + 8(r4)
680 ld r6, VCPU_MMCR + 16(r4)
681 ld r7, VCPU_SIAR(r4)
682 ld r8, VCPU_SDAR(r4)
683 mtspr SPRN_MMCR1, r5
684 mtspr SPRN_MMCRA, r6
685 mtspr SPRN_SIAR, r7
686 mtspr SPRN_SDAR, r8
Michael Neulingb005255e2014-01-08 21:25:21 +1100687BEGIN_FTR_SECTION
688 ld r5, VCPU_MMCR + 24(r4)
689 ld r6, VCPU_SIER(r4)
690 lwz r7, VCPU_PMC + 24(r4)
691 lwz r8, VCPU_PMC + 28(r4)
692 ld r9, VCPU_MMCR + 32(r4)
693 mtspr SPRN_MMCR2, r5
694 mtspr SPRN_SIER, r6
695 mtspr SPRN_SPMC1, r7
696 mtspr SPRN_SPMC2, r8
697 mtspr SPRN_MMCRS, r9
698END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000699 mtspr SPRN_MMCR0, r3
700 isync
701
702 /* Load up FP, VMX and VSX registers */
703 bl kvmppc_load_fp
704
705 ld r14, VCPU_GPR(R14)(r4)
706 ld r15, VCPU_GPR(R15)(r4)
707 ld r16, VCPU_GPR(R16)(r4)
708 ld r17, VCPU_GPR(R17)(r4)
709 ld r18, VCPU_GPR(R18)(r4)
710 ld r19, VCPU_GPR(R19)(r4)
711 ld r20, VCPU_GPR(R20)(r4)
712 ld r21, VCPU_GPR(R21)(r4)
713 ld r22, VCPU_GPR(R22)(r4)
714 ld r23, VCPU_GPR(R23)(r4)
715 ld r24, VCPU_GPR(R24)(r4)
716 ld r25, VCPU_GPR(R25)(r4)
717 ld r26, VCPU_GPR(R26)(r4)
718 ld r27, VCPU_GPR(R27)(r4)
719 ld r28, VCPU_GPR(R28)(r4)
720 ld r29, VCPU_GPR(R29)(r4)
721 ld r30, VCPU_GPR(R30)(r4)
722 ld r31, VCPU_GPR(R31)(r4)
723
Paul Mackerrasde56a942011-06-29 00:21:34 +0000724 /* Switch DSCR to guest value */
725 ld r5, VCPU_DSCR(r4)
726 mtspr SPRN_DSCR, r5
Paul Mackerrasde56a942011-06-29 00:21:34 +0000727
Michael Neulingb005255e2014-01-08 21:25:21 +1100728BEGIN_FTR_SECTION
Paul Mackerrasc17b98c2014-12-03 13:30:38 +1100729 /* Skip next section on POWER7 */
Michael Neulingb005255e2014-01-08 21:25:21 +1100730 b 8f
731END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
732 /* Turn on TM so we can access TFHAR/TFIAR/TEXASR */
733 mfmsr r8
734 li r0, 1
735 rldimi r8, r0, MSR_TM_LG, 63-MSR_TM_LG
736 mtmsrd r8
737
738 /* Load up POWER8-specific registers */
739 ld r5, VCPU_IAMR(r4)
740 lwz r6, VCPU_PSPB(r4)
741 ld r7, VCPU_FSCR(r4)
742 mtspr SPRN_IAMR, r5
743 mtspr SPRN_PSPB, r6
744 mtspr SPRN_FSCR, r7
745 ld r5, VCPU_DAWR(r4)
746 ld r6, VCPU_DAWRX(r4)
747 ld r7, VCPU_CIABR(r4)
748 ld r8, VCPU_TAR(r4)
749 mtspr SPRN_DAWR, r5
750 mtspr SPRN_DAWRX, r6
751 mtspr SPRN_CIABR, r7
752 mtspr SPRN_TAR, r8
753 ld r5, VCPU_IC(r4)
754 ld r6, VCPU_VTB(r4)
755 mtspr SPRN_IC, r5
756 mtspr SPRN_VTB, r6
Michael Neuling7b490412014-01-08 21:25:32 +1100757 ld r8, VCPU_EBBHR(r4)
Michael Neulingb005255e2014-01-08 21:25:21 +1100758 mtspr SPRN_EBBHR, r8
759 ld r5, VCPU_EBBRR(r4)
760 ld r6, VCPU_BESCR(r4)
761 ld r7, VCPU_CSIGR(r4)
762 ld r8, VCPU_TACR(r4)
763 mtspr SPRN_EBBRR, r5
764 mtspr SPRN_BESCR, r6
765 mtspr SPRN_CSIGR, r7
766 mtspr SPRN_TACR, r8
767 ld r5, VCPU_TCSCR(r4)
768 ld r6, VCPU_ACOP(r4)
769 lwz r7, VCPU_GUEST_PID(r4)
770 ld r8, VCPU_WORT(r4)
771 mtspr SPRN_TCSCR, r5
772 mtspr SPRN_ACOP, r6
773 mtspr SPRN_PID, r7
774 mtspr SPRN_WORT, r8
7758:
776
Paul Mackerrasde56a942011-06-29 00:21:34 +0000777 /*
778 * Set the decrementer to the guest decrementer.
779 */
780 ld r8,VCPU_DEC_EXPIRES(r4)
Paul Mackerrasc5fb80d2014-03-25 10:47:07 +1100781 /* r8 is a host timebase value here, convert to guest TB */
782 ld r5,HSTATE_KVM_VCORE(r13)
783 ld r6,VCORE_TB_OFFSET(r5)
784 add r8,r8,r6
Paul Mackerrasde56a942011-06-29 00:21:34 +0000785 mftb r7
786 subf r3,r7,r8
787 mtspr SPRN_DEC,r3
788 stw r3,VCPU_DEC(r4)
789
790 ld r5, VCPU_SPRG0(r4)
791 ld r6, VCPU_SPRG1(r4)
792 ld r7, VCPU_SPRG2(r4)
793 ld r8, VCPU_SPRG3(r4)
794 mtspr SPRN_SPRG0, r5
795 mtspr SPRN_SPRG1, r6
796 mtspr SPRN_SPRG2, r7
797 mtspr SPRN_SPRG3, r8
798
Paul Mackerrasde56a942011-06-29 00:21:34 +0000799 /* Load up DAR and DSISR */
800 ld r5, VCPU_DAR(r4)
801 lwz r6, VCPU_DSISR(r4)
802 mtspr SPRN_DAR, r5
803 mtspr SPRN_DSISR, r6
804
Paul Mackerrasde56a942011-06-29 00:21:34 +0000805 /* Restore AMR and UAMOR, set AMOR to all 1s */
806 ld r5,VCPU_AMR(r4)
807 ld r6,VCPU_UAMOR(r4)
808 li r7,-1
809 mtspr SPRN_AMR,r5
810 mtspr SPRN_UAMOR,r6
811 mtspr SPRN_AMOR,r7
Paul Mackerrasde56a942011-06-29 00:21:34 +0000812
813 /* Restore state of CTRL run bit; assume 1 on entry */
814 lwz r5,VCPU_CTRL(r4)
815 andi. r5,r5,1
816 bne 4f
817 mfspr r6,SPRN_CTRLF
818 clrrdi r6,r6,1
819 mtspr SPRN_CTRLT,r6
8204:
821 ld r6, VCPU_CTR(r4)
822 lwz r7, VCPU_XER(r4)
823
824 mtctr r6
825 mtxer r7
826
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100827kvmppc_cede_reentry: /* r4 = vcpu, r13 = paca */
Paul Mackerras4619ac82013-04-17 20:31:41 +0000828 ld r10, VCPU_PC(r4)
829 ld r11, VCPU_MSR(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000830 ld r6, VCPU_SRR0(r4)
831 ld r7, VCPU_SRR1(r4)
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100832 mtspr SPRN_SRR0, r6
833 mtspr SPRN_SRR1, r7
Paul Mackerrasde56a942011-06-29 00:21:34 +0000834
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100835deliver_guest_interrupt:
Paul Mackerras4619ac82013-04-17 20:31:41 +0000836 /* r11 = vcpu->arch.msr & ~MSR_HV */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000837 rldicl r11, r11, 63 - MSR_HV_LG, 1
838 rotldi r11, r11, 1 + MSR_HV_LG
839 ori r11, r11, MSR_ME
840
Paul Mackerras19ccb762011-07-23 17:42:46 +1000841 /* Check if we can deliver an external or decrementer interrupt now */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100842 ld r0, VCPU_PENDING_EXC(r4)
843 rldicl r0, r0, 64 - BOOK3S_IRQPRIO_EXTERNAL_LEVEL, 63
844 cmpdi cr1, r0, 0
845 andi. r8, r11, MSR_EE
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100846 mfspr r8, SPRN_LPCR
847 /* Insert EXTERNAL_LEVEL bit into LPCR at the MER bit position */
848 rldimi r8, r0, LPCR_MER_SH, 63 - LPCR_MER_SH
849 mtspr SPRN_LPCR, r8
Paul Mackerras19ccb762011-07-23 17:42:46 +1000850 isync
Paul Mackerras19ccb762011-07-23 17:42:46 +1000851 beq 5f
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100852 li r0, BOOK3S_INTERRUPT_EXTERNAL
853 bne cr1, 12f
854 mfspr r0, SPRN_DEC
855 cmpwi r0, 0
856 li r0, BOOK3S_INTERRUPT_DECREMENTER
857 bge 5f
858
85912: mtspr SPRN_SRR0, r10
Paul Mackerras19ccb762011-07-23 17:42:46 +1000860 mr r10,r0
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100861 mtspr SPRN_SRR1, r11
Michael Neulinge4e38122014-03-25 10:47:02 +1100862 mr r9, r4
863 bl kvmppc_msr_interrupt
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11008645:
Paul Mackerras19ccb762011-07-23 17:42:46 +1000865
Liu Ping Fan27025a62013-11-19 14:12:48 +0800866/*
867 * Required state:
868 * R4 = vcpu
869 * R10: value for HSRR0
870 * R11: value for HSRR1
871 * R13 = PACA
872 */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000873fast_guest_return:
Paul Mackerras4619ac82013-04-17 20:31:41 +0000874 li r0,0
875 stb r0,VCPU_CEDED(r4) /* cancel cede */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000876 mtspr SPRN_HSRR0,r10
877 mtspr SPRN_HSRR1,r11
878
879 /* Activate guest mode, so faults get handled by KVM */
Paul Mackerras44a3add2013-10-04 21:45:04 +1000880 li r9, KVM_GUEST_MODE_GUEST_HV
Paul Mackerrasde56a942011-06-29 00:21:34 +0000881 stb r9, HSTATE_IN_GUEST(r13)
882
883 /* Enter guest */
884
Paul Mackerras0acb9112013-02-04 18:10:51 +0000885BEGIN_FTR_SECTION
886 ld r5, VCPU_CFAR(r4)
887 mtspr SPRN_CFAR, r5
888END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000889BEGIN_FTR_SECTION
890 ld r0, VCPU_PPR(r4)
891END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
Paul Mackerras0acb9112013-02-04 18:10:51 +0000892
Paul Mackerrasde56a942011-06-29 00:21:34 +0000893 ld r5, VCPU_LR(r4)
894 lwz r6, VCPU_CR(r4)
895 mtlr r5
896 mtcr r6
897
Michael Neulingc75df6f2012-06-25 13:33:10 +0000898 ld r1, VCPU_GPR(R1)(r4)
899 ld r2, VCPU_GPR(R2)(r4)
900 ld r3, VCPU_GPR(R3)(r4)
901 ld r5, VCPU_GPR(R5)(r4)
902 ld r6, VCPU_GPR(R6)(r4)
903 ld r7, VCPU_GPR(R7)(r4)
904 ld r8, VCPU_GPR(R8)(r4)
905 ld r9, VCPU_GPR(R9)(r4)
906 ld r10, VCPU_GPR(R10)(r4)
907 ld r11, VCPU_GPR(R11)(r4)
908 ld r12, VCPU_GPR(R12)(r4)
909 ld r13, VCPU_GPR(R13)(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000910
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000911BEGIN_FTR_SECTION
912 mtspr SPRN_PPR, r0
913END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
914 ld r0, VCPU_GPR(R0)(r4)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000915 ld r4, VCPU_GPR(R4)(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000916
917 hrfid
918 b .
919
920/******************************************************************************
921 * *
922 * Exit code *
923 * *
924 *****************************************************************************/
925
926/*
927 * We come here from the first-level interrupt handlers.
928 */
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530929 .globl kvmppc_interrupt_hv
930kvmppc_interrupt_hv:
Paul Mackerrasde56a942011-06-29 00:21:34 +0000931 /*
932 * Register contents:
933 * R12 = interrupt vector
934 * R13 = PACA
935 * guest CR, R12 saved in shadow VCPU SCRATCH1/0
936 * guest R13 saved in SPRN_SCRATCH0
937 */
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +0530938 std r9, HSTATE_SCRATCH2(r13)
Paul Mackerras44a3add2013-10-04 21:45:04 +1000939
940 lbz r9, HSTATE_IN_GUEST(r13)
941 cmpwi r9, KVM_GUEST_MODE_HOST_HV
942 beq kvmppc_bad_host_intr
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530943#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
944 cmpwi r9, KVM_GUEST_MODE_GUEST
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +0530945 ld r9, HSTATE_SCRATCH2(r13)
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530946 beq kvmppc_interrupt_pr
947#endif
Paul Mackerras44a3add2013-10-04 21:45:04 +1000948 /* We're now back in the host but in guest MMU context */
949 li r9, KVM_GUEST_MODE_HOST_HV
950 stb r9, HSTATE_IN_GUEST(r13)
951
Paul Mackerrasde56a942011-06-29 00:21:34 +0000952 ld r9, HSTATE_KVM_VCPU(r13)
953
954 /* Save registers */
955
Michael Neulingc75df6f2012-06-25 13:33:10 +0000956 std r0, VCPU_GPR(R0)(r9)
957 std r1, VCPU_GPR(R1)(r9)
958 std r2, VCPU_GPR(R2)(r9)
959 std r3, VCPU_GPR(R3)(r9)
960 std r4, VCPU_GPR(R4)(r9)
961 std r5, VCPU_GPR(R5)(r9)
962 std r6, VCPU_GPR(R6)(r9)
963 std r7, VCPU_GPR(R7)(r9)
964 std r8, VCPU_GPR(R8)(r9)
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +0530965 ld r0, HSTATE_SCRATCH2(r13)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000966 std r0, VCPU_GPR(R9)(r9)
967 std r10, VCPU_GPR(R10)(r9)
968 std r11, VCPU_GPR(R11)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000969 ld r3, HSTATE_SCRATCH0(r13)
970 lwz r4, HSTATE_SCRATCH1(r13)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000971 std r3, VCPU_GPR(R12)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000972 stw r4, VCPU_CR(r9)
Paul Mackerras0acb9112013-02-04 18:10:51 +0000973BEGIN_FTR_SECTION
974 ld r3, HSTATE_CFAR(r13)
975 std r3, VCPU_CFAR(r9)
976END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000977BEGIN_FTR_SECTION
978 ld r4, HSTATE_PPR(r13)
979 std r4, VCPU_PPR(r9)
980END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000981
982 /* Restore R1/R2 so we can handle faults */
983 ld r1, HSTATE_HOST_R1(r13)
984 ld r2, PACATOC(r13)
985
986 mfspr r10, SPRN_SRR0
987 mfspr r11, SPRN_SRR1
988 std r10, VCPU_SRR0(r9)
989 std r11, VCPU_SRR1(r9)
990 andi. r0, r12, 2 /* need to read HSRR0/1? */
991 beq 1f
992 mfspr r10, SPRN_HSRR0
993 mfspr r11, SPRN_HSRR1
994 clrrdi r12, r12, 2
9951: std r10, VCPU_PC(r9)
996 std r11, VCPU_MSR(r9)
997
998 GET_SCRATCH0(r3)
999 mflr r4
Michael Neulingc75df6f2012-06-25 13:33:10 +00001000 std r3, VCPU_GPR(R13)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001001 std r4, VCPU_LR(r9)
1002
Paul Mackerrasde56a942011-06-29 00:21:34 +00001003 stw r12,VCPU_TRAP(r9)
1004
Paul Mackerras4a157d62014-12-03 13:30:39 +11001005 /* Save HEIR (HV emulation assist reg) in emul_inst
Paul Mackerras697d3892011-12-12 12:36:37 +00001006 if this is an HEI (HV emulation interrupt, e40) */
1007 li r3,KVM_INST_FETCH_FAILED
Paul Mackerras2bf27602015-03-20 20:39:40 +11001008 stw r3,VCPU_LAST_INST(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001009 cmpwi r12,BOOK3S_INTERRUPT_H_EMUL_ASSIST
1010 bne 11f
1011 mfspr r3,SPRN_HEIR
Paul Mackerras4a157d62014-12-03 13:30:39 +1100101211: stw r3,VCPU_HEIR(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001013
1014 /* these are volatile across C function calls */
1015 mfctr r3
1016 mfxer r4
1017 std r3, VCPU_CTR(r9)
1018 stw r4, VCPU_XER(r9)
1019
Paul Mackerras697d3892011-12-12 12:36:37 +00001020 /* If this is a page table miss then see if it's theirs or ours */
1021 cmpwi r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
1022 beq kvmppc_hdsi
Paul Mackerras342d3db2011-12-12 12:38:05 +00001023 cmpwi r12, BOOK3S_INTERRUPT_H_INST_STORAGE
1024 beq kvmppc_hisi
Paul Mackerras697d3892011-12-12 12:36:37 +00001025
Paul Mackerrasde56a942011-06-29 00:21:34 +00001026 /* See if this is a leftover HDEC interrupt */
1027 cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
1028 bne 2f
1029 mfspr r3,SPRN_HDEC
1030 cmpwi r3,0
1031 bge ignore_hdec
10322:
Paul Mackerras697d3892011-12-12 12:36:37 +00001033 /* See if this is an hcall we can handle in real mode */
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001034 cmpwi r12,BOOK3S_INTERRUPT_SYSCALL
1035 beq hcall_try_real_mode
Paul Mackerrasde56a942011-06-29 00:21:34 +00001036
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001037 /* External interrupt ? */
1038 cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
1039 bne+ ext_interrupt_to_host
1040
1041 /* External interrupt, first check for host_ipi. If this is
1042 * set, we know the host wants us out so let's do it now
1043 */
Paul Mackerrasc9342432013-09-06 13:24:13 +10001044 bl kvmppc_read_intr
1045 cmpdi r3, 0
1046 bgt ext_interrupt_to_host
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001047
Paul Mackerras4619ac82013-04-17 20:31:41 +00001048 /* Check if any CPU is heading out to the host, if so head out too */
1049 ld r5, HSTATE_KVM_VCORE(r13)
1050 lwz r0, VCORE_ENTRY_EXIT(r5)
1051 cmpwi r0, 0x100
1052 bge ext_interrupt_to_host
1053
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11001054 /* Return to guest after delivering any pending interrupt */
1055 mr r4, r9
1056 b deliver_guest_interrupt
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001057
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001058ext_interrupt_to_host:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001059
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001060guest_exit_cont: /* r9 = vcpu, r12 = trap, r13 = paca */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001061 /* Save more register state */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001062 mfdar r6
1063 mfdsisr r7
Paul Mackerrasde56a942011-06-29 00:21:34 +00001064 std r6, VCPU_DAR(r9)
1065 stw r7, VCPU_DSISR(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001066 /* don't overwrite fault_dar/fault_dsisr if HDSI */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001067 cmpwi r12,BOOK3S_INTERRUPT_H_DATA_STORAGE
1068 beq 6f
Paul Mackerras697d3892011-12-12 12:36:37 +00001069 std r6, VCPU_FAULT_DAR(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001070 stw r7, VCPU_FAULT_DSISR(r9)
1071
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001072 /* See if it is a machine check */
1073 cmpwi r12, BOOK3S_INTERRUPT_MACHINE_CHECK
1074 beq machine_check_realmode
1075mc_cont:
1076
Paul Mackerrasde56a942011-06-29 00:21:34 +00001077 /* Save guest CTRL register, set runlatch to 1 */
Paul Mackerras697d3892011-12-12 12:36:37 +000010786: mfspr r6,SPRN_CTRLF
Paul Mackerrasde56a942011-06-29 00:21:34 +00001079 stw r6,VCPU_CTRL(r9)
1080 andi. r0,r6,1
1081 bne 4f
1082 ori r6,r6,1
1083 mtspr SPRN_CTRLT,r6
10844:
1085 /* Read the guest SLB and save it away */
1086 lwz r0,VCPU_SLB_NR(r9) /* number of entries in SLB */
1087 mtctr r0
1088 li r6,0
1089 addi r7,r9,VCPU_SLB
1090 li r5,0
10911: slbmfee r8,r6
1092 andis. r0,r8,SLB_ESID_V@h
1093 beq 2f
1094 add r8,r8,r6 /* put index in */
1095 slbmfev r3,r6
1096 std r8,VCPU_SLB_E(r7)
1097 std r3,VCPU_SLB_V(r7)
1098 addi r7,r7,VCPU_SLB_SIZE
1099 addi r5,r5,1
11002: addi r6,r6,1
1101 bdnz 1b
1102 stw r5,VCPU_SLB_MAX(r9)
1103
1104 /*
1105 * Save the guest PURR/SPURR
1106 */
1107 mfspr r5,SPRN_PURR
1108 mfspr r6,SPRN_SPURR
1109 ld r7,VCPU_PURR(r9)
1110 ld r8,VCPU_SPURR(r9)
1111 std r5,VCPU_PURR(r9)
1112 std r6,VCPU_SPURR(r9)
1113 subf r5,r7,r5
1114 subf r6,r8,r6
1115
1116 /*
1117 * Restore host PURR/SPURR and add guest times
1118 * so that the time in the guest gets accounted.
1119 */
1120 ld r3,HSTATE_PURR(r13)
1121 ld r4,HSTATE_SPURR(r13)
1122 add r3,r3,r5
1123 add r4,r4,r6
1124 mtspr SPRN_PURR,r3
1125 mtspr SPRN_SPURR,r4
1126
Paul Mackerras93b0f4d2013-09-06 13:17:46 +10001127 /* Save DEC */
1128 mfspr r5,SPRN_DEC
1129 mftb r6
1130 extsw r5,r5
1131 add r5,r5,r6
Paul Mackerrasc5fb80d2014-03-25 10:47:07 +11001132 /* r5 is a guest timebase value here, convert to host TB */
1133 ld r3,HSTATE_KVM_VCORE(r13)
1134 ld r4,VCORE_TB_OFFSET(r3)
1135 subf r5,r4,r5
Paul Mackerras93b0f4d2013-09-06 13:17:46 +10001136 std r5,VCPU_DEC_EXPIRES(r9)
1137
Michael Neulingb005255e2014-01-08 21:25:21 +11001138BEGIN_FTR_SECTION
1139 b 8f
1140END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Michael Neulingb005255e2014-01-08 21:25:21 +11001141 /* Save POWER8-specific registers */
1142 mfspr r5, SPRN_IAMR
1143 mfspr r6, SPRN_PSPB
1144 mfspr r7, SPRN_FSCR
1145 std r5, VCPU_IAMR(r9)
1146 stw r6, VCPU_PSPB(r9)
1147 std r7, VCPU_FSCR(r9)
1148 mfspr r5, SPRN_IC
1149 mfspr r6, SPRN_VTB
1150 mfspr r7, SPRN_TAR
1151 std r5, VCPU_IC(r9)
1152 std r6, VCPU_VTB(r9)
1153 std r7, VCPU_TAR(r9)
Michael Neuling7b490412014-01-08 21:25:32 +11001154 mfspr r8, SPRN_EBBHR
Michael Neulingb005255e2014-01-08 21:25:21 +11001155 std r8, VCPU_EBBHR(r9)
1156 mfspr r5, SPRN_EBBRR
1157 mfspr r6, SPRN_BESCR
1158 mfspr r7, SPRN_CSIGR
1159 mfspr r8, SPRN_TACR
1160 std r5, VCPU_EBBRR(r9)
1161 std r6, VCPU_BESCR(r9)
1162 std r7, VCPU_CSIGR(r9)
1163 std r8, VCPU_TACR(r9)
1164 mfspr r5, SPRN_TCSCR
1165 mfspr r6, SPRN_ACOP
1166 mfspr r7, SPRN_PID
1167 mfspr r8, SPRN_WORT
1168 std r5, VCPU_TCSCR(r9)
1169 std r6, VCPU_ACOP(r9)
1170 stw r7, VCPU_GUEST_PID(r9)
1171 std r8, VCPU_WORT(r9)
11728:
1173
Paul Mackerrasde56a942011-06-29 00:21:34 +00001174 /* Save and reset AMR and UAMOR before turning on the MMU */
1175 mfspr r5,SPRN_AMR
1176 mfspr r6,SPRN_UAMOR
1177 std r5,VCPU_AMR(r9)
1178 std r6,VCPU_UAMOR(r9)
1179 li r6,0
1180 mtspr SPRN_AMR,r6
1181
Paul Mackerrasde56a942011-06-29 00:21:34 +00001182 /* Switch DSCR back to host value */
1183 mfspr r8, SPRN_DSCR
1184 ld r7, HSTATE_DSCR(r13)
Paul Mackerrascfc86022013-09-21 09:53:28 +10001185 std r8, VCPU_DSCR(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001186 mtspr SPRN_DSCR, r7
1187
1188 /* Save non-volatile GPRs */
Michael Neulingc75df6f2012-06-25 13:33:10 +00001189 std r14, VCPU_GPR(R14)(r9)
1190 std r15, VCPU_GPR(R15)(r9)
1191 std r16, VCPU_GPR(R16)(r9)
1192 std r17, VCPU_GPR(R17)(r9)
1193 std r18, VCPU_GPR(R18)(r9)
1194 std r19, VCPU_GPR(R19)(r9)
1195 std r20, VCPU_GPR(R20)(r9)
1196 std r21, VCPU_GPR(R21)(r9)
1197 std r22, VCPU_GPR(R22)(r9)
1198 std r23, VCPU_GPR(R23)(r9)
1199 std r24, VCPU_GPR(R24)(r9)
1200 std r25, VCPU_GPR(R25)(r9)
1201 std r26, VCPU_GPR(R26)(r9)
1202 std r27, VCPU_GPR(R27)(r9)
1203 std r28, VCPU_GPR(R28)(r9)
1204 std r29, VCPU_GPR(R29)(r9)
1205 std r30, VCPU_GPR(R30)(r9)
1206 std r31, VCPU_GPR(R31)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001207
1208 /* Save SPRGs */
1209 mfspr r3, SPRN_SPRG0
1210 mfspr r4, SPRN_SPRG1
1211 mfspr r5, SPRN_SPRG2
1212 mfspr r6, SPRN_SPRG3
1213 std r3, VCPU_SPRG0(r9)
1214 std r4, VCPU_SPRG1(r9)
1215 std r5, VCPU_SPRG2(r9)
1216 std r6, VCPU_SPRG3(r9)
1217
Paul Mackerras89436332012-03-02 01:38:23 +00001218 /* save FP state */
1219 mr r3, r9
Paul Mackerras595e4f72013-10-15 20:43:04 +11001220 bl kvmppc_save_fp
Paul Mackerras89436332012-03-02 01:38:23 +00001221
Paul Mackerras0a8ecce2014-04-14 08:56:26 +10001222#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1223BEGIN_FTR_SECTION
1224 b 2f
1225END_FTR_SECTION_IFCLR(CPU_FTR_TM)
1226 /* Turn on TM. */
1227 mfmsr r8
1228 li r0, 1
1229 rldimi r8, r0, MSR_TM_LG, 63-MSR_TM_LG
1230 mtmsrd r8
1231
1232 ld r5, VCPU_MSR(r9)
1233 rldicl. r5, r5, 64 - MSR_TS_S_LG, 62
1234 beq 1f /* TM not active in guest. */
1235
1236 li r3, TM_CAUSE_KVM_RESCHED
1237
1238 /* Clear the MSR RI since r1, r13 are all going to be foobar. */
1239 li r5, 0
1240 mtmsrd r5, 1
1241
1242 /* All GPRs are volatile at this point. */
1243 TRECLAIM(R3)
1244
1245 /* Temporarily store r13 and r9 so we have some regs to play with */
1246 SET_SCRATCH0(r13)
1247 GET_PACA(r13)
1248 std r9, PACATMSCRATCH(r13)
1249 ld r9, HSTATE_KVM_VCPU(r13)
1250
1251 /* Get a few more GPRs free. */
1252 std r29, VCPU_GPRS_TM(29)(r9)
1253 std r30, VCPU_GPRS_TM(30)(r9)
1254 std r31, VCPU_GPRS_TM(31)(r9)
1255
1256 /* Save away PPR and DSCR soon so don't run with user values. */
1257 mfspr r31, SPRN_PPR
1258 HMT_MEDIUM
1259 mfspr r30, SPRN_DSCR
1260 ld r29, HSTATE_DSCR(r13)
1261 mtspr SPRN_DSCR, r29
1262
1263 /* Save all but r9, r13 & r29-r31 */
1264 reg = 0
1265 .rept 29
1266 .if (reg != 9) && (reg != 13)
1267 std reg, VCPU_GPRS_TM(reg)(r9)
1268 .endif
1269 reg = reg + 1
1270 .endr
1271 /* ... now save r13 */
1272 GET_SCRATCH0(r4)
1273 std r4, VCPU_GPRS_TM(13)(r9)
1274 /* ... and save r9 */
1275 ld r4, PACATMSCRATCH(r13)
1276 std r4, VCPU_GPRS_TM(9)(r9)
1277
1278 /* Reload stack pointer and TOC. */
1279 ld r1, HSTATE_HOST_R1(r13)
1280 ld r2, PACATOC(r13)
1281
1282 /* Set MSR RI now we have r1 and r13 back. */
1283 li r5, MSR_RI
1284 mtmsrd r5, 1
1285
1286 /* Save away checkpinted SPRs. */
1287 std r31, VCPU_PPR_TM(r9)
1288 std r30, VCPU_DSCR_TM(r9)
1289 mflr r5
1290 mfcr r6
1291 mfctr r7
1292 mfspr r8, SPRN_AMR
1293 mfspr r10, SPRN_TAR
1294 std r5, VCPU_LR_TM(r9)
1295 stw r6, VCPU_CR_TM(r9)
1296 std r7, VCPU_CTR_TM(r9)
1297 std r8, VCPU_AMR_TM(r9)
1298 std r10, VCPU_TAR_TM(r9)
1299
1300 /* Restore r12 as trap number. */
1301 lwz r12, VCPU_TRAP(r9)
1302
1303 /* Save FP/VSX. */
1304 addi r3, r9, VCPU_FPRS_TM
Alexander Graf9bf163f2014-06-16 14:41:15 +02001305 bl store_fp_state
Paul Mackerras0a8ecce2014-04-14 08:56:26 +10001306 addi r3, r9, VCPU_VRS_TM
Alexander Graf9bf163f2014-06-16 14:41:15 +02001307 bl store_vr_state
Paul Mackerras0a8ecce2014-04-14 08:56:26 +10001308 mfspr r6, SPRN_VRSAVE
1309 stw r6, VCPU_VRSAVE_TM(r9)
13101:
1311 /*
1312 * We need to save these SPRs after the treclaim so that the software
1313 * error code is recorded correctly in the TEXASR. Also the user may
1314 * change these outside of a transaction, so they must always be
1315 * context switched.
1316 */
1317 mfspr r5, SPRN_TFHAR
1318 mfspr r6, SPRN_TFIAR
1319 mfspr r7, SPRN_TEXASR
1320 std r5, VCPU_TFHAR(r9)
1321 std r6, VCPU_TFIAR(r9)
1322 std r7, VCPU_TEXASR(r9)
13232:
1324#endif
1325
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001326 /* Increment yield count if they have a VPA */
1327 ld r8, VCPU_VPA(r9) /* do they have a VPA? */
1328 cmpdi r8, 0
1329 beq 25f
Alexander Graf0865a582014-06-11 10:36:17 +02001330 li r4, LPPACA_YIELDCOUNT
1331 LWZX_BE r3, r8, r4
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001332 addi r3, r3, 1
Alexander Graf0865a582014-06-11 10:36:17 +02001333 STWX_BE r3, r8, r4
Paul Mackerrasc35635e2013-04-18 19:51:04 +00001334 li r3, 1
1335 stb r3, VCPU_VPA_DIRTY(r9)
Paul Mackerrasa8606e22011-06-29 00:22:05 +0000133625:
1337 /* Save PMU registers if requested */
1338 /* r8 and cr0.eq are live here */
Paul Mackerras9bc01a92014-05-26 19:48:40 +10001339BEGIN_FTR_SECTION
1340 /*
1341 * POWER8 seems to have a hardware bug where setting
1342 * MMCR0[PMAE] along with MMCR0[PMC1CE] and/or MMCR0[PMCjCE]
1343 * when some counters are already negative doesn't seem
1344 * to cause a performance monitor alert (and hence interrupt).
1345 * The effect of this is that when saving the PMU state,
1346 * if there is no PMU alert pending when we read MMCR0
1347 * before freezing the counters, but one becomes pending
1348 * before we read the counters, we lose it.
1349 * To work around this, we need a way to freeze the counters
1350 * before reading MMCR0. Normally, freezing the counters
1351 * is done by writing MMCR0 (to set MMCR0[FC]) which
1352 * unavoidably writes MMCR0[PMA0] as well. On POWER8,
1353 * we can also freeze the counters using MMCR2, by writing
1354 * 1s to all the counter freeze condition bits (there are
1355 * 9 bits each for 6 counters).
1356 */
1357 li r3, -1 /* set all freeze bits */
1358 clrrdi r3, r3, 10
1359 mfspr r10, SPRN_MMCR2
1360 mtspr SPRN_MMCR2, r3
1361 isync
1362END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001363 li r3, 1
1364 sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
1365 mfspr r4, SPRN_MMCR0 /* save MMCR0 */
1366 mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
Paul Mackerras89436332012-03-02 01:38:23 +00001367 mfspr r6, SPRN_MMCRA
Paul Mackerrasc17b98c2014-12-03 13:30:38 +11001368 /* Clear MMCRA in order to disable SDAR updates */
Paul Mackerras89436332012-03-02 01:38:23 +00001369 li r7, 0
1370 mtspr SPRN_MMCRA, r7
Paul Mackerrasde56a942011-06-29 00:21:34 +00001371 isync
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001372 beq 21f /* if no VPA, save PMU stuff anyway */
1373 lbz r7, LPPACA_PMCINUSE(r8)
1374 cmpwi r7, 0 /* did they ask for PMU stuff to be saved? */
1375 bne 21f
1376 std r3, VCPU_MMCR(r9) /* if not, set saved MMCR0 to FC */
1377 b 22f
137821: mfspr r5, SPRN_MMCR1
Paul Mackerras14941782013-09-06 13:11:18 +10001379 mfspr r7, SPRN_SIAR
1380 mfspr r8, SPRN_SDAR
Paul Mackerrasde56a942011-06-29 00:21:34 +00001381 std r4, VCPU_MMCR(r9)
1382 std r5, VCPU_MMCR + 8(r9)
1383 std r6, VCPU_MMCR + 16(r9)
Paul Mackerras9bc01a92014-05-26 19:48:40 +10001384BEGIN_FTR_SECTION
1385 std r10, VCPU_MMCR + 24(r9)
1386END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras14941782013-09-06 13:11:18 +10001387 std r7, VCPU_SIAR(r9)
1388 std r8, VCPU_SDAR(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001389 mfspr r3, SPRN_PMC1
1390 mfspr r4, SPRN_PMC2
1391 mfspr r5, SPRN_PMC3
1392 mfspr r6, SPRN_PMC4
1393 mfspr r7, SPRN_PMC5
1394 mfspr r8, SPRN_PMC6
1395 stw r3, VCPU_PMC(r9)
1396 stw r4, VCPU_PMC + 4(r9)
1397 stw r5, VCPU_PMC + 8(r9)
1398 stw r6, VCPU_PMC + 12(r9)
1399 stw r7, VCPU_PMC + 16(r9)
1400 stw r8, VCPU_PMC + 20(r9)
Paul Mackerras9e368f22011-06-29 00:40:08 +00001401BEGIN_FTR_SECTION
Michael Neulingb005255e2014-01-08 21:25:21 +11001402 mfspr r5, SPRN_SIER
1403 mfspr r6, SPRN_SPMC1
1404 mfspr r7, SPRN_SPMC2
1405 mfspr r8, SPRN_MMCRS
Michael Neulingb005255e2014-01-08 21:25:21 +11001406 std r5, VCPU_SIER(r9)
1407 stw r6, VCPU_PMC + 24(r9)
1408 stw r7, VCPU_PMC + 28(r9)
1409 std r8, VCPU_MMCR + 32(r9)
1410 lis r4, 0x8000
1411 mtspr SPRN_MMCRS, r4
1412END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000141322:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001414 /* Clear out SLB */
1415 li r5,0
1416 slbmte r5,r5
1417 slbia
1418 ptesync
1419
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11001420hdec_soon: /* r12 = trap, r13 = paca */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001421 /*
Paul Mackerrasc17b98c2014-12-03 13:30:38 +11001422 * POWER7/POWER8 guest -> host partition switch code.
Paul Mackerrasde56a942011-06-29 00:21:34 +00001423 * We don't have to lock against tlbies but we do
1424 * have to coordinate the hardware threads.
1425 */
1426 /* Increment the threads-exiting-guest count in the 0xff00
1427 bits of vcore->entry_exit_count */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001428 ld r5,HSTATE_KVM_VCORE(r13)
1429 addi r6,r5,VCORE_ENTRY_EXIT
143041: lwarx r3,0,r6
1431 addi r0,r3,0x100
1432 stwcx. r0,0,r6
1433 bne 41b
Paul Mackerrasf019b7a2013-11-16 17:46:03 +11001434 isync /* order stwcx. vs. reading napping_threads */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001435
1436 /*
1437 * At this point we have an interrupt that we have to pass
1438 * up to the kernel or qemu; we can't handle it in real mode.
1439 * Thus we have to do a partition switch, so we have to
1440 * collect the other threads, if we are the first thread
1441 * to take an interrupt. To do this, we set the HDEC to 0,
1442 * which causes an HDEC interrupt in all threads within 2ns
1443 * because the HDEC register is shared between all 4 threads.
1444 * However, we don't need to bother if this is an HDEC
1445 * interrupt, since the other threads will already be on their
1446 * way here in that case.
1447 */
1448 cmpwi r3,0x100 /* Are we the first here? */
1449 bge 43f
Paul Mackerrasde56a942011-06-29 00:21:34 +00001450 cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
1451 beq 40f
1452 li r0,0
1453 mtspr SPRN_HDEC,r0
145440:
1455 /*
1456 * Send an IPI to any napping threads, since an HDEC interrupt
1457 * doesn't wake CPUs up from nap.
1458 */
1459 lwz r3,VCORE_NAPPING_THREADS(r5)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11001460 lbz r4,HSTATE_PTID(r13)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001461 li r0,1
1462 sld r0,r0,r4
1463 andc. r3,r3,r0 /* no sense IPI'ing ourselves */
1464 beq 43f
Paul Mackerrasf019b7a2013-11-16 17:46:03 +11001465 /* Order entry/exit update vs. IPIs */
1466 sync
Paul Mackerrasde56a942011-06-29 00:21:34 +00001467 mulli r4,r4,PACA_SIZE /* get paca for thread 0 */
1468 subf r6,r4,r13
146942: andi. r0,r3,1
1470 beq 44f
1471 ld r8,HSTATE_XICS_PHYS(r6) /* get thread's XICS reg addr */
1472 li r0,IPI_PRIORITY
1473 li r7,XICS_MFRR
1474 stbcix r0,r7,r8 /* trigger the IPI */
147544: srdi. r3,r3,1
1476 addi r6,r6,PACA_SIZE
1477 bne 42b
1478
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11001479secondary_too_late:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001480 /* Secondary threads wait for primary to do partition switch */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100148143: ld r5,HSTATE_KVM_VCORE(r13)
1482 ld r4,VCORE_KVM(r5) /* pointer to struct kvm */
1483 lbz r3,HSTATE_PTID(r13)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001484 cmpwi r3,0
1485 beq 15f
1486 HMT_LOW
148713: lbz r3,VCORE_IN_GUEST(r5)
1488 cmpwi r3,0
1489 bne 13b
1490 HMT_MEDIUM
1491 b 16f
1492
1493 /* Primary thread waits for all the secondaries to exit guest */
149415: lwz r3,VCORE_ENTRY_EXIT(r5)
1495 srwi r0,r3,8
1496 clrldi r3,r3,56
1497 cmpw r3,r0
1498 bne 15b
1499 isync
1500
1501 /* Primary thread switches back to host partition */
1502 ld r6,KVM_HOST_SDR1(r4)
1503 lwz r7,KVM_HOST_LPID(r4)
1504 li r8,LPID_RSVD /* switch to reserved LPID */
1505 mtspr SPRN_LPID,r8
1506 ptesync
1507 mtspr SPRN_SDR1,r6 /* switch to partition page table */
1508 mtspr SPRN_LPID,r7
1509 isync
1510
Michael Neulingb005255e2014-01-08 21:25:21 +11001511BEGIN_FTR_SECTION
1512 /* DPDES is shared between threads */
1513 mfspr r7, SPRN_DPDES
1514 std r7, VCORE_DPDES(r5)
1515 /* clear DPDES so we don't get guest doorbells in the host */
1516 li r8, 0
1517 mtspr SPRN_DPDES, r8
1518END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1519
Paul Mackerrasde56a942011-06-29 00:21:34 +00001520 /* Subtract timebase offset from timebase */
1521 ld r8,VCORE_TB_OFFSET(r5)
1522 cmpdi r8,0
1523 beq 17f
Paul Mackerrasc5fb80d2014-03-25 10:47:07 +11001524 mftb r6 /* current guest timebase */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001525 subf r8,r8,r6
1526 mtspr SPRN_TBU40,r8 /* update upper 40 bits */
1527 mftb r7 /* check if lower 24 bits overflowed */
1528 clrldi r6,r6,40
1529 clrldi r7,r7,40
1530 cmpld r7,r6
1531 bge 17f
1532 addis r8,r8,0x100 /* if so, increment upper 40 bits */
1533 mtspr SPRN_TBU40,r8
1534
1535 /* Reset PCR */
153617: ld r0, VCORE_PCR(r5)
1537 cmpdi r0, 0
1538 beq 18f
1539 li r0, 0
1540 mtspr SPRN_PCR, r0
154118:
1542 /* Signal secondary CPUs to continue */
1543 stb r0,VCORE_IN_GUEST(r5)
1544 lis r8,0x7fff /* MAX_INT@h */
1545 mtspr SPRN_HDEC,r8
1546
154716: ld r8,KVM_HOST_LPCR(r4)
1548 mtspr SPRN_LPCR,r8
1549 isync
Paul Mackerrasde56a942011-06-29 00:21:34 +00001550
1551 /* load host SLB entries */
Paul Mackerrasc17b98c2014-12-03 13:30:38 +11001552 ld r8,PACA_SLBSHADOWPTR(r13)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001553
1554 .rept SLB_NUM_BOLTED
Alexander Graf0865a582014-06-11 10:36:17 +02001555 li r3, SLBSHADOW_SAVEAREA
1556 LDX_BE r5, r8, r3
1557 addi r3, r3, 8
1558 LDX_BE r6, r8, r3
Paul Mackerrasde56a942011-06-29 00:21:34 +00001559 andis. r7,r5,SLB_ESID_V@h
1560 beq 1f
1561 slbmte r6,r5
15621: addi r8,r8,16
1563 .endr
1564
Paul Mackerrasde56a942011-06-29 00:21:34 +00001565 /* Unset guest mode */
1566 li r0, KVM_GUEST_MODE_NONE
1567 stb r0, HSTATE_IN_GUEST(r13)
1568
Paul Mackerras218309b2013-09-06 13:23:44 +10001569 ld r0, 112+PPC_LR_STKOFF(r1)
1570 addi r1, r1, 112
1571 mtlr r0
1572 blr
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001573
Paul Mackerras697d3892011-12-12 12:36:37 +00001574/*
1575 * Check whether an HDSI is an HPTE not found fault or something else.
1576 * If it is an HPTE not found fault that is due to the guest accessing
1577 * a page that they have mapped but which we have paged out, then
1578 * we continue on with the guest exit path. In all other cases,
1579 * reflect the HDSI to the guest as a DSI.
1580 */
1581kvmppc_hdsi:
1582 mfspr r4, SPRN_HDAR
1583 mfspr r6, SPRN_HDSISR
Paul Mackerras4cf302b2011-12-12 12:38:51 +00001584 /* HPTE not found fault or protection fault? */
1585 andis. r0, r6, (DSISR_NOHPTE | DSISR_PROTFAULT)@h
Paul Mackerras697d3892011-12-12 12:36:37 +00001586 beq 1f /* if not, send it to the guest */
1587 andi. r0, r11, MSR_DR /* data relocation enabled? */
1588 beq 3f
1589 clrrdi r0, r4, 28
Michael Neulingc75df6f2012-06-25 13:33:10 +00001590 PPC_SLBFEE_DOT(R5, R0) /* if so, look up SLB */
Paul Mackerras697d3892011-12-12 12:36:37 +00001591 bne 1f /* if no SLB entry found */
15924: std r4, VCPU_FAULT_DAR(r9)
1593 stw r6, VCPU_FAULT_DSISR(r9)
1594
1595 /* Search the hash table. */
1596 mr r3, r9 /* vcpu pointer */
Paul Mackerras342d3db2011-12-12 12:38:05 +00001597 li r7, 1 /* data fault */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11001598 bl kvmppc_hpte_hv_fault
Paul Mackerras697d3892011-12-12 12:36:37 +00001599 ld r9, HSTATE_KVM_VCPU(r13)
1600 ld r10, VCPU_PC(r9)
1601 ld r11, VCPU_MSR(r9)
1602 li r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
1603 cmpdi r3, 0 /* retry the instruction */
1604 beq 6f
1605 cmpdi r3, -1 /* handle in kernel mode */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001606 beq guest_exit_cont
Paul Mackerras697d3892011-12-12 12:36:37 +00001607 cmpdi r3, -2 /* MMIO emulation; need instr word */
1608 beq 2f
1609
1610 /* Synthesize a DSI for the guest */
1611 ld r4, VCPU_FAULT_DAR(r9)
1612 mr r6, r3
16131: mtspr SPRN_DAR, r4
1614 mtspr SPRN_DSISR, r6
1615 mtspr SPRN_SRR0, r10
1616 mtspr SPRN_SRR1, r11
1617 li r10, BOOK3S_INTERRUPT_DATA_STORAGE
Michael Neulinge4e38122014-03-25 10:47:02 +11001618 bl kvmppc_msr_interrupt
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001619fast_interrupt_c_return:
Paul Mackerras697d3892011-12-12 12:36:37 +000016206: ld r7, VCPU_CTR(r9)
1621 lwz r8, VCPU_XER(r9)
1622 mtctr r7
1623 mtxer r8
1624 mr r4, r9
1625 b fast_guest_return
1626
16273: ld r5, VCPU_KVM(r9) /* not relocated, use VRMA */
1628 ld r5, KVM_VRMA_SLB_V(r5)
1629 b 4b
1630
1631 /* If this is for emulated MMIO, load the instruction word */
16322: li r8, KVM_INST_FETCH_FAILED /* In case lwz faults */
1633
1634 /* Set guest mode to 'jump over instruction' so if lwz faults
1635 * we'll just continue at the next IP. */
1636 li r0, KVM_GUEST_MODE_SKIP
1637 stb r0, HSTATE_IN_GUEST(r13)
1638
1639 /* Do the access with MSR:DR enabled */
1640 mfmsr r3
1641 ori r4, r3, MSR_DR /* Enable paging for data */
1642 mtmsrd r4
1643 lwz r8, 0(r10)
1644 mtmsrd r3
1645
1646 /* Store the result */
1647 stw r8, VCPU_LAST_INST(r9)
1648
1649 /* Unset guest mode. */
Paul Mackerras44a3add2013-10-04 21:45:04 +10001650 li r0, KVM_GUEST_MODE_HOST_HV
Paul Mackerras697d3892011-12-12 12:36:37 +00001651 stb r0, HSTATE_IN_GUEST(r13)
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001652 b guest_exit_cont
Paul Mackerrasde56a942011-06-29 00:21:34 +00001653
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001654/*
Paul Mackerras342d3db2011-12-12 12:38:05 +00001655 * Similarly for an HISI, reflect it to the guest as an ISI unless
1656 * it is an HPTE not found fault for a page that we have paged out.
1657 */
1658kvmppc_hisi:
1659 andis. r0, r11, SRR1_ISI_NOPT@h
1660 beq 1f
1661 andi. r0, r11, MSR_IR /* instruction relocation enabled? */
1662 beq 3f
1663 clrrdi r0, r10, 28
Michael Neulingc75df6f2012-06-25 13:33:10 +00001664 PPC_SLBFEE_DOT(R5, R0) /* if so, look up SLB */
Paul Mackerras342d3db2011-12-12 12:38:05 +00001665 bne 1f /* if no SLB entry found */
16664:
1667 /* Search the hash table. */
1668 mr r3, r9 /* vcpu pointer */
1669 mr r4, r10
1670 mr r6, r11
1671 li r7, 0 /* instruction fault */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11001672 bl kvmppc_hpte_hv_fault
Paul Mackerras342d3db2011-12-12 12:38:05 +00001673 ld r9, HSTATE_KVM_VCPU(r13)
1674 ld r10, VCPU_PC(r9)
1675 ld r11, VCPU_MSR(r9)
1676 li r12, BOOK3S_INTERRUPT_H_INST_STORAGE
1677 cmpdi r3, 0 /* retry the instruction */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001678 beq fast_interrupt_c_return
Paul Mackerras342d3db2011-12-12 12:38:05 +00001679 cmpdi r3, -1 /* handle in kernel mode */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001680 beq guest_exit_cont
Paul Mackerras342d3db2011-12-12 12:38:05 +00001681
1682 /* Synthesize an ISI for the guest */
1683 mr r11, r3
16841: mtspr SPRN_SRR0, r10
1685 mtspr SPRN_SRR1, r11
1686 li r10, BOOK3S_INTERRUPT_INST_STORAGE
Michael Neulinge4e38122014-03-25 10:47:02 +11001687 bl kvmppc_msr_interrupt
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001688 b fast_interrupt_c_return
Paul Mackerras342d3db2011-12-12 12:38:05 +00001689
16903: ld r6, VCPU_KVM(r9) /* not relocated, use VRMA */
1691 ld r5, KVM_VRMA_SLB_V(r6)
1692 b 4b
1693
1694/*
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001695 * Try to handle an hcall in real mode.
1696 * Returns to the guest if we handle it, or continues on up to
1697 * the kernel if we can't (i.e. if we don't have a handler for
1698 * it, or if the handler returns H_TOO_HARD).
1699 */
1700 .globl hcall_try_real_mode
1701hcall_try_real_mode:
Michael Neulingc75df6f2012-06-25 13:33:10 +00001702 ld r3,VCPU_GPR(R3)(r9)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001703 andi. r0,r11,MSR_PR
Liu Ping Fan27025a62013-11-19 14:12:48 +08001704 /* sc 1 from userspace - reflect to guest syscall */
1705 bne sc_1_fast_return
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001706 clrrdi r3,r3,2
1707 cmpldi r3,hcall_real_table_end - hcall_real_table
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001708 bge guest_exit_cont
Paul Mackerras699a0ea2014-06-02 11:02:59 +10001709 /* See if this hcall is enabled for in-kernel handling */
1710 ld r4, VCPU_KVM(r9)
1711 srdi r0, r3, 8 /* r0 = (r3 / 4) >> 6 */
1712 sldi r0, r0, 3 /* index into kvm->arch.enabled_hcalls[] */
1713 add r4, r4, r0
1714 ld r0, KVM_ENABLED_HCALLS(r4)
1715 rlwinm r4, r3, 32-2, 0x3f /* r4 = (r3 / 4) & 0x3f */
1716 srd r0, r0, r4
1717 andi. r0, r0, 1
1718 beq guest_exit_cont
1719 /* Get pointer to handler, if any, and call it */
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001720 LOAD_REG_ADDR(r4, hcall_real_table)
Paul Mackerras4baa1d82013-07-08 20:09:53 +10001721 lwax r3,r3,r4
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001722 cmpwi r3,0
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001723 beq guest_exit_cont
Anton Blanchard05a308c2014-06-12 18:16:10 +10001724 add r12,r3,r4
1725 mtctr r12
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001726 mr r3,r9 /* get vcpu pointer */
Michael Neulingc75df6f2012-06-25 13:33:10 +00001727 ld r4,VCPU_GPR(R4)(r9)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001728 bctrl
1729 cmpdi r3,H_TOO_HARD
1730 beq hcall_real_fallback
1731 ld r4,HSTATE_KVM_VCPU(r13)
Michael Neulingc75df6f2012-06-25 13:33:10 +00001732 std r3,VCPU_GPR(R3)(r4)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001733 ld r10,VCPU_PC(r4)
1734 ld r11,VCPU_MSR(r4)
1735 b fast_guest_return
1736
Liu Ping Fan27025a62013-11-19 14:12:48 +08001737sc_1_fast_return:
1738 mtspr SPRN_SRR0,r10
1739 mtspr SPRN_SRR1,r11
1740 li r10, BOOK3S_INTERRUPT_SYSCALL
Michael Neulinge4e38122014-03-25 10:47:02 +11001741 bl kvmppc_msr_interrupt
Liu Ping Fan27025a62013-11-19 14:12:48 +08001742 mr r4,r9
1743 b fast_guest_return
1744
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001745 /* We've attempted a real mode hcall, but it's punted it back
1746 * to userspace. We need to restore some clobbered volatiles
1747 * before resuming the pass-it-to-qemu path */
1748hcall_real_fallback:
1749 li r12,BOOK3S_INTERRUPT_SYSCALL
1750 ld r9, HSTATE_KVM_VCPU(r13)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001751
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001752 b guest_exit_cont
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001753
1754 .globl hcall_real_table
1755hcall_real_table:
1756 .long 0 /* 0 - unused */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001757 .long DOTSYM(kvmppc_h_remove) - hcall_real_table
1758 .long DOTSYM(kvmppc_h_enter) - hcall_real_table
1759 .long DOTSYM(kvmppc_h_read) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001760 .long 0 /* 0x10 - H_CLEAR_MOD */
1761 .long 0 /* 0x14 - H_CLEAR_REF */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001762 .long DOTSYM(kvmppc_h_protect) - hcall_real_table
1763 .long DOTSYM(kvmppc_h_get_tce) - hcall_real_table
1764 .long DOTSYM(kvmppc_h_put_tce) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001765 .long 0 /* 0x24 - H_SET_SPRG0 */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001766 .long DOTSYM(kvmppc_h_set_dabr) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001767 .long 0 /* 0x2c */
1768 .long 0 /* 0x30 */
1769 .long 0 /* 0x34 */
1770 .long 0 /* 0x38 */
1771 .long 0 /* 0x3c */
1772 .long 0 /* 0x40 */
1773 .long 0 /* 0x44 */
1774 .long 0 /* 0x48 */
1775 .long 0 /* 0x4c */
1776 .long 0 /* 0x50 */
1777 .long 0 /* 0x54 */
1778 .long 0 /* 0x58 */
1779 .long 0 /* 0x5c */
1780 .long 0 /* 0x60 */
Benjamin Herrenschmidte7d26f22013-04-17 20:31:15 +00001781#ifdef CONFIG_KVM_XICS
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001782 .long DOTSYM(kvmppc_rm_h_eoi) - hcall_real_table
1783 .long DOTSYM(kvmppc_rm_h_cppr) - hcall_real_table
1784 .long DOTSYM(kvmppc_rm_h_ipi) - hcall_real_table
Benjamin Herrenschmidte7d26f22013-04-17 20:31:15 +00001785 .long 0 /* 0x70 - H_IPOLL */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001786 .long DOTSYM(kvmppc_rm_h_xirr) - hcall_real_table
Benjamin Herrenschmidte7d26f22013-04-17 20:31:15 +00001787#else
1788 .long 0 /* 0x64 - H_EOI */
1789 .long 0 /* 0x68 - H_CPPR */
1790 .long 0 /* 0x6c - H_IPI */
1791 .long 0 /* 0x70 - H_IPOLL */
1792 .long 0 /* 0x74 - H_XIRR */
1793#endif
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001794 .long 0 /* 0x78 */
1795 .long 0 /* 0x7c */
1796 .long 0 /* 0x80 */
1797 .long 0 /* 0x84 */
1798 .long 0 /* 0x88 */
1799 .long 0 /* 0x8c */
1800 .long 0 /* 0x90 */
1801 .long 0 /* 0x94 */
1802 .long 0 /* 0x98 */
1803 .long 0 /* 0x9c */
1804 .long 0 /* 0xa0 */
1805 .long 0 /* 0xa4 */
1806 .long 0 /* 0xa8 */
1807 .long 0 /* 0xac */
1808 .long 0 /* 0xb0 */
1809 .long 0 /* 0xb4 */
1810 .long 0 /* 0xb8 */
1811 .long 0 /* 0xbc */
1812 .long 0 /* 0xc0 */
1813 .long 0 /* 0xc4 */
1814 .long 0 /* 0xc8 */
1815 .long 0 /* 0xcc */
1816 .long 0 /* 0xd0 */
1817 .long 0 /* 0xd4 */
1818 .long 0 /* 0xd8 */
1819 .long 0 /* 0xdc */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001820 .long DOTSYM(kvmppc_h_cede) - hcall_real_table
Sam Bobroff90fd09f2014-12-03 13:30:40 +11001821 .long DOTSYM(kvmppc_rm_h_confer) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001822 .long 0 /* 0xe8 */
1823 .long 0 /* 0xec */
1824 .long 0 /* 0xf0 */
1825 .long 0 /* 0xf4 */
1826 .long 0 /* 0xf8 */
1827 .long 0 /* 0xfc */
1828 .long 0 /* 0x100 */
1829 .long 0 /* 0x104 */
1830 .long 0 /* 0x108 */
1831 .long 0 /* 0x10c */
1832 .long 0 /* 0x110 */
1833 .long 0 /* 0x114 */
1834 .long 0 /* 0x118 */
1835 .long 0 /* 0x11c */
1836 .long 0 /* 0x120 */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001837 .long DOTSYM(kvmppc_h_bulk_remove) - hcall_real_table
Paul Mackerras8563bf52014-01-08 21:25:29 +11001838 .long 0 /* 0x128 */
1839 .long 0 /* 0x12c */
1840 .long 0 /* 0x130 */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001841 .long DOTSYM(kvmppc_h_set_xdabr) - hcall_real_table
Michael Ellermane928e9c2015-03-20 20:39:41 +11001842 .long 0 /* 0x138 */
1843 .long 0 /* 0x13c */
1844 .long 0 /* 0x140 */
1845 .long 0 /* 0x144 */
1846 .long 0 /* 0x148 */
1847 .long 0 /* 0x14c */
1848 .long 0 /* 0x150 */
1849 .long 0 /* 0x154 */
1850 .long 0 /* 0x158 */
1851 .long 0 /* 0x15c */
1852 .long 0 /* 0x160 */
1853 .long 0 /* 0x164 */
1854 .long 0 /* 0x168 */
1855 .long 0 /* 0x16c */
1856 .long 0 /* 0x170 */
1857 .long 0 /* 0x174 */
1858 .long 0 /* 0x178 */
1859 .long 0 /* 0x17c */
1860 .long 0 /* 0x180 */
1861 .long 0 /* 0x184 */
1862 .long 0 /* 0x188 */
1863 .long 0 /* 0x18c */
1864 .long 0 /* 0x190 */
1865 .long 0 /* 0x194 */
1866 .long 0 /* 0x198 */
1867 .long 0 /* 0x19c */
1868 .long 0 /* 0x1a0 */
1869 .long 0 /* 0x1a4 */
1870 .long 0 /* 0x1a8 */
1871 .long 0 /* 0x1ac */
1872 .long 0 /* 0x1b0 */
1873 .long 0 /* 0x1b4 */
1874 .long 0 /* 0x1b8 */
1875 .long 0 /* 0x1bc */
1876 .long 0 /* 0x1c0 */
1877 .long 0 /* 0x1c4 */
1878 .long 0 /* 0x1c8 */
1879 .long 0 /* 0x1cc */
1880 .long 0 /* 0x1d0 */
1881 .long 0 /* 0x1d4 */
1882 .long 0 /* 0x1d8 */
1883 .long 0 /* 0x1dc */
1884 .long 0 /* 0x1e0 */
1885 .long 0 /* 0x1e4 */
1886 .long 0 /* 0x1e8 */
1887 .long 0 /* 0x1ec */
1888 .long 0 /* 0x1f0 */
1889 .long 0 /* 0x1f4 */
1890 .long 0 /* 0x1f8 */
1891 .long 0 /* 0x1fc */
1892 .long 0 /* 0x200 */
1893 .long 0 /* 0x204 */
1894 .long 0 /* 0x208 */
1895 .long 0 /* 0x20c */
1896 .long 0 /* 0x210 */
1897 .long 0 /* 0x214 */
1898 .long 0 /* 0x218 */
1899 .long 0 /* 0x21c */
1900 .long 0 /* 0x220 */
1901 .long 0 /* 0x224 */
1902 .long 0 /* 0x228 */
1903 .long 0 /* 0x22c */
1904 .long 0 /* 0x230 */
1905 .long 0 /* 0x234 */
1906 .long 0 /* 0x238 */
1907 .long 0 /* 0x23c */
1908 .long 0 /* 0x240 */
1909 .long 0 /* 0x244 */
1910 .long 0 /* 0x248 */
1911 .long 0 /* 0x24c */
1912 .long 0 /* 0x250 */
1913 .long 0 /* 0x254 */
1914 .long 0 /* 0x258 */
1915 .long 0 /* 0x25c */
1916 .long 0 /* 0x260 */
1917 .long 0 /* 0x264 */
1918 .long 0 /* 0x268 */
1919 .long 0 /* 0x26c */
1920 .long 0 /* 0x270 */
1921 .long 0 /* 0x274 */
1922 .long 0 /* 0x278 */
1923 .long 0 /* 0x27c */
1924 .long 0 /* 0x280 */
1925 .long 0 /* 0x284 */
1926 .long 0 /* 0x288 */
1927 .long 0 /* 0x28c */
1928 .long 0 /* 0x290 */
1929 .long 0 /* 0x294 */
1930 .long 0 /* 0x298 */
1931 .long 0 /* 0x29c */
1932 .long 0 /* 0x2a0 */
1933 .long 0 /* 0x2a4 */
1934 .long 0 /* 0x2a8 */
1935 .long 0 /* 0x2ac */
1936 .long 0 /* 0x2b0 */
1937 .long 0 /* 0x2b4 */
1938 .long 0 /* 0x2b8 */
1939 .long 0 /* 0x2bc */
1940 .long 0 /* 0x2c0 */
1941 .long 0 /* 0x2c4 */
1942 .long 0 /* 0x2c8 */
1943 .long 0 /* 0x2cc */
1944 .long 0 /* 0x2d0 */
1945 .long 0 /* 0x2d4 */
1946 .long 0 /* 0x2d8 */
1947 .long 0 /* 0x2dc */
1948 .long 0 /* 0x2e0 */
1949 .long 0 /* 0x2e4 */
1950 .long 0 /* 0x2e8 */
1951 .long 0 /* 0x2ec */
1952 .long 0 /* 0x2f0 */
1953 .long 0 /* 0x2f4 */
1954 .long 0 /* 0x2f8 */
1955 .long 0 /* 0x2fc */
1956 .long DOTSYM(kvmppc_h_random) - hcall_real_table
Paul Mackerrasae2113a2014-06-02 11:03:00 +10001957 .globl hcall_real_table_end
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001958hcall_real_table_end:
1959
Paul Mackerrasde56a942011-06-29 00:21:34 +00001960ignore_hdec:
1961 mr r4,r9
1962 b fast_guest_return
1963
Paul Mackerras8563bf52014-01-08 21:25:29 +11001964_GLOBAL(kvmppc_h_set_xdabr)
1965 andi. r0, r5, DABRX_USER | DABRX_KERNEL
1966 beq 6f
1967 li r0, DABRX_USER | DABRX_KERNEL | DABRX_BTI
1968 andc. r0, r5, r0
1969 beq 3f
19706: li r3, H_PARAMETER
1971 blr
1972
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001973_GLOBAL(kvmppc_h_set_dabr)
Paul Mackerras8563bf52014-01-08 21:25:29 +11001974 li r5, DABRX_USER | DABRX_KERNEL
19753:
Michael Neulingeee7ff92014-01-08 21:25:19 +11001976BEGIN_FTR_SECTION
1977 b 2f
1978END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001979 std r4,VCPU_DABR(r3)
Paul Mackerras8563bf52014-01-08 21:25:29 +11001980 stw r5, VCPU_DABRX(r3)
1981 mtspr SPRN_DABRX, r5
Paul Mackerras89436332012-03-02 01:38:23 +00001982 /* Work around P7 bug where DABR can get corrupted on mtspr */
19831: mtspr SPRN_DABR,r4
1984 mfspr r5, SPRN_DABR
1985 cmpd r4, r5
1986 bne 1b
1987 isync
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001988 li r3,0
1989 blr
1990
Paul Mackerras8563bf52014-01-08 21:25:29 +11001991 /* Emulate H_SET_DABR/X on P8 for the sake of compat mode guests */
19922: rlwimi r5, r4, 5, DAWRX_DR | DAWRX_DW
1993 rlwimi r5, r4, 1, DAWRX_WT
1994 clrrdi r4, r4, 3
1995 std r4, VCPU_DAWR(r3)
1996 std r5, VCPU_DAWRX(r3)
1997 mtspr SPRN_DAWR, r4
1998 mtspr SPRN_DAWRX, r5
1999 li r3, 0
Paul Mackerrasde56a942011-06-29 00:21:34 +00002000 blr
2001
Paul Mackerras19ccb762011-07-23 17:42:46 +10002002_GLOBAL(kvmppc_h_cede)
2003 ori r11,r11,MSR_EE
2004 std r11,VCPU_MSR(r3)
2005 li r0,1
2006 stb r0,VCPU_CEDED(r3)
2007 sync /* order setting ceded vs. testing prodded */
2008 lbz r5,VCPU_PRODDED(r3)
2009 cmpwi r5,0
Paul Mackerras04f995a2012-08-06 00:03:28 +00002010 bne kvm_cede_prodded
Paul Mackerras19ccb762011-07-23 17:42:46 +10002011 li r0,0 /* set trap to 0 to say hcall is handled */
2012 stw r0,VCPU_TRAP(r3)
2013 li r0,H_SUCCESS
Michael Neulingc75df6f2012-06-25 13:33:10 +00002014 std r0,VCPU_GPR(R3)(r3)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002015
2016 /*
2017 * Set our bit in the bitmask of napping threads unless all the
2018 * other threads are already napping, in which case we send this
2019 * up to the host.
2020 */
2021 ld r5,HSTATE_KVM_VCORE(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11002022 lbz r6,HSTATE_PTID(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002023 lwz r8,VCORE_ENTRY_EXIT(r5)
2024 clrldi r8,r8,56
2025 li r0,1
2026 sld r0,r0,r6
2027 addi r6,r5,VCORE_NAPPING_THREADS
202831: lwarx r4,0,r6
2029 or r4,r4,r0
Michael Neulingc75df6f2012-06-25 13:33:10 +00002030 PPC_POPCNTW(R7,R4)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002031 cmpw r7,r8
Paul Mackerras04f995a2012-08-06 00:03:28 +00002032 bge kvm_cede_exit
Paul Mackerras19ccb762011-07-23 17:42:46 +10002033 stwcx. r4,0,r6
2034 bne 31b
Paul Mackerrasf019b7a2013-11-16 17:46:03 +11002035 /* order napping_threads update vs testing entry_exit_count */
2036 isync
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11002037 li r0,NAPPING_CEDE
Paul Mackerras19ccb762011-07-23 17:42:46 +10002038 stb r0,HSTATE_NAPPING(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002039 lwz r7,VCORE_ENTRY_EXIT(r5)
2040 cmpwi r7,0x100
2041 bge 33f /* another thread already exiting */
2042
2043/*
2044 * Although not specifically required by the architecture, POWER7
2045 * preserves the following registers in nap mode, even if an SMT mode
2046 * switch occurs: SLB entries, PURR, SPURR, AMOR, UAMOR, AMR, SPRG0-3,
2047 * DAR, DSISR, DABR, DABRX, DSCR, PMCx, MMCRx, SIAR, SDAR.
2048 */
2049 /* Save non-volatile GPRs */
Michael Neulingc75df6f2012-06-25 13:33:10 +00002050 std r14, VCPU_GPR(R14)(r3)
2051 std r15, VCPU_GPR(R15)(r3)
2052 std r16, VCPU_GPR(R16)(r3)
2053 std r17, VCPU_GPR(R17)(r3)
2054 std r18, VCPU_GPR(R18)(r3)
2055 std r19, VCPU_GPR(R19)(r3)
2056 std r20, VCPU_GPR(R20)(r3)
2057 std r21, VCPU_GPR(R21)(r3)
2058 std r22, VCPU_GPR(R22)(r3)
2059 std r23, VCPU_GPR(R23)(r3)
2060 std r24, VCPU_GPR(R24)(r3)
2061 std r25, VCPU_GPR(R25)(r3)
2062 std r26, VCPU_GPR(R26)(r3)
2063 std r27, VCPU_GPR(R27)(r3)
2064 std r28, VCPU_GPR(R28)(r3)
2065 std r29, VCPU_GPR(R29)(r3)
2066 std r30, VCPU_GPR(R30)(r3)
2067 std r31, VCPU_GPR(R31)(r3)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002068
2069 /* save FP state */
Paul Mackerras595e4f72013-10-15 20:43:04 +11002070 bl kvmppc_save_fp
Paul Mackerras19ccb762011-07-23 17:42:46 +10002071
2072 /*
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002073 * Take a nap until a decrementer or external or doobell interrupt
Preeti U Murthy582b9102014-04-11 16:02:08 +05302074 * occurs, with PECE1, PECE0 and PECEDP set in LPCR. Also clear the
2075 * runlatch bit before napping.
Paul Mackerras19ccb762011-07-23 17:42:46 +10002076 */
Paul Mackerras56548fc2014-12-03 14:48:40 +11002077kvm_do_nap:
Preeti U Murthy582b9102014-04-11 16:02:08 +05302078 mfspr r2, SPRN_CTRLF
2079 clrrdi r2, r2, 1
2080 mtspr SPRN_CTRLT, r2
2081
Paul Mackerrasf0888f72012-02-03 00:54:17 +00002082 li r0,1
2083 stb r0,HSTATE_HWTHREAD_REQ(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002084 mfspr r5,SPRN_LPCR
2085 ori r5,r5,LPCR_PECE0 | LPCR_PECE1
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002086BEGIN_FTR_SECTION
2087 oris r5,r5,LPCR_PECEDP@h
2088END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002089 mtspr SPRN_LPCR,r5
2090 isync
2091 li r0, 0
2092 std r0, HSTATE_SCRATCH0(r13)
2093 ptesync
2094 ld r0, HSTATE_SCRATCH0(r13)
20951: cmpd r0, r0
2096 bne 1b
2097 nap
2098 b .
2099
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100210033: mr r4, r3
2101 li r3, 0
2102 li r12, 0
2103 b 34f
2104
Paul Mackerras19ccb762011-07-23 17:42:46 +10002105kvm_end_cede:
Paul Mackerras4619ac82013-04-17 20:31:41 +00002106 /* get vcpu pointer */
2107 ld r4, HSTATE_KVM_VCPU(r13)
2108
Paul Mackerras19ccb762011-07-23 17:42:46 +10002109 /* Woken by external or decrementer interrupt */
2110 ld r1, HSTATE_HOST_R1(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002111
Paul Mackerras19ccb762011-07-23 17:42:46 +10002112 /* load up FP state */
2113 bl kvmppc_load_fp
2114
2115 /* Load NV GPRS */
Michael Neulingc75df6f2012-06-25 13:33:10 +00002116 ld r14, VCPU_GPR(R14)(r4)
2117 ld r15, VCPU_GPR(R15)(r4)
2118 ld r16, VCPU_GPR(R16)(r4)
2119 ld r17, VCPU_GPR(R17)(r4)
2120 ld r18, VCPU_GPR(R18)(r4)
2121 ld r19, VCPU_GPR(R19)(r4)
2122 ld r20, VCPU_GPR(R20)(r4)
2123 ld r21, VCPU_GPR(R21)(r4)
2124 ld r22, VCPU_GPR(R22)(r4)
2125 ld r23, VCPU_GPR(R23)(r4)
2126 ld r24, VCPU_GPR(R24)(r4)
2127 ld r25, VCPU_GPR(R25)(r4)
2128 ld r26, VCPU_GPR(R26)(r4)
2129 ld r27, VCPU_GPR(R27)(r4)
2130 ld r28, VCPU_GPR(R28)(r4)
2131 ld r29, VCPU_GPR(R29)(r4)
2132 ld r30, VCPU_GPR(R30)(r4)
2133 ld r31, VCPU_GPR(R31)(r4)
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002134
2135 /* Check the wake reason in SRR1 to see why we got here */
2136 bl kvmppc_check_wake_reason
Paul Mackerras19ccb762011-07-23 17:42:46 +10002137
2138 /* clear our bit in vcore->napping_threads */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100213934: ld r5,HSTATE_KVM_VCORE(r13)
2140 lbz r7,HSTATE_PTID(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002141 li r0,1
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002142 sld r0,r0,r7
Paul Mackerras19ccb762011-07-23 17:42:46 +10002143 addi r6,r5,VCORE_NAPPING_THREADS
214432: lwarx r7,0,r6
2145 andc r7,r7,r0
2146 stwcx. r7,0,r6
2147 bne 32b
2148 li r0,0
2149 stb r0,HSTATE_NAPPING(r13)
2150
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002151 /* See if the wake reason means we need to exit */
2152 stw r12, VCPU_TRAP(r4)
Paul Mackerras4619ac82013-04-17 20:31:41 +00002153 mr r9, r4
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002154 cmpdi r3, 0
2155 bgt guest_exit_cont
Paul Mackerras4619ac82013-04-17 20:31:41 +00002156
Paul Mackerras19ccb762011-07-23 17:42:46 +10002157 /* see if any other thread is already exiting */
2158 lwz r0,VCORE_ENTRY_EXIT(r5)
2159 cmpwi r0,0x100
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002160 bge guest_exit_cont
Paul Mackerras19ccb762011-07-23 17:42:46 +10002161
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002162 b kvmppc_cede_reentry /* if not go back to guest */
Paul Mackerras19ccb762011-07-23 17:42:46 +10002163
2164 /* cede when already previously prodded case */
Paul Mackerras04f995a2012-08-06 00:03:28 +00002165kvm_cede_prodded:
2166 li r0,0
Paul Mackerras19ccb762011-07-23 17:42:46 +10002167 stb r0,VCPU_PRODDED(r3)
2168 sync /* order testing prodded vs. clearing ceded */
2169 stb r0,VCPU_CEDED(r3)
2170 li r3,H_SUCCESS
2171 blr
2172
2173 /* we've ceded but we want to give control to the host */
Paul Mackerras04f995a2012-08-06 00:03:28 +00002174kvm_cede_exit:
Paul Mackerras4619ac82013-04-17 20:31:41 +00002175 b hcall_real_fallback
Paul Mackerras19ccb762011-07-23 17:42:46 +10002176
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002177 /* Try to handle a machine check in real mode */
2178machine_check_realmode:
2179 mr r3, r9 /* get vcpu pointer */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11002180 bl kvmppc_realmode_machine_check
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002181 nop
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +05302182 cmpdi r3, 0 /* Did we handle MCE ? */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002183 ld r9, HSTATE_KVM_VCPU(r13)
2184 li r12, BOOK3S_INTERRUPT_MACHINE_CHECK
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +05302185 /*
2186 * Deliver unhandled/fatal (e.g. UE) MCE errors to guest through
2187 * machine check interrupt (set HSRR0 to 0x200). And for handled
2188 * errors (no-fatal), just go back to guest execution with current
2189 * HSRR0 instead of exiting guest. This new approach will inject
2190 * machine check to guest for fatal error causing guest to crash.
2191 *
2192 * The old code used to return to host for unhandled errors which
2193 * was causing guest to hang with soft lockups inside guest and
2194 * makes it difficult to recover guest instance.
2195 */
2196 ld r10, VCPU_PC(r9)
2197 ld r11, VCPU_MSR(r9)
2198 bne 2f /* Continue guest execution. */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002199 /* If not, deliver a machine check. SRR0/1 are already set */
2200 li r10, BOOK3S_INTERRUPT_MACHINE_CHECK
Paul Mackerras000a25d2014-05-26 19:48:41 +10002201 ld r11, VCPU_MSR(r9)
Michael Neulinge4e38122014-03-25 10:47:02 +11002202 bl kvmppc_msr_interrupt
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +053022032: b fast_interrupt_c_return
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002204
Paul Mackerrasde56a942011-06-29 00:21:34 +00002205/*
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002206 * Check the reason we woke from nap, and take appropriate action.
2207 * Returns:
2208 * 0 if nothing needs to be done
2209 * 1 if something happened that needs to be handled by the host
2210 * -1 if there was a guest wakeup (IPI)
2211 *
2212 * Also sets r12 to the interrupt vector for any interrupt that needs
2213 * to be handled now by the host (0x500 for external interrupt), or zero.
2214 */
2215kvmppc_check_wake_reason:
2216 mfspr r6, SPRN_SRR1
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002217BEGIN_FTR_SECTION
2218 rlwinm r6, r6, 45-31, 0xf /* extract wake reason field (P8) */
2219FTR_SECTION_ELSE
2220 rlwinm r6, r6, 45-31, 0xe /* P7 wake reason field is 3 bits */
2221ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_207S)
2222 cmpwi r6, 8 /* was it an external interrupt? */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002223 li r12, BOOK3S_INTERRUPT_EXTERNAL
2224 beq kvmppc_read_intr /* if so, see what it was */
2225 li r3, 0
2226 li r12, 0
2227 cmpwi r6, 6 /* was it the decrementer? */
2228 beq 0f
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002229BEGIN_FTR_SECTION
2230 cmpwi r6, 5 /* privileged doorbell? */
2231 beq 0f
Paul Mackerras5d00f662014-01-08 21:25:28 +11002232 cmpwi r6, 3 /* hypervisor doorbell? */
2233 beq 3f
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002234END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002235 li r3, 1 /* anything else, return 1 */
22360: blr
2237
Paul Mackerras5d00f662014-01-08 21:25:28 +11002238 /* hypervisor doorbell */
22393: li r12, BOOK3S_INTERRUPT_H_DOORBELL
2240 li r3, 1
2241 blr
2242
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002243/*
Paul Mackerrasc9342432013-09-06 13:24:13 +10002244 * Determine what sort of external interrupt is pending (if any).
2245 * Returns:
2246 * 0 if no interrupt is pending
2247 * 1 if an interrupt is pending that needs to be handled by the host
2248 * -1 if there was a guest wakeup IPI (which has now been cleared)
2249 */
2250kvmppc_read_intr:
2251 /* see if a host IPI is pending */
2252 li r3, 1
2253 lbz r0, HSTATE_HOST_IPI(r13)
2254 cmpwi r0, 0
2255 bne 1f
Paul Mackerrasde56a942011-06-29 00:21:34 +00002256
Paul Mackerrasc9342432013-09-06 13:24:13 +10002257 /* Now read the interrupt from the ICP */
2258 ld r6, HSTATE_XICS_PHYS(r13)
Paul Mackerrasde56a942011-06-29 00:21:34 +00002259 li r7, XICS_XIRR
Paul Mackerrasc9342432013-09-06 13:24:13 +10002260 cmpdi r6, 0
2261 beq- 1f
2262 lwzcix r0, r6, r7
Alexander Graf76d072f2014-06-11 10:37:52 +02002263 /*
2264 * Save XIRR for later. Since we get in in reverse endian on LE
2265 * systems, save it byte reversed and fetch it back in host endian.
2266 */
2267 li r3, HSTATE_SAVED_XIRR
2268 STWX_BE r0, r3, r13
2269#ifdef __LITTLE_ENDIAN__
2270 lwz r3, HSTATE_SAVED_XIRR(r13)
2271#else
2272 mr r3, r0
2273#endif
2274 rlwinm. r3, r3, 0, 0xffffff
Paul Mackerrasde56a942011-06-29 00:21:34 +00002275 sync
Paul Mackerrasc9342432013-09-06 13:24:13 +10002276 beq 1f /* if nothing pending in the ICP */
Paul Mackerrasde56a942011-06-29 00:21:34 +00002277
Paul Mackerrasc9342432013-09-06 13:24:13 +10002278 /* We found something in the ICP...
2279 *
2280 * If it's not an IPI, stash it in the PACA and return to
2281 * the host, we don't (yet) handle directing real external
2282 * interrupts directly to the guest
2283 */
2284 cmpwi r3, XICS_IPI /* if there is, is it an IPI? */
Paul Mackerrasc9342432013-09-06 13:24:13 +10002285 bne 42f
Paul Mackerrasde56a942011-06-29 00:21:34 +00002286
Paul Mackerrasc9342432013-09-06 13:24:13 +10002287 /* It's an IPI, clear the MFRR and EOI it */
2288 li r3, 0xff
2289 li r8, XICS_MFRR
2290 stbcix r3, r6, r8 /* clear the IPI */
2291 stwcix r0, r6, r7 /* EOI it */
2292 sync
Paul Mackerrasde56a942011-06-29 00:21:34 +00002293
Paul Mackerrasc9342432013-09-06 13:24:13 +10002294 /* We need to re-check host IPI now in case it got set in the
2295 * meantime. If it's clear, we bounce the interrupt to the
2296 * guest
2297 */
2298 lbz r0, HSTATE_HOST_IPI(r13)
2299 cmpwi r0, 0
2300 bne- 43f
2301
2302 /* OK, it's an IPI for us */
2303 li r3, -1
23041: blr
2305
Alexander Graf76d072f2014-06-11 10:37:52 +0200230642: /* It's not an IPI and it's for the host. We saved a copy of XIRR in
2307 * the PACA earlier, it will be picked up by the host ICP driver
Paul Mackerrasc9342432013-09-06 13:24:13 +10002308 */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002309 li r3, 1
Paul Mackerrasc9342432013-09-06 13:24:13 +10002310 b 1b
2311
231243: /* We raced with the host, we need to resend that IPI, bummer */
2313 li r0, IPI_PRIORITY
2314 stbcix r0, r6, r8 /* set the IPI */
2315 sync
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002316 li r3, 1
Paul Mackerrasc9342432013-09-06 13:24:13 +10002317 b 1b
Paul Mackerrasde56a942011-06-29 00:21:34 +00002318
2319/*
2320 * Save away FP, VMX and VSX registers.
2321 * r3 = vcpu pointer
Paul Mackerras595e4f72013-10-15 20:43:04 +11002322 * N.B. r30 and r31 are volatile across this function,
2323 * thus it is not callable from C.
Paul Mackerrasde56a942011-06-29 00:21:34 +00002324 */
Paul Mackerras595e4f72013-10-15 20:43:04 +11002325kvmppc_save_fp:
2326 mflr r30
2327 mr r31,r3
Paul Mackerrasde56a942011-06-29 00:21:34 +00002328 mfmsr r5
2329 ori r8,r5,MSR_FP
2330#ifdef CONFIG_ALTIVEC
2331BEGIN_FTR_SECTION
2332 oris r8,r8,MSR_VEC@h
2333END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2334#endif
2335#ifdef CONFIG_VSX
2336BEGIN_FTR_SECTION
2337 oris r8,r8,MSR_VSX@h
2338END_FTR_SECTION_IFSET(CPU_FTR_VSX)
2339#endif
2340 mtmsrd r8
Paul Mackerras595e4f72013-10-15 20:43:04 +11002341 addi r3,r3,VCPU_FPRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002342 bl store_fp_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002343#ifdef CONFIG_ALTIVEC
2344BEGIN_FTR_SECTION
Paul Mackerras595e4f72013-10-15 20:43:04 +11002345 addi r3,r31,VCPU_VRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002346 bl store_vr_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002347END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2348#endif
2349 mfspr r6,SPRN_VRSAVE
Paul Mackerrase724f082014-03-13 20:02:48 +11002350 stw r6,VCPU_VRSAVE(r31)
Paul Mackerras595e4f72013-10-15 20:43:04 +11002351 mtlr r30
Paul Mackerrasde56a942011-06-29 00:21:34 +00002352 blr
2353
2354/*
2355 * Load up FP, VMX and VSX registers
2356 * r4 = vcpu pointer
Paul Mackerras595e4f72013-10-15 20:43:04 +11002357 * N.B. r30 and r31 are volatile across this function,
2358 * thus it is not callable from C.
Paul Mackerrasde56a942011-06-29 00:21:34 +00002359 */
Paul Mackerrasde56a942011-06-29 00:21:34 +00002360kvmppc_load_fp:
Paul Mackerras595e4f72013-10-15 20:43:04 +11002361 mflr r30
2362 mr r31,r4
Paul Mackerrasde56a942011-06-29 00:21:34 +00002363 mfmsr r9
2364 ori r8,r9,MSR_FP
2365#ifdef CONFIG_ALTIVEC
2366BEGIN_FTR_SECTION
2367 oris r8,r8,MSR_VEC@h
2368END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2369#endif
2370#ifdef CONFIG_VSX
2371BEGIN_FTR_SECTION
2372 oris r8,r8,MSR_VSX@h
2373END_FTR_SECTION_IFSET(CPU_FTR_VSX)
2374#endif
2375 mtmsrd r8
Paul Mackerras595e4f72013-10-15 20:43:04 +11002376 addi r3,r4,VCPU_FPRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002377 bl load_fp_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002378#ifdef CONFIG_ALTIVEC
2379BEGIN_FTR_SECTION
Paul Mackerras595e4f72013-10-15 20:43:04 +11002380 addi r3,r31,VCPU_VRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002381 bl load_vr_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002382END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2383#endif
Paul Mackerrase724f082014-03-13 20:02:48 +11002384 lwz r7,VCPU_VRSAVE(r31)
Paul Mackerrasde56a942011-06-29 00:21:34 +00002385 mtspr SPRN_VRSAVE,r7
Paul Mackerras595e4f72013-10-15 20:43:04 +11002386 mtlr r30
2387 mr r4,r31
Paul Mackerrasde56a942011-06-29 00:21:34 +00002388 blr
Paul Mackerras44a3add2013-10-04 21:45:04 +10002389
2390/*
2391 * We come here if we get any exception or interrupt while we are
2392 * executing host real mode code while in guest MMU context.
2393 * For now just spin, but we should do something better.
2394 */
2395kvmppc_bad_host_intr:
2396 b .
Michael Neulinge4e38122014-03-25 10:47:02 +11002397
2398/*
2399 * This mimics the MSR transition on IRQ delivery. The new guest MSR is taken
2400 * from VCPU_INTR_MSR and is modified based on the required TM state changes.
2401 * r11 has the guest MSR value (in/out)
2402 * r9 has a vcpu pointer (in)
2403 * r0 is used as a scratch register
2404 */
2405kvmppc_msr_interrupt:
2406 rldicl r0, r11, 64 - MSR_TS_S_LG, 62
2407 cmpwi r0, 2 /* Check if we are in transactional state.. */
2408 ld r11, VCPU_INTR_MSR(r9)
2409 bne 1f
2410 /* ... if transactional, change to suspended */
2411 li r0, 1
24121: rldimi r11, r0, MSR_TS_S_LG, 63 - MSR_TS_T_LG
2413 blr
Paul Mackerras9bc01a92014-05-26 19:48:40 +10002414
2415/*
2416 * This works around a hardware bug on POWER8E processors, where
2417 * writing a 1 to the MMCR0[PMAO] bit doesn't generate a
2418 * performance monitor interrupt. Instead, when we need to have
2419 * an interrupt pending, we have to arrange for a counter to overflow.
2420 */
2421kvmppc_fix_pmao:
2422 li r3, 0
2423 mtspr SPRN_MMCR2, r3
2424 lis r3, (MMCR0_PMXE | MMCR0_FCECE)@h
2425 ori r3, r3, MMCR0_PMCjCE | MMCR0_C56RUN
2426 mtspr SPRN_MMCR0, r3
2427 lis r3, 0x7fff
2428 ori r3, r3, 0xffff
2429 mtspr SPRN_PMC6, r3
2430 isync
2431 blr