blob: 67f4a5afdac360c5e346d2f9e1a46a1c946e5de3 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
21 * Alex Deucher <alexdeucher@gmail.com>
22 */
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_drv.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "atom.h"
29#include <linux/power_supply.h>
30#include <linux/hwmon.h>
31#include <linux/hwmon-sysfs.h>
32
Rex Zhu1b5708f2015-11-10 18:25:24 -050033#include "amd_powerplay.h"
34
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
36
Huang Ruia8503b12017-01-05 19:17:13 +080037static const struct cg_flag_name clocks[] = {
38 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
39 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
40 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
41 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
Huang Rui54170222017-01-11 09:55:34 +080042 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080043 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
44 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
45 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
Huang Rui12ad27f2017-03-24 09:58:11 +080046 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
47 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080048 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
49 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
50 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
51 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
Huang Ruie96487a2017-03-24 10:12:32 +080052 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080053 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
54 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
55 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
56 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
57 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
58 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
59 {0, NULL},
60};
61
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
63{
Jammy Zhoue61710c2015-11-10 18:31:08 -050064 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -050065 /* TODO */
66 return;
67
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 if (adev->pm.dpm_enabled) {
69 mutex_lock(&adev->pm.mutex);
70 if (power_supply_is_system_supplied() > 0)
71 adev->pm.dpm.ac_power = true;
72 else
73 adev->pm.dpm.ac_power = false;
74 if (adev->pm.funcs->enable_bapm)
75 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
76 mutex_unlock(&adev->pm.mutex);
77 }
78}
79
80static ssize_t amdgpu_get_dpm_state(struct device *dev,
81 struct device_attribute *attr,
82 char *buf)
83{
84 struct drm_device *ddev = dev_get_drvdata(dev);
85 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050086 enum amd_pm_state_type pm;
87
Jammy Zhoue61710c2015-11-10 18:31:08 -050088 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050089 pm = amdgpu_dpm_get_current_power_state(adev);
90 } else
91 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092
93 return snprintf(buf, PAGE_SIZE, "%s\n",
94 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
95 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
96}
97
98static ssize_t amdgpu_set_dpm_state(struct device *dev,
99 struct device_attribute *attr,
100 const char *buf,
101 size_t count)
102{
103 struct drm_device *ddev = dev_get_drvdata(dev);
104 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500105 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500108 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500112 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114 count = -EINVAL;
115 goto fail;
116 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117
Jammy Zhoue61710c2015-11-10 18:31:08 -0500118 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500119 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
120 } else {
121 mutex_lock(&adev->pm.mutex);
122 adev->pm.dpm.user_state = state;
123 mutex_unlock(&adev->pm.mutex);
124
125 /* Can't set dpm state when the card is off */
126 if (!(adev->flags & AMD_IS_PX) ||
127 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
128 amdgpu_pm_compute_clocks(adev);
129 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130fail:
131 return count;
132}
133
134static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500135 struct device_attribute *attr,
136 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137{
138 struct drm_device *ddev = dev_get_drvdata(dev);
139 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800140 enum amd_dpm_forced_level level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141
Alex Deucher0c67df42016-02-19 15:30:15 -0500142 if ((adev->flags & AMD_IS_PX) &&
143 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
144 return snprintf(buf, PAGE_SIZE, "off\n");
145
Rex Zhue5d03ac2016-12-23 14:39:41 +0800146 level = amdgpu_dpm_get_performance_level(adev);
147 return snprintf(buf, PAGE_SIZE, "%s\n",
Rex Zhu570272d2017-01-06 13:32:49 +0800148 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
149 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
150 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
151 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
152 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
153 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
154 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
155 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
156 "unknown");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157}
158
159static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
160 struct device_attribute *attr,
161 const char *buf,
162 size_t count)
163{
164 struct drm_device *ddev = dev_get_drvdata(dev);
165 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800166 enum amd_dpm_forced_level level;
Rex Zhu3bd58972016-12-23 15:24:37 +0800167 enum amd_dpm_forced_level current_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 int ret = 0;
169
Alex Deucher0c67df42016-02-19 15:30:15 -0500170 /* Can't force performance level when the card is off */
171 if ((adev->flags & AMD_IS_PX) &&
172 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
173 return -EINVAL;
174
Rex Zhu3bd58972016-12-23 15:24:37 +0800175 current_level = amdgpu_dpm_get_performance_level(adev);
176
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177 if (strncmp("low", buf, strlen("low")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800178 level = AMD_DPM_FORCED_LEVEL_LOW;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179 } else if (strncmp("high", buf, strlen("high")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800180 level = AMD_DPM_FORCED_LEVEL_HIGH;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800182 level = AMD_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500183 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800184 level = AMD_DPM_FORCED_LEVEL_MANUAL;
Rex Zhu570272d2017-01-06 13:32:49 +0800185 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
186 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
187 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
188 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
189 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
190 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
191 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
192 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
193 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
194 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
195 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400196 count = -EINVAL;
197 goto fail;
198 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500199
Rex Zhu3bd58972016-12-23 15:24:37 +0800200 if (current_level == level)
Rex Zhu8e7afd32017-01-09 15:18:01 +0800201 return count;
Rex Zhu3bd58972016-12-23 15:24:37 +0800202
Jammy Zhoue61710c2015-11-10 18:31:08 -0500203 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500204 amdgpu_dpm_force_performance_level(adev, level);
205 else {
206 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400207 if (adev->pm.dpm.thermal_active) {
208 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500209 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210 goto fail;
211 }
212 ret = amdgpu_dpm_force_performance_level(adev, level);
213 if (ret)
214 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500215 else
216 adev->pm.dpm.forced_level = level;
217 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400218 }
Rex Zhu570272d2017-01-06 13:32:49 +0800219
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400220fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 return count;
222}
223
Eric Huangf3898ea2015-12-11 16:24:34 -0500224static ssize_t amdgpu_get_pp_num_states(struct device *dev,
225 struct device_attribute *attr,
226 char *buf)
227{
228 struct drm_device *ddev = dev_get_drvdata(dev);
229 struct amdgpu_device *adev = ddev->dev_private;
230 struct pp_states_info data;
231 int i, buf_len;
232
233 if (adev->pp_enabled)
234 amdgpu_dpm_get_pp_num_states(adev, &data);
235
236 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
237 for (i = 0; i < data.nums; i++)
238 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
239 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
240 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
241 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
242 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
243
244 return buf_len;
245}
246
247static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
248 struct device_attribute *attr,
249 char *buf)
250{
251 struct drm_device *ddev = dev_get_drvdata(dev);
252 struct amdgpu_device *adev = ddev->dev_private;
253 struct pp_states_info data;
254 enum amd_pm_state_type pm = 0;
255 int i = 0;
256
257 if (adev->pp_enabled) {
258
259 pm = amdgpu_dpm_get_current_power_state(adev);
260 amdgpu_dpm_get_pp_num_states(adev, &data);
261
262 for (i = 0; i < data.nums; i++) {
263 if (pm == data.states[i])
264 break;
265 }
266
267 if (i == data.nums)
268 i = -EINVAL;
269 }
270
271 return snprintf(buf, PAGE_SIZE, "%d\n", i);
272}
273
274static ssize_t amdgpu_get_pp_force_state(struct device *dev,
275 struct device_attribute *attr,
276 char *buf)
277{
278 struct drm_device *ddev = dev_get_drvdata(dev);
279 struct amdgpu_device *adev = ddev->dev_private;
280 struct pp_states_info data;
281 enum amd_pm_state_type pm = 0;
282 int i;
283
284 if (adev->pp_force_state_enabled && adev->pp_enabled) {
285 pm = amdgpu_dpm_get_current_power_state(adev);
286 amdgpu_dpm_get_pp_num_states(adev, &data);
287
288 for (i = 0; i < data.nums; i++) {
289 if (pm == data.states[i])
290 break;
291 }
292
293 if (i == data.nums)
294 i = -EINVAL;
295
296 return snprintf(buf, PAGE_SIZE, "%d\n", i);
297
298 } else
299 return snprintf(buf, PAGE_SIZE, "\n");
300}
301
302static ssize_t amdgpu_set_pp_force_state(struct device *dev,
303 struct device_attribute *attr,
304 const char *buf,
305 size_t count)
306{
307 struct drm_device *ddev = dev_get_drvdata(dev);
308 struct amdgpu_device *adev = ddev->dev_private;
309 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300310 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500311 int ret;
312
313 if (strlen(buf) == 1)
314 adev->pp_force_state_enabled = false;
Dan Carpenter041bf022016-06-16 11:30:23 +0300315 else if (adev->pp_enabled) {
316 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500317
Dan Carpenter041bf022016-06-16 11:30:23 +0300318 ret = kstrtoul(buf, 0, &idx);
319 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500320 count = -EINVAL;
321 goto fail;
322 }
323
Dan Carpenter041bf022016-06-16 11:30:23 +0300324 amdgpu_dpm_get_pp_num_states(adev, &data);
325 state = data.states[idx];
326 /* only set user selected power states */
327 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
328 state != POWER_STATE_TYPE_DEFAULT) {
329 amdgpu_dpm_dispatch_task(adev,
330 AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
331 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500332 }
333 }
334fail:
335 return count;
336}
337
338static ssize_t amdgpu_get_pp_table(struct device *dev,
339 struct device_attribute *attr,
340 char *buf)
341{
342 struct drm_device *ddev = dev_get_drvdata(dev);
343 struct amdgpu_device *adev = ddev->dev_private;
344 char *table = NULL;
Eric Huang1684d3b2016-07-28 17:25:01 -0400345 int size;
Eric Huangf3898ea2015-12-11 16:24:34 -0500346
347 if (adev->pp_enabled)
348 size = amdgpu_dpm_get_pp_table(adev, &table);
349 else
350 return 0;
351
352 if (size >= PAGE_SIZE)
353 size = PAGE_SIZE - 1;
354
Eric Huang1684d3b2016-07-28 17:25:01 -0400355 memcpy(buf, table, size);
Eric Huangf3898ea2015-12-11 16:24:34 -0500356
357 return size;
358}
359
360static ssize_t amdgpu_set_pp_table(struct device *dev,
361 struct device_attribute *attr,
362 const char *buf,
363 size_t count)
364{
365 struct drm_device *ddev = dev_get_drvdata(dev);
366 struct amdgpu_device *adev = ddev->dev_private;
367
368 if (adev->pp_enabled)
369 amdgpu_dpm_set_pp_table(adev, buf, count);
370
371 return count;
372}
373
374static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
375 struct device_attribute *attr,
376 char *buf)
377{
378 struct drm_device *ddev = dev_get_drvdata(dev);
379 struct amdgpu_device *adev = ddev->dev_private;
380 ssize_t size = 0;
381
382 if (adev->pp_enabled)
383 size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400384 else if (adev->pm.funcs->print_clock_levels)
385 size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500386
387 return size;
388}
389
390static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
391 struct device_attribute *attr,
392 const char *buf,
393 size_t count)
394{
395 struct drm_device *ddev = dev_get_drvdata(dev);
396 struct amdgpu_device *adev = ddev->dev_private;
397 int ret;
398 long level;
Eric Huang56327082016-04-12 14:57:23 -0400399 uint32_t i, mask = 0;
400 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500401
Eric Huang14b33072016-06-14 15:08:22 -0400402 for (i = 0; i < strlen(buf); i++) {
403 if (*(buf + i) == '\n')
404 continue;
Eric Huang56327082016-04-12 14:57:23 -0400405 sub_str[0] = *(buf + i);
406 sub_str[1] = '\0';
407 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500408
Eric Huang56327082016-04-12 14:57:23 -0400409 if (ret) {
410 count = -EINVAL;
411 goto fail;
412 }
413 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500414 }
415
416 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400417 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400418 else if (adev->pm.funcs->force_clock_level)
419 adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500420fail:
421 return count;
422}
423
424static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
425 struct device_attribute *attr,
426 char *buf)
427{
428 struct drm_device *ddev = dev_get_drvdata(dev);
429 struct amdgpu_device *adev = ddev->dev_private;
430 ssize_t size = 0;
431
432 if (adev->pp_enabled)
433 size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400434 else if (adev->pm.funcs->print_clock_levels)
435 size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500436
437 return size;
438}
439
440static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
441 struct device_attribute *attr,
442 const char *buf,
443 size_t count)
444{
445 struct drm_device *ddev = dev_get_drvdata(dev);
446 struct amdgpu_device *adev = ddev->dev_private;
447 int ret;
448 long level;
Eric Huang56327082016-04-12 14:57:23 -0400449 uint32_t i, mask = 0;
450 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500451
Eric Huang14b33072016-06-14 15:08:22 -0400452 for (i = 0; i < strlen(buf); i++) {
453 if (*(buf + i) == '\n')
454 continue;
Eric Huang56327082016-04-12 14:57:23 -0400455 sub_str[0] = *(buf + i);
456 sub_str[1] = '\0';
457 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500458
Eric Huang56327082016-04-12 14:57:23 -0400459 if (ret) {
460 count = -EINVAL;
461 goto fail;
462 }
463 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500464 }
465
466 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400467 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400468 else if (adev->pm.funcs->force_clock_level)
469 adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500470fail:
471 return count;
472}
473
474static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
475 struct device_attribute *attr,
476 char *buf)
477{
478 struct drm_device *ddev = dev_get_drvdata(dev);
479 struct amdgpu_device *adev = ddev->dev_private;
480 ssize_t size = 0;
481
482 if (adev->pp_enabled)
483 size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400484 else if (adev->pm.funcs->print_clock_levels)
485 size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500486
487 return size;
488}
489
490static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
491 struct device_attribute *attr,
492 const char *buf,
493 size_t count)
494{
495 struct drm_device *ddev = dev_get_drvdata(dev);
496 struct amdgpu_device *adev = ddev->dev_private;
497 int ret;
498 long level;
Eric Huang56327082016-04-12 14:57:23 -0400499 uint32_t i, mask = 0;
500 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500501
Eric Huang14b33072016-06-14 15:08:22 -0400502 for (i = 0; i < strlen(buf); i++) {
503 if (*(buf + i) == '\n')
504 continue;
Eric Huang56327082016-04-12 14:57:23 -0400505 sub_str[0] = *(buf + i);
506 sub_str[1] = '\0';
507 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500508
Eric Huang56327082016-04-12 14:57:23 -0400509 if (ret) {
510 count = -EINVAL;
511 goto fail;
512 }
513 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500514 }
515
516 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400517 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400518 else if (adev->pm.funcs->force_clock_level)
519 adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500520fail:
521 return count;
522}
523
Eric Huang428bafa2016-05-12 14:51:21 -0400524static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
525 struct device_attribute *attr,
526 char *buf)
527{
528 struct drm_device *ddev = dev_get_drvdata(dev);
529 struct amdgpu_device *adev = ddev->dev_private;
530 uint32_t value = 0;
531
532 if (adev->pp_enabled)
533 value = amdgpu_dpm_get_sclk_od(adev);
Eric Huang8b2e5742016-05-19 15:46:10 -0400534 else if (adev->pm.funcs->get_sclk_od)
535 value = adev->pm.funcs->get_sclk_od(adev);
Eric Huang428bafa2016-05-12 14:51:21 -0400536
537 return snprintf(buf, PAGE_SIZE, "%d\n", value);
538}
539
540static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
541 struct device_attribute *attr,
542 const char *buf,
543 size_t count)
544{
545 struct drm_device *ddev = dev_get_drvdata(dev);
546 struct amdgpu_device *adev = ddev->dev_private;
547 int ret;
548 long int value;
549
550 ret = kstrtol(buf, 0, &value);
551
552 if (ret) {
553 count = -EINVAL;
554 goto fail;
555 }
556
Eric Huang8b2e5742016-05-19 15:46:10 -0400557 if (adev->pp_enabled) {
Eric Huang428bafa2016-05-12 14:51:21 -0400558 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang8b2e5742016-05-19 15:46:10 -0400559 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
560 } else if (adev->pm.funcs->set_sclk_od) {
561 adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
562 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
563 amdgpu_pm_compute_clocks(adev);
564 }
Eric Huang428bafa2016-05-12 14:51:21 -0400565
566fail:
567 return count;
568}
569
Eric Huangf2bdc052016-05-24 15:11:17 -0400570static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
571 struct device_attribute *attr,
572 char *buf)
573{
574 struct drm_device *ddev = dev_get_drvdata(dev);
575 struct amdgpu_device *adev = ddev->dev_private;
576 uint32_t value = 0;
577
578 if (adev->pp_enabled)
579 value = amdgpu_dpm_get_mclk_od(adev);
580 else if (adev->pm.funcs->get_mclk_od)
581 value = adev->pm.funcs->get_mclk_od(adev);
582
583 return snprintf(buf, PAGE_SIZE, "%d\n", value);
584}
585
586static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
587 struct device_attribute *attr,
588 const char *buf,
589 size_t count)
590{
591 struct drm_device *ddev = dev_get_drvdata(dev);
592 struct amdgpu_device *adev = ddev->dev_private;
593 int ret;
594 long int value;
595
596 ret = kstrtol(buf, 0, &value);
597
598 if (ret) {
599 count = -EINVAL;
600 goto fail;
601 }
602
603 if (adev->pp_enabled) {
604 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
605 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
606 } else if (adev->pm.funcs->set_mclk_od) {
607 adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
608 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
609 amdgpu_pm_compute_clocks(adev);
610 }
611
612fail:
613 return count;
614}
615
Eric Huang34bb2732016-09-12 16:17:44 -0400616static ssize_t amdgpu_get_pp_power_profile(struct device *dev,
617 char *buf, struct amd_pp_profile *query)
618{
619 struct drm_device *ddev = dev_get_drvdata(dev);
620 struct amdgpu_device *adev = ddev->dev_private;
621 int ret = 0;
622
623 if (adev->pp_enabled)
624 ret = amdgpu_dpm_get_power_profile_state(
625 adev, query);
626 else if (adev->pm.funcs->get_power_profile_state)
627 ret = adev->pm.funcs->get_power_profile_state(
628 adev, query);
629
630 if (ret)
631 return ret;
632
633 return snprintf(buf, PAGE_SIZE,
634 "%d %d %d %d %d\n",
635 query->min_sclk / 100,
636 query->min_mclk / 100,
637 query->activity_threshold,
638 query->up_hyst,
639 query->down_hyst);
640}
641
642static ssize_t amdgpu_get_pp_gfx_power_profile(struct device *dev,
643 struct device_attribute *attr,
644 char *buf)
645{
646 struct amd_pp_profile query = {0};
647
648 query.type = AMD_PP_GFX_PROFILE;
649
650 return amdgpu_get_pp_power_profile(dev, buf, &query);
651}
652
653static ssize_t amdgpu_get_pp_compute_power_profile(struct device *dev,
654 struct device_attribute *attr,
655 char *buf)
656{
657 struct amd_pp_profile query = {0};
658
659 query.type = AMD_PP_COMPUTE_PROFILE;
660
661 return amdgpu_get_pp_power_profile(dev, buf, &query);
662}
663
664static ssize_t amdgpu_set_pp_power_profile(struct device *dev,
665 const char *buf,
666 size_t count,
667 struct amd_pp_profile *request)
668{
669 struct drm_device *ddev = dev_get_drvdata(dev);
670 struct amdgpu_device *adev = ddev->dev_private;
671 uint32_t loop = 0;
672 char *sub_str, buf_cpy[128], *tmp_str;
673 const char delimiter[3] = {' ', '\n', '\0'};
674 long int value;
675 int ret = 0;
676
677 if (strncmp("reset", buf, strlen("reset")) == 0) {
678 if (adev->pp_enabled)
679 ret = amdgpu_dpm_reset_power_profile_state(
680 adev, request);
681 else if (adev->pm.funcs->reset_power_profile_state)
682 ret = adev->pm.funcs->reset_power_profile_state(
683 adev, request);
684 if (ret) {
685 count = -EINVAL;
686 goto fail;
687 }
688 return count;
689 }
690
691 if (strncmp("set", buf, strlen("set")) == 0) {
692 if (adev->pp_enabled)
693 ret = amdgpu_dpm_set_power_profile_state(
694 adev, request);
695 else if (adev->pm.funcs->set_power_profile_state)
696 ret = adev->pm.funcs->set_power_profile_state(
697 adev, request);
698 if (ret) {
699 count = -EINVAL;
700 goto fail;
701 }
702 return count;
703 }
704
705 if (count + 1 >= 128) {
706 count = -EINVAL;
707 goto fail;
708 }
709
710 memcpy(buf_cpy, buf, count + 1);
711 tmp_str = buf_cpy;
712
713 while (tmp_str[0]) {
714 sub_str = strsep(&tmp_str, delimiter);
715 ret = kstrtol(sub_str, 0, &value);
716 if (ret) {
717 count = -EINVAL;
718 goto fail;
719 }
720
721 switch (loop) {
722 case 0:
723 /* input unit MHz convert to dpm table unit 10KHz*/
724 request->min_sclk = (uint32_t)value * 100;
725 break;
726 case 1:
727 /* input unit MHz convert to dpm table unit 10KHz*/
728 request->min_mclk = (uint32_t)value * 100;
729 break;
730 case 2:
731 request->activity_threshold = (uint16_t)value;
732 break;
733 case 3:
734 request->up_hyst = (uint8_t)value;
735 break;
736 case 4:
737 request->down_hyst = (uint8_t)value;
738 break;
739 default:
740 break;
741 }
742
743 loop++;
744 }
745
746 if (adev->pp_enabled)
747 ret = amdgpu_dpm_set_power_profile_state(
748 adev, request);
749 else if (adev->pm.funcs->set_power_profile_state)
750 ret = adev->pm.funcs->set_power_profile_state(
751 adev, request);
752
753 if (ret)
754 count = -EINVAL;
755
756fail:
757 return count;
758}
759
760static ssize_t amdgpu_set_pp_gfx_power_profile(struct device *dev,
761 struct device_attribute *attr,
762 const char *buf,
763 size_t count)
764{
765 struct amd_pp_profile request = {0};
766
767 request.type = AMD_PP_GFX_PROFILE;
768
769 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
770}
771
772static ssize_t amdgpu_set_pp_compute_power_profile(struct device *dev,
773 struct device_attribute *attr,
774 const char *buf,
775 size_t count)
776{
777 struct amd_pp_profile request = {0};
778
779 request.type = AMD_PP_COMPUTE_PROFILE;
780
781 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
782}
783
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
785static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
786 amdgpu_get_dpm_forced_performance_level,
787 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500788static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
789static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
790static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
791 amdgpu_get_pp_force_state,
792 amdgpu_set_pp_force_state);
793static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
794 amdgpu_get_pp_table,
795 amdgpu_set_pp_table);
796static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
797 amdgpu_get_pp_dpm_sclk,
798 amdgpu_set_pp_dpm_sclk);
799static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
800 amdgpu_get_pp_dpm_mclk,
801 amdgpu_set_pp_dpm_mclk);
802static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
803 amdgpu_get_pp_dpm_pcie,
804 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400805static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
806 amdgpu_get_pp_sclk_od,
807 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400808static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
809 amdgpu_get_pp_mclk_od,
810 amdgpu_set_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -0400811static DEVICE_ATTR(pp_gfx_power_profile, S_IRUGO | S_IWUSR,
812 amdgpu_get_pp_gfx_power_profile,
813 amdgpu_set_pp_gfx_power_profile);
814static DEVICE_ATTR(pp_compute_power_profile, S_IRUGO | S_IWUSR,
815 amdgpu_get_pp_compute_power_profile,
816 amdgpu_set_pp_compute_power_profile);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817
818static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
819 struct device_attribute *attr,
820 char *buf)
821{
822 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500823 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824 int temp;
825
Alex Deucher0c67df42016-02-19 15:30:15 -0500826 /* Can't get temperature when the card is off */
827 if ((adev->flags & AMD_IS_PX) &&
828 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
829 return -EINVAL;
830
Jammy Zhoue61710c2015-11-10 18:31:08 -0500831 if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500833 else
834 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835
836 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
837}
838
839static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
840 struct device_attribute *attr,
841 char *buf)
842{
843 struct amdgpu_device *adev = dev_get_drvdata(dev);
844 int hyst = to_sensor_dev_attr(attr)->index;
845 int temp;
846
847 if (hyst)
848 temp = adev->pm.dpm.thermal.min_temp;
849 else
850 temp = adev->pm.dpm.thermal.max_temp;
851
852 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
853}
854
855static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
856 struct device_attribute *attr,
857 char *buf)
858{
859 struct amdgpu_device *adev = dev_get_drvdata(dev);
860 u32 pwm_mode = 0;
861
Jammy Zhoue61710c2015-11-10 18:31:08 -0500862 if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500863 return -EINVAL;
864
865 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866
867 /* never 0 (full-speed), fuse or smc-controlled always */
868 return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
869}
870
871static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
872 struct device_attribute *attr,
873 const char *buf,
874 size_t count)
875{
876 struct amdgpu_device *adev = dev_get_drvdata(dev);
877 int err;
878 int value;
879
Jammy Zhoue61710c2015-11-10 18:31:08 -0500880 if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400881 return -EINVAL;
882
883 err = kstrtoint(buf, 10, &value);
884 if (err)
885 return err;
886
887 switch (value) {
888 case 1: /* manual, percent-based */
889 amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
890 break;
891 default: /* disable */
892 amdgpu_dpm_set_fan_control_mode(adev, 0);
893 break;
894 }
895
896 return count;
897}
898
899static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
900 struct device_attribute *attr,
901 char *buf)
902{
903 return sprintf(buf, "%i\n", 0);
904}
905
906static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
907 struct device_attribute *attr,
908 char *buf)
909{
910 return sprintf(buf, "%i\n", 255);
911}
912
913static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
914 struct device_attribute *attr,
915 const char *buf, size_t count)
916{
917 struct amdgpu_device *adev = dev_get_drvdata(dev);
918 int err;
919 u32 value;
920
921 err = kstrtou32(buf, 10, &value);
922 if (err)
923 return err;
924
925 value = (value * 100) / 255;
926
927 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
928 if (err)
929 return err;
930
931 return count;
932}
933
934static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
935 struct device_attribute *attr,
936 char *buf)
937{
938 struct amdgpu_device *adev = dev_get_drvdata(dev);
939 int err;
940 u32 speed;
941
942 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
943 if (err)
944 return err;
945
946 speed = (speed * 255) / 100;
947
948 return sprintf(buf, "%i\n", speed);
949}
950
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300951static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
952 struct device_attribute *attr,
953 char *buf)
954{
955 struct amdgpu_device *adev = dev_get_drvdata(dev);
956 int err;
957 u32 speed;
958
959 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
960 if (err)
961 return err;
962
963 return sprintf(buf, "%i\n", speed);
964}
965
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
967static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
968static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
969static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
970static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
971static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
972static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300973static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974
975static struct attribute *hwmon_attributes[] = {
976 &sensor_dev_attr_temp1_input.dev_attr.attr,
977 &sensor_dev_attr_temp1_crit.dev_attr.attr,
978 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
979 &sensor_dev_attr_pwm1.dev_attr.attr,
980 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
981 &sensor_dev_attr_pwm1_min.dev_attr.attr,
982 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300983 &sensor_dev_attr_fan1_input.dev_attr.attr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984 NULL
985};
986
987static umode_t hwmon_attributes_visible(struct kobject *kobj,
988 struct attribute *attr, int index)
989{
Geliang Tangcc29ec82016-01-13 22:48:42 +0800990 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991 struct amdgpu_device *adev = dev_get_drvdata(dev);
992 umode_t effective_mode = attr->mode;
993
Rex Zhu1b5708f2015-11-10 18:25:24 -0500994 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400995 if (!adev->pm.dpm_enabled &&
996 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -0400997 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
998 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
999 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1000 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1001 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002 return 0;
1003
Jammy Zhoue61710c2015-11-10 18:31:08 -05001004 if (adev->pp_enabled)
Rex Zhu8804b8d2015-11-10 18:29:11 -05001005 return effective_mode;
1006
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007 /* Skip fan attributes if fan is not present */
1008 if (adev->pm.no_fan &&
1009 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1010 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1011 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1012 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1013 return 0;
1014
1015 /* mask fan attributes if we have no bindings for this asic to expose */
1016 if ((!adev->pm.funcs->get_fan_speed_percent &&
1017 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
1018 (!adev->pm.funcs->get_fan_control_mode &&
1019 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
1020 effective_mode &= ~S_IRUGO;
1021
1022 if ((!adev->pm.funcs->set_fan_speed_percent &&
1023 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
1024 (!adev->pm.funcs->set_fan_control_mode &&
1025 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
1026 effective_mode &= ~S_IWUSR;
1027
1028 /* hide max/min values if we can't both query and manage the fan */
1029 if ((!adev->pm.funcs->set_fan_speed_percent &&
1030 !adev->pm.funcs->get_fan_speed_percent) &&
1031 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1032 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1033 return 0;
1034
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001035 /* requires powerplay */
1036 if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
1037 return 0;
1038
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039 return effective_mode;
1040}
1041
1042static const struct attribute_group hwmon_attrgroup = {
1043 .attrs = hwmon_attributes,
1044 .is_visible = hwmon_attributes_visible,
1045};
1046
1047static const struct attribute_group *hwmon_groups[] = {
1048 &hwmon_attrgroup,
1049 NULL
1050};
1051
1052void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1053{
1054 struct amdgpu_device *adev =
1055 container_of(work, struct amdgpu_device,
1056 pm.dpm.thermal.work);
1057 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +08001058 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001059
1060 if (!adev->pm.dpm_enabled)
1061 return;
1062
1063 if (adev->pm.funcs->get_temperature) {
1064 int temp = amdgpu_dpm_get_temperature(adev);
1065
1066 if (temp < adev->pm.dpm.thermal.min_temp)
1067 /* switch back the user state */
1068 dpm_state = adev->pm.dpm.user_state;
1069 } else {
1070 if (adev->pm.dpm.thermal.high_to_low)
1071 /* switch back the user state */
1072 dpm_state = adev->pm.dpm.user_state;
1073 }
1074 mutex_lock(&adev->pm.mutex);
1075 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1076 adev->pm.dpm.thermal_active = true;
1077 else
1078 adev->pm.dpm.thermal_active = false;
1079 adev->pm.dpm.state = dpm_state;
1080 mutex_unlock(&adev->pm.mutex);
1081
1082 amdgpu_pm_compute_clocks(adev);
1083}
1084
1085static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +08001086 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001087{
1088 int i;
1089 struct amdgpu_ps *ps;
1090 u32 ui_class;
1091 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1092 true : false;
1093
1094 /* check if the vblank period is too short to adjust the mclk */
1095 if (single_display && adev->pm.funcs->vblank_too_short) {
1096 if (amdgpu_dpm_vblank_too_short(adev))
1097 single_display = false;
1098 }
1099
1100 /* certain older asics have a separare 3D performance state,
1101 * so try that first if the user selected performance
1102 */
1103 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1104 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1105 /* balanced states don't exist at the moment */
1106 if (dpm_state == POWER_STATE_TYPE_BALANCED)
1107 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1108
1109restart_search:
1110 /* Pick the best power state based on current conditions */
1111 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1112 ps = &adev->pm.dpm.ps[i];
1113 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1114 switch (dpm_state) {
1115 /* user states */
1116 case POWER_STATE_TYPE_BATTERY:
1117 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1118 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1119 if (single_display)
1120 return ps;
1121 } else
1122 return ps;
1123 }
1124 break;
1125 case POWER_STATE_TYPE_BALANCED:
1126 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1127 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1128 if (single_display)
1129 return ps;
1130 } else
1131 return ps;
1132 }
1133 break;
1134 case POWER_STATE_TYPE_PERFORMANCE:
1135 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1136 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1137 if (single_display)
1138 return ps;
1139 } else
1140 return ps;
1141 }
1142 break;
1143 /* internal states */
1144 case POWER_STATE_TYPE_INTERNAL_UVD:
1145 if (adev->pm.dpm.uvd_ps)
1146 return adev->pm.dpm.uvd_ps;
1147 else
1148 break;
1149 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1150 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1151 return ps;
1152 break;
1153 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1154 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1155 return ps;
1156 break;
1157 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1158 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1159 return ps;
1160 break;
1161 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1162 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1163 return ps;
1164 break;
1165 case POWER_STATE_TYPE_INTERNAL_BOOT:
1166 return adev->pm.dpm.boot_ps;
1167 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1168 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1169 return ps;
1170 break;
1171 case POWER_STATE_TYPE_INTERNAL_ACPI:
1172 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1173 return ps;
1174 break;
1175 case POWER_STATE_TYPE_INTERNAL_ULV:
1176 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1177 return ps;
1178 break;
1179 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1180 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1181 return ps;
1182 break;
1183 default:
1184 break;
1185 }
1186 }
1187 /* use a fallback state if we didn't match */
1188 switch (dpm_state) {
1189 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1190 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1191 goto restart_search;
1192 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1193 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1194 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1195 if (adev->pm.dpm.uvd_ps) {
1196 return adev->pm.dpm.uvd_ps;
1197 } else {
1198 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1199 goto restart_search;
1200 }
1201 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1202 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1203 goto restart_search;
1204 case POWER_STATE_TYPE_INTERNAL_ACPI:
1205 dpm_state = POWER_STATE_TYPE_BATTERY;
1206 goto restart_search;
1207 case POWER_STATE_TYPE_BATTERY:
1208 case POWER_STATE_TYPE_BALANCED:
1209 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1210 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1211 goto restart_search;
1212 default:
1213 break;
1214 }
1215
1216 return NULL;
1217}
1218
1219static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1220{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001221 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001222 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001223 int ret;
Rex Zhu5e876c62016-10-14 19:23:34 +08001224 bool equal;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001225
1226 /* if dpm init failed */
1227 if (!adev->pm.dpm_enabled)
1228 return;
1229
1230 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1231 /* add other state override checks here */
1232 if ((!adev->pm.dpm.thermal_active) &&
1233 (!adev->pm.dpm.uvd_active))
1234 adev->pm.dpm.state = adev->pm.dpm.user_state;
1235 }
1236 dpm_state = adev->pm.dpm.state;
1237
1238 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1239 if (ps)
1240 adev->pm.dpm.requested_ps = ps;
1241 else
1242 return;
1243
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001244 if (amdgpu_dpm == 1) {
1245 printk("switching from power state:\n");
1246 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1247 printk("switching to power state:\n");
1248 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1249 }
1250
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001251 /* update whether vce is active */
1252 ps->vce_active = adev->pm.dpm.vce_active;
1253
Rex Zhu5e876c62016-10-14 19:23:34 +08001254 amdgpu_dpm_display_configuration_changed(adev);
1255
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001256 ret = amdgpu_dpm_pre_set_power_state(adev);
1257 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001258 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001259
Rex Zhu5e876c62016-10-14 19:23:34 +08001260 if ((0 != amgdpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)))
1261 equal = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001262
Rex Zhu5e876c62016-10-14 19:23:34 +08001263 if (equal)
1264 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001265
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001266 amdgpu_dpm_set_power_state(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001267 amdgpu_dpm_post_set_power_state(adev);
1268
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001269 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1270 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1271
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001272 if (adev->pm.funcs->force_performance_level) {
1273 if (adev->pm.dpm.thermal_active) {
Rex Zhue5d03ac2016-12-23 14:39:41 +08001274 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001275 /* force low perf level for thermal */
Rex Zhue5d03ac2016-12-23 14:39:41 +08001276 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277 /* save the user's level */
1278 adev->pm.dpm.forced_level = level;
1279 } else {
1280 /* otherwise, user selected level */
1281 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1282 }
1283 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001284}
1285
1286void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1287{
Tom St Denise95a14a2016-07-28 09:40:07 -04001288 if (adev->pp_enabled || adev->pm.funcs->powergate_uvd) {
1289 /* enable/disable UVD */
1290 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001291 amdgpu_dpm_powergate_uvd(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001292 mutex_unlock(&adev->pm.mutex);
1293 } else {
1294 if (enable) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001295 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001296 adev->pm.dpm.uvd_active = true;
1297 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001298 mutex_unlock(&adev->pm.mutex);
1299 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001300 mutex_lock(&adev->pm.mutex);
1301 adev->pm.dpm.uvd_active = false;
1302 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001303 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001304 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001305 }
1306}
1307
1308void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1309{
Tom St Denise95a14a2016-07-28 09:40:07 -04001310 if (adev->pp_enabled || adev->pm.funcs->powergate_vce) {
1311 /* enable/disable VCE */
1312 mutex_lock(&adev->pm.mutex);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001313 amdgpu_dpm_powergate_vce(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001314 mutex_unlock(&adev->pm.mutex);
1315 } else {
1316 if (enable) {
Sonny Jiangb7a07762015-05-28 15:47:53 -04001317 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001318 adev->pm.dpm.vce_active = true;
1319 /* XXX select vce level based on ring/task */
Rex Zhu0d8de7c2016-10-12 15:13:29 +08001320 adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
Sonny Jiangb7a07762015-05-28 15:47:53 -04001321 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001322 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1323 AMD_CG_STATE_UNGATE);
Rex Zhu03a5f1d2017-03-06 11:29:26 +08001324 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1325 AMD_PG_STATE_UNGATE);
1326 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001327 } else {
Rex Zhubeeea982017-01-26 16:25:05 +08001328 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1329 AMD_PG_STATE_GATE);
1330 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1331 AMD_CG_STATE_GATE);
Tom St Denise95a14a2016-07-28 09:40:07 -04001332 mutex_lock(&adev->pm.mutex);
1333 adev->pm.dpm.vce_active = false;
1334 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001335 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001336 }
Rex Zhubeeea982017-01-26 16:25:05 +08001337
Sonny Jiangb7a07762015-05-28 15:47:53 -04001338 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339}
1340
1341void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1342{
1343 int i;
1344
Jammy Zhoue61710c2015-11-10 18:31:08 -05001345 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001346 /* TO DO */
1347 return;
1348
1349 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001350 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001351
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001352}
1353
1354int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1355{
1356 int ret;
1357
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001358 if (adev->pm.sysfs_initialized)
1359 return 0;
1360
Jammy Zhoue61710c2015-11-10 18:31:08 -05001361 if (!adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001362 if (adev->pm.funcs->get_temperature == NULL)
1363 return 0;
1364 }
1365
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1367 DRIVER_NAME, adev,
1368 hwmon_groups);
1369 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1370 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1371 dev_err(adev->dev,
1372 "Unable to register hwmon device: %d\n", ret);
1373 return ret;
1374 }
1375
1376 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1377 if (ret) {
1378 DRM_ERROR("failed to create device file for dpm state\n");
1379 return ret;
1380 }
1381 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1382 if (ret) {
1383 DRM_ERROR("failed to create device file for dpm state\n");
1384 return ret;
1385 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001386
1387 if (adev->pp_enabled) {
1388 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1389 if (ret) {
1390 DRM_ERROR("failed to create device file pp_num_states\n");
1391 return ret;
1392 }
1393 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1394 if (ret) {
1395 DRM_ERROR("failed to create device file pp_cur_state\n");
1396 return ret;
1397 }
1398 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1399 if (ret) {
1400 DRM_ERROR("failed to create device file pp_force_state\n");
1401 return ret;
1402 }
1403 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1404 if (ret) {
1405 DRM_ERROR("failed to create device file pp_table\n");
1406 return ret;
1407 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001408 }
Eric Huangc85e2992016-05-19 15:41:25 -04001409
1410 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1411 if (ret) {
1412 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1413 return ret;
1414 }
1415 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1416 if (ret) {
1417 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1418 return ret;
1419 }
1420 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1421 if (ret) {
1422 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1423 return ret;
1424 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001425 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1426 if (ret) {
1427 DRM_ERROR("failed to create device file pp_sclk_od\n");
1428 return ret;
1429 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001430 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1431 if (ret) {
1432 DRM_ERROR("failed to create device file pp_mclk_od\n");
1433 return ret;
1434 }
Eric Huang34bb2732016-09-12 16:17:44 -04001435 ret = device_create_file(adev->dev,
1436 &dev_attr_pp_gfx_power_profile);
1437 if (ret) {
1438 DRM_ERROR("failed to create device file "
1439 "pp_gfx_power_profile\n");
1440 return ret;
1441 }
1442 ret = device_create_file(adev->dev,
1443 &dev_attr_pp_compute_power_profile);
1444 if (ret) {
1445 DRM_ERROR("failed to create device file "
1446 "pp_compute_power_profile\n");
1447 return ret;
1448 }
Eric Huangc85e2992016-05-19 15:41:25 -04001449
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001450 ret = amdgpu_debugfs_pm_init(adev);
1451 if (ret) {
1452 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1453 return ret;
1454 }
1455
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001456 adev->pm.sysfs_initialized = true;
1457
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001458 return 0;
1459}
1460
1461void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1462{
1463 if (adev->pm.int_hwmon_dev)
1464 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1465 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1466 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -05001467 if (adev->pp_enabled) {
1468 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1469 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1470 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1471 device_remove_file(adev->dev, &dev_attr_pp_table);
Eric Huangf3898ea2015-12-11 16:24:34 -05001472 }
Eric Huangc85e2992016-05-19 15:41:25 -04001473 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1474 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1475 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001476 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001477 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -04001478 device_remove_file(adev->dev,
1479 &dev_attr_pp_gfx_power_profile);
1480 device_remove_file(adev->dev,
1481 &dev_attr_pp_compute_power_profile);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001482}
1483
1484void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1485{
1486 struct drm_device *ddev = adev->ddev;
1487 struct drm_crtc *crtc;
1488 struct amdgpu_crtc *amdgpu_crtc;
Rex Zhu5e876c62016-10-14 19:23:34 +08001489 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001490
1491 if (!adev->pm.dpm_enabled)
1492 return;
1493
Alex Deucherc10c8f72017-02-10 18:09:32 -05001494 if (adev->mode_info.num_crtc)
1495 amdgpu_display_bandwidth_update(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001496
1497 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1498 struct amdgpu_ring *ring = adev->rings[i];
1499 if (ring && ring->ready)
1500 amdgpu_fence_wait_empty(ring);
1501 }
1502
Jammy Zhoue61710c2015-11-10 18:31:08 -05001503 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001504 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
1505 } else {
1506 mutex_lock(&adev->pm.mutex);
1507 adev->pm.dpm.new_active_crtcs = 0;
1508 adev->pm.dpm.new_active_crtc_count = 0;
1509 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1510 list_for_each_entry(crtc,
1511 &ddev->mode_config.crtc_list, head) {
1512 amdgpu_crtc = to_amdgpu_crtc(crtc);
1513 if (crtc->enabled) {
1514 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1515 adev->pm.dpm.new_active_crtc_count++;
1516 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001517 }
1518 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001519 /* update battery/ac status */
1520 if (power_supply_is_system_supplied() > 0)
1521 adev->pm.dpm.ac_power = true;
1522 else
1523 adev->pm.dpm.ac_power = false;
1524
1525 amdgpu_dpm_change_power_state_locked(adev);
1526
1527 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001528 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001529}
1530
1531/*
1532 * Debugfs info
1533 */
1534#if defined(CONFIG_DEBUG_FS)
1535
Tom St Denis3de4ec52016-09-19 12:48:52 -04001536static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
1537{
Eric Huangcd7b0c62017-02-07 16:37:48 -05001538 uint32_t value;
Eric Huang4f9afc92017-01-24 16:59:27 -05001539 struct pp_gpu_power query = {0};
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001540 int size;
Tom St Denis3de4ec52016-09-19 12:48:52 -04001541
1542 /* sanity check PP is enabled */
1543 if (!(adev->powerplay.pp_funcs &&
1544 adev->powerplay.pp_funcs->read_sensor))
1545 return -EINVAL;
1546
1547 /* GPU Clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001548 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001549 seq_printf(m, "GFX Clocks and Power:\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001550 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001551 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001552 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001553 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001554 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001555 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001556 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001557 seq_printf(m, "\t%u mV (VDDNB)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001558 size = sizeof(query);
1559 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) {
Eric Huang4f9afc92017-01-24 16:59:27 -05001560 seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8,
1561 query.vddc_power & 0xff);
1562 seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
1563 query.vddci_power & 0xff);
1564 seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
1565 query.max_gpu_power & 0xff);
1566 seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
1567 query.average_gpu_power & 0xff);
1568 }
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001569 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001570 seq_printf(m, "\n");
1571
1572 /* GPU Temp */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001573 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001574 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
1575
1576 /* GPU Load */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001577 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001578 seq_printf(m, "GPU Load: %u %%\n", value);
1579 seq_printf(m, "\n");
1580
1581 /* UVD clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001582 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001583 if (!value) {
1584 seq_printf(m, "UVD: Disabled\n");
1585 } else {
1586 seq_printf(m, "UVD: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001587 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001588 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001589 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001590 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
1591 }
1592 }
1593 seq_printf(m, "\n");
1594
1595 /* VCE clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001596 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001597 if (!value) {
1598 seq_printf(m, "VCE: Disabled\n");
1599 } else {
1600 seq_printf(m, "VCE: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001601 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001602 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
1603 }
1604 }
1605
1606 return 0;
1607}
1608
Huang Ruia8503b12017-01-05 19:17:13 +08001609static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
1610{
1611 int i;
1612
1613 for (i = 0; clocks[i].flag; i++)
1614 seq_printf(m, "\t%s: %s\n", clocks[i].name,
1615 (flags & clocks[i].flag) ? "On" : "Off");
1616}
1617
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001618static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1619{
1620 struct drm_info_node *node = (struct drm_info_node *) m->private;
1621 struct drm_device *dev = node->minor->dev;
1622 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001623 struct drm_device *ddev = adev->ddev;
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001624 u32 flags = 0;
1625
1626 amdgpu_get_clockgating_state(adev, &flags);
1627 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
Huang Ruia8503b12017-01-05 19:17:13 +08001628 amdgpu_parse_cg_state(m, flags);
1629 seq_printf(m, "\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001630
Rex Zhu1b5708f2015-11-10 18:25:24 -05001631 if (!adev->pm.dpm_enabled) {
1632 seq_printf(m, "dpm not enabled\n");
1633 return 0;
1634 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001635 if ((adev->flags & AMD_IS_PX) &&
1636 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1637 seq_printf(m, "PX asic powered off\n");
1638 } else if (adev->pp_enabled) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001639 return amdgpu_debugfs_pm_info_pp(m, adev);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001640 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001641 mutex_lock(&adev->pm.mutex);
1642 if (adev->pm.funcs->debugfs_print_current_performance_level)
Tom St Denis3de4ec52016-09-19 12:48:52 -04001643 adev->pm.funcs->debugfs_print_current_performance_level(adev, m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001644 else
1645 seq_printf(m, "Debugfs support not implemented for this asic\n");
1646 mutex_unlock(&adev->pm.mutex);
1647 }
1648
1649 return 0;
1650}
1651
Nils Wallménius06ab6832016-05-02 12:46:15 -04001652static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001653 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1654};
1655#endif
1656
1657static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1658{
1659#if defined(CONFIG_DEBUG_FS)
1660 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1661#else
1662 return 0;
1663#endif
1664}