blob: d141c1f0c77824e0ee4d42be87785b171b1457d9 [file] [log] [blame]
Heiko Stübner2c14736c2014-07-03 02:01:14 +02001/*
2 * Copyright (c) 2014 MundoReader S.L.
3 * Author: Heiko Stuebner <heiko@sntech.de>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
Heiko Stuebner7c8f03d2015-07-05 11:00:19 +020016#ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3188_COMMON_H
17#define _DT_BINDINGS_CLK_ROCKCHIP_RK3188_COMMON_H
18
Heiko Stübner2c14736c2014-07-03 02:01:14 +020019/* core clocks from */
20#define PLL_APLL 1
21#define PLL_DPLL 2
22#define PLL_CPLL 3
23#define PLL_GPLL 4
24#define CORE_PERI 5
25#define CORE_L2C 6
Heiko Stuebner4d742e62014-09-05 11:28:12 +020026#define ARMCLK 7
Heiko Stübner2c14736c2014-07-03 02:01:14 +020027
28/* sclk gates (special clocks) */
29#define SCLK_UART0 64
30#define SCLK_UART1 65
31#define SCLK_UART2 66
32#define SCLK_UART3 67
33#define SCLK_MAC 68
34#define SCLK_SPI0 69
35#define SCLK_SPI1 70
36#define SCLK_SARADC 71
37#define SCLK_SDMMC 72
38#define SCLK_SDIO 73
39#define SCLK_EMMC 74
40#define SCLK_I2S0 75
41#define SCLK_I2S1 76
42#define SCLK_I2S2 77
43#define SCLK_SPDIF 78
44#define SCLK_CIF0 79
45#define SCLK_CIF1 80
46#define SCLK_OTGPHY0 81
47#define SCLK_OTGPHY1 82
48#define SCLK_HSADC 83
49#define SCLK_TIMER0 84
50#define SCLK_TIMER1 85
51#define SCLK_TIMER2 86
52#define SCLK_TIMER3 87
53#define SCLK_TIMER4 88
54#define SCLK_TIMER5 89
55#define SCLK_TIMER6 90
56#define SCLK_JTAG 91
57#define SCLK_SMC 92
Paweł Jaroszb6825722016-01-19 13:09:19 +010058#define SCLK_TSADC 93
Heiko Stübner2c14736c2014-07-03 02:01:14 +020059
60#define DCLK_LCDC0 190
61#define DCLK_LCDC1 191
62
63/* aclk gates */
64#define ACLK_DMA1 192
65#define ACLK_DMA2 193
66#define ACLK_GPS 194
67#define ACLK_LCDC0 195
68#define ACLK_LCDC1 196
69#define ACLK_GPU 197
70#define ACLK_SMC 198
71#define ACLK_CIF 199
72#define ACLK_IPP 200
73#define ACLK_RGA 201
74#define ACLK_CIF0 202
Paweł Jarosz550a1332016-10-14 14:16:39 +020075#define ACLK_CPU 203
76#define ACLK_PERI 204
Heiko Stübner2c14736c2014-07-03 02:01:14 +020077
78/* pclk gates */
79#define PCLK_GRF 320
80#define PCLK_PMU 321
81#define PCLK_TIMER0 322
82#define PCLK_TIMER1 323
83#define PCLK_TIMER2 324
84#define PCLK_TIMER3 325
85#define PCLK_PWM01 326
86#define PCLK_PWM23 327
87#define PCLK_SPI0 328
88#define PCLK_SPI1 329
89#define PCLK_SARADC 330
90#define PCLK_WDT 331
91#define PCLK_UART0 332
92#define PCLK_UART1 333
93#define PCLK_UART2 334
94#define PCLK_UART3 335
95#define PCLK_I2C0 336
96#define PCLK_I2C1 337
97#define PCLK_I2C2 338
98#define PCLK_I2C3 339
99#define PCLK_I2C4 340
100#define PCLK_GPIO0 341
101#define PCLK_GPIO1 342
102#define PCLK_GPIO2 343
103#define PCLK_GPIO3 344
104#define PCLK_GPIO4 345
105#define PCLK_GPIO6 346
106#define PCLK_EFUSE 347
107#define PCLK_TZPC 348
108#define PCLK_TSADC 349
Paweł Jarosz550a1332016-10-14 14:16:39 +0200109#define PCLK_CPU 350
110#define PCLK_PERI 351
Heiko Stübner2c14736c2014-07-03 02:01:14 +0200111
112/* hclk gates */
113#define HCLK_SDMMC 448
114#define HCLK_SDIO 449
115#define HCLK_EMMC 450
116#define HCLK_OTG0 451
117#define HCLK_EMAC 452
118#define HCLK_SPDIF 453
119#define HCLK_I2S0 454
120#define HCLK_I2S1 455
121#define HCLK_I2S2 456
122#define HCLK_OTG1 457
123#define HCLK_HSIC 458
124#define HCLK_HSADC 459
125#define HCLK_PIDF 460
126#define HCLK_LCDC0 461
127#define HCLK_LCDC1 462
128#define HCLK_ROM 463
129#define HCLK_CIF0 464
130#define HCLK_IPP 465
131#define HCLK_RGA 466
132#define HCLK_NANDC0 467
Paweł Jarosz550a1332016-10-14 14:16:39 +0200133#define HCLK_CPU 468
134#define HCLK_PERI 469
Heiko Stübner2c14736c2014-07-03 02:01:14 +0200135
Paweł Jarosz550a1332016-10-14 14:16:39 +0200136#define CLK_NR_CLKS (HCLK_PERI + 1)
Heiko Stübner2c14736c2014-07-03 02:01:14 +0200137
138/* soft-reset indices */
139#define SRST_MCORE 2
140#define SRST_CORE0 3
141#define SRST_CORE1 4
142#define SRST_MCORE_DBG 7
143#define SRST_CORE0_DBG 8
144#define SRST_CORE1_DBG 9
145#define SRST_CORE0_WDT 12
146#define SRST_CORE1_WDT 13
147#define SRST_STRC_SYS 14
148#define SRST_L2C 15
149
150#define SRST_CPU_AHB 17
151#define SRST_AHB2APB 19
152#define SRST_DMA1 20
153#define SRST_INTMEM 21
154#define SRST_ROM 22
155#define SRST_SPDIF 26
156#define SRST_TIMER0 27
157#define SRST_TIMER1 28
158#define SRST_EFUSE 30
159
160#define SRST_GPIO0 32
161#define SRST_GPIO1 33
162#define SRST_GPIO2 34
163#define SRST_GPIO3 35
164
165#define SRST_UART0 39
166#define SRST_UART1 40
167#define SRST_UART2 41
168#define SRST_UART3 42
169#define SRST_I2C0 43
170#define SRST_I2C1 44
171#define SRST_I2C2 45
172#define SRST_I2C3 46
173#define SRST_I2C4 47
174
175#define SRST_PWM0 48
176#define SRST_PWM1 49
177#define SRST_DAP_PO 50
178#define SRST_DAP 51
179#define SRST_DAP_SYS 52
180#define SRST_TPIU_ATB 53
181#define SRST_PMU_APB 54
182#define SRST_GRF 55
183#define SRST_PMU 56
184#define SRST_PERI_AXI 57
185#define SRST_PERI_AHB 58
186#define SRST_PERI_APB 59
187#define SRST_PERI_NIU 60
188#define SRST_CPU_PERI 61
189#define SRST_EMEM_PERI 62
190#define SRST_USB_PERI 63
191
192#define SRST_DMA2 64
193#define SRST_SMC 65
194#define SRST_MAC 66
195#define SRST_NANC0 68
196#define SRST_USBOTG0 69
197#define SRST_USBPHY0 70
198#define SRST_OTGC0 71
199#define SRST_USBOTG1 72
200#define SRST_USBPHY1 73
201#define SRST_OTGC1 74
202#define SRST_HSADC 76
203#define SRST_PIDFILTER 77
204#define SRST_DDR_MSCH 79
205
206#define SRST_TZPC 80
207#define SRST_SDMMC 81
208#define SRST_SDIO 82
209#define SRST_EMMC 83
210#define SRST_SPI0 84
211#define SRST_SPI1 85
212#define SRST_WDT 86
213#define SRST_SARADC 87
214#define SRST_DDRPHY 88
215#define SRST_DDRPHY_APB 89
216#define SRST_DDRCTL 90
217#define SRST_DDRCTL_APB 91
218#define SRST_DDRPUB 93
219
220#define SRST_VIO0_AXI 98
221#define SRST_VIO0_AHB 99
222#define SRST_LCDC0_AXI 100
223#define SRST_LCDC0_AHB 101
224#define SRST_LCDC0_DCLK 102
225#define SRST_LCDC1_AXI 103
226#define SRST_LCDC1_AHB 104
227#define SRST_LCDC1_DCLK 105
228#define SRST_IPP_AXI 106
229#define SRST_IPP_AHB 107
230#define SRST_RGA_AXI 108
231#define SRST_RGA_AHB 109
232#define SRST_CIF0 110
233
234#define SRST_VCODEC_AXI 112
235#define SRST_VCODEC_AHB 113
236#define SRST_VIO1_AXI 114
237#define SRST_VCODEC_CPU 115
238#define SRST_VCODEC_NIU 116
239#define SRST_GPU 120
240#define SRST_GPU_NIU 122
241#define SRST_TFUN_ATB 125
242#define SRST_TFUN_APB 126
243#define SRST_CTI4_APB 127
244
245#define SRST_TPIU_APB 128
246#define SRST_TRACE 129
247#define SRST_CORE_DBG 130
248#define SRST_DBG_APB 131
249#define SRST_CTI0 132
250#define SRST_CTI0_APB 133
251#define SRST_CTI1 134
252#define SRST_CTI1_APB 135
253#define SRST_PTM_CORE0 136
254#define SRST_PTM_CORE1 137
255#define SRST_PTM0 138
256#define SRST_PTM0_ATB 139
257#define SRST_PTM1 140
258#define SRST_PTM1_ATB 141
259#define SRST_CTM 142
260#define SRST_TS 143
Heiko Stuebner7c8f03d2015-07-05 11:00:19 +0200261
262#endif