blob: d992d2b4490718f5fb99f7bb8c50193cd5fd6530 [file] [log] [blame]
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +01001/*
Linus Walleijc15def12011-12-15 13:38:40 +01002 * Copyright (C) 2008-2009 ST-Ericsson SA
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +01003 *
4 * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2, as
8 * published by the Free Software Foundation.
9 *
10 */
11#include <linux/types.h>
12#include <linux/init.h>
13#include <linux/device.h>
14#include <linux/amba/bus.h>
Rabin Vincentaa90eb92011-02-08 09:24:37 +053015#include <linux/interrupt.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010016#include <linux/irq.h>
17#include <linux/platform_device.h>
Rabin Vincentcc2c1332010-03-01 05:03:31 +010018#include <linux/io.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010019
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010020#include <asm/mach/map.h>
Rabin Vincentaa90eb92011-02-08 09:24:37 +053021#include <asm/pmu.h>
Linus Walleij0f332862011-08-22 08:33:30 +010022#include <plat/gpio-nomadik.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010023#include <mach/hardware.h>
Rabin Vincentcc2c1332010-03-01 05:03:31 +010024#include <mach/setup.h>
Rabin Vincent5b1f7dd2010-05-03 08:25:52 +010025#include <mach/devices.h>
Mian Yousaf Kaukab6f3f3c3f2011-01-21 18:21:50 +010026#include <mach/usb.h>
Lee Joneseda413c2012-02-06 11:22:24 -080027#include <mach/db8500-regs.h>
Rabin Vincent94bdc0e2010-03-03 04:54:37 +010028
Rabin Vincentfbf1ead2010-09-29 19:46:32 +053029#include "devices-db8500.h"
Mian Yousaf Kaukab6f3f3c3f2011-01-21 18:21:50 +010030#include "ste-dma40-db8500.h"
Rabin Vincentfbf1ead2010-09-29 19:46:32 +053031
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010032/* minimum static i/o mapping required to boot U8500 platforms */
Rabin Vincentabf12d72010-12-08 11:07:59 +053033static struct map_desc u8500_uart_io_desc[] __initdata = {
Rabin Vincent92389ca2010-12-08 11:07:57 +053034 __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
35 __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
Rabin Vincentabf12d72010-12-08 11:07:59 +053036};
37
38static struct map_desc u8500_io_desc[] __initdata = {
Linus Walleij215e83d2011-12-14 18:15:42 +010039 /* SCU base also covers GIC CPU BASE and TWD with its 4K page */
40 __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
Rabin Vincent92389ca2010-12-08 11:07:57 +053041 __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
42 __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
Rabin Vincent92389ca2010-12-08 11:07:57 +053043 __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
Rabin Vincent92389ca2010-12-08 11:07:57 +053044 __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
45
46 __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
47 __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
48 __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
49 __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
50 __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
51
Rabin Vincent1df20af2010-03-01 05:07:47 +010052 __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
Rabin Vincentc9c09572010-05-03 07:34:53 +010053 __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
Rabin Vincent94bdc0e2010-03-03 04:54:37 +010054 __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
55 __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
56 __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
Mattias Wallinfcbd4582010-12-02 16:20:42 +010057 __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
Rabin Vincent75a36ee2010-03-01 05:05:56 +010058};
59
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010060void __init u8500_map_io(void)
61{
Rabin Vincentabf12d72010-12-08 11:07:59 +053062 /*
63 * Map the UARTs early so that the DEBUG_LL stuff continues to work.
64 */
65 iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
66
67 ux500_map_io();
68
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010069 iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
Rabin Vincent75a36ee2010-03-01 05:05:56 +010070
Linus Walleij11871892011-03-29 16:53:29 +020071 _PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010072}
73
Rabin Vincentaa90eb92011-02-08 09:24:37 +053074static struct resource db8500_pmu_resources[] = {
75 [0] = {
76 .start = IRQ_DB8500_PMU,
77 .end = IRQ_DB8500_PMU,
78 .flags = IORESOURCE_IRQ,
79 },
80};
81
82/*
83 * The PMU IRQ lines of two cores are wired together into a single interrupt.
84 * Bounce the interrupt to the other core if it's not ours.
85 */
86static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
87{
88 irqreturn_t ret = handler(irq, dev);
89 int other = !smp_processor_id();
90
91 if (ret == IRQ_NONE && cpu_online(other))
92 irq_set_affinity(irq, cpumask_of(other));
93
94 /*
95 * We should be able to get away with the amount of IRQ_NONEs we give,
96 * while still having the spurious IRQ detection code kick in if the
97 * interrupt really starts hitting spuriously.
98 */
99 return ret;
100}
101
102static struct arm_pmu_platdata db8500_pmu_platdata = {
103 .handle_irq = db8500_pmu_handler,
104};
105
106static struct platform_device db8500_pmu_device = {
107 .name = "arm-pmu",
108 .id = ARM_PMU_DEVICE_CPU,
109 .num_resources = ARRAY_SIZE(db8500_pmu_resources),
110 .resource = db8500_pmu_resources,
111 .dev.platform_data = &db8500_pmu_platdata,
112};
113
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200114static struct platform_device db8500_prcmu_device = {
115 .name = "db8500-prcmu",
116};
117
Rabin Vincentaa90eb92011-02-08 09:24:37 +0530118static struct platform_device *platform_devs[] __initdata = {
119 &u8500_dma40_device,
120 &db8500_pmu_device,
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200121 &db8500_prcmu_device,
Rabin Vincentaa90eb92011-02-08 09:24:37 +0530122};
123
Rabin Vincent01afdd12010-12-08 11:07:55 +0530124static resource_size_t __initdata db8500_gpio_base[] = {
125 U8500_GPIOBANK0_BASE,
126 U8500_GPIOBANK1_BASE,
127 U8500_GPIOBANK2_BASE,
128 U8500_GPIOBANK3_BASE,
129 U8500_GPIOBANK4_BASE,
130 U8500_GPIOBANK5_BASE,
131 U8500_GPIOBANK6_BASE,
132 U8500_GPIOBANK7_BASE,
133 U8500_GPIOBANK8_BASE,
134};
135
Lee Jones18403422012-02-06 11:22:21 -0800136static void __init db8500_add_gpios(struct device *parent)
Rabin Vincent01afdd12010-12-08 11:07:55 +0530137{
138 struct nmk_gpio_platform_data pdata = {
Linus Walleijc15def12011-12-15 13:38:40 +0100139 .supports_sleepmode = true,
Rabin Vincent01afdd12010-12-08 11:07:55 +0530140 };
141
Lee Jones18403422012-02-06 11:22:21 -0800142 dbx500_add_gpios(parent, ARRAY_AND_SIZE(db8500_gpio_base),
Rabin Vincent01afdd12010-12-08 11:07:55 +0530143 IRQ_DB8500_GPIO0, &pdata);
Linus Walleije98ea772012-04-26 23:57:25 +0200144 dbx500_add_pinctrl(parent, "pinctrl-db8500");
Rabin Vincent01afdd12010-12-08 11:07:55 +0530145}
146
Mian Yousaf Kaukab6f3f3c3f2011-01-21 18:21:50 +0100147static int usb_db8500_rx_dma_cfg[] = {
148 DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
149 DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
150 DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
151 DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
152 DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
153 DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
154 DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
155 DB8500_DMA_DEV39_USB_OTG_IEP_8
156};
157
158static int usb_db8500_tx_dma_cfg[] = {
159 DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
160 DB8500_DMA_DEV37_USB_OTG_OEP_2_10,
161 DB8500_DMA_DEV36_USB_OTG_OEP_3_11,
162 DB8500_DMA_DEV19_USB_OTG_OEP_4_12,
163 DB8500_DMA_DEV18_USB_OTG_OEP_5_13,
164 DB8500_DMA_DEV17_USB_OTG_OEP_6_14,
165 DB8500_DMA_DEV16_USB_OTG_OEP_7_15,
166 DB8500_DMA_DEV39_USB_OTG_OEP_8
167};
168
Lee Joneseda413c2012-02-06 11:22:24 -0800169static const char *db8500_read_soc_id(void)
170{
171 void __iomem *uid = __io_address(U8500_BB_UID_BASE);
172
173 return kasprintf(GFP_KERNEL, "%08x%08x%08x%08x%08x",
174 readl((u32 *)uid+1),
175 readl((u32 *)uid+1), readl((u32 *)uid+2),
176 readl((u32 *)uid+3), readl((u32 *)uid+4));
177}
178
179static struct device * __init db8500_soc_device_init(void)
180{
181 const char *soc_id = db8500_read_soc_id();
182
183 return ux500_soc_device_init(soc_id);
184}
185
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100186/*
187 * This function is called from the board init
188 */
Lee Joneseda413c2012-02-06 11:22:24 -0800189struct device * __init u8500_init_devices(void)
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100190{
Lee Joneseda413c2012-02-06 11:22:24 -0800191 struct device *parent;
Lee Jonesb024a0c2012-02-06 11:22:25 -0800192 int i;
Lee Joneseda413c2012-02-06 11:22:24 -0800193
194 parent = db8500_soc_device_init();
195
196 db8500_add_rtc(parent);
197 db8500_add_gpios(parent);
198 db8500_add_usb(parent, usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
Rabin Vincentfbf1ead2010-09-29 19:46:32 +0530199
Lee Jonesb024a0c2012-02-06 11:22:25 -0800200 platform_device_register_data(parent,
201 "cpufreq-u8500", -1, NULL, 0);
202
203 for (i = 0; i < ARRAY_SIZE(platform_devs); i++)
204 platform_devs[i]->dev.parent = parent;
205
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100206 platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
207
Lee Joneseda413c2012-02-06 11:22:24 -0800208 return parent;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100209}