blob: 85f8888afce97518227d355776f8f69f8a6a3e24 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Daniel Vettere2b78262013-06-07 23:10:03 +0200912static struct intel_shared_dpll *
913intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
914{
915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
916
Daniel Vettera43f6e02013-06-07 23:10:32 +0200917 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200918 return NULL;
919
Daniel Vettera43f6e02013-06-07 23:10:32 +0200920 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200921}
922
Jesse Barnes040484a2011-01-03 12:14:26 -0800923/* For ILK+ */
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200924static void assert_shared_dpll(struct drm_i915_private *dev_priv,
925 struct intel_shared_dpll *pll,
926 struct intel_crtc *crtc,
927 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800928{
Jesse Barnes040484a2011-01-03 12:14:26 -0800929 u32 val;
930 bool cur_state;
931
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300932 if (HAS_PCH_LPT(dev_priv->dev)) {
933 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
934 return;
935 }
936
Chris Wilson92b27b02012-05-20 18:10:50 +0100937 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200938 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100940
Daniel Vettere9a632a2013-06-05 13:34:13 +0200941 val = I915_READ(PCH_DPLL(pll->id));
Chris Wilson92b27b02012-05-20 18:10:50 +0100942 cur_state = !!(val & DPLL_VCO_ENABLE);
943 WARN(cur_state != state,
Daniel Vetter46edb022013-06-05 13:34:12 +0200944 "%s assertion failure (expected %s, current %s), val=%08x\n",
945 pll->name, state_string(state), state_string(cur_state), val);
Chris Wilson92b27b02012-05-20 18:10:50 +0100946
947 /* Make sure the selected PLL is correctly attached to the transcoder */
948 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700949 u32 pch_dpll;
950
951 pch_dpll = I915_READ(PCH_DPLL_SEL);
Daniel Vettere9a632a2013-06-05 13:34:13 +0200952 cur_state = pll->id == DPLL_ID_PCH_PLL_B;
Chris Wilson92b27b02012-05-20 18:10:50 +0100953 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300954 "PLL[%d] not attached to this transcoder %c: %08x\n",
955 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 cur_state = !!(val >> (4*crtc->pipe + 3));
957 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300958 "PLL[%d] not %s on this transcoder %c: %08x\n",
Daniel Vettere9a632a2013-06-05 13:34:13 +0200959 pll->id == DPLL_ID_PCH_PLL_B,
Chris Wilson92b27b02012-05-20 18:10:50 +0100960 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300961 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100962 val);
963 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700964 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800965}
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200966#define assert_shared_dpll_enabled(d, p, c) assert_shared_dpll(d, p, c, true)
967#define assert_shared_dpll_disabled(d, p, c) assert_shared_dpll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800968
969static void assert_fdi_tx(struct drm_i915_private *dev_priv,
970 enum pipe pipe, bool state)
971{
972 int reg;
973 u32 val;
974 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200975 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
976 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800977
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200978 if (HAS_DDI(dev_priv->dev)) {
979 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200980 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300981 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300983 } else {
984 reg = FDI_TX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_TX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI TX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
993#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
994
995static void assert_fdi_rx(struct drm_i915_private *dev_priv,
996 enum pipe pipe, bool state)
997{
998 int reg;
999 u32 val;
1000 bool cur_state;
1001
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001002 reg = FDI_RX_CTL(pipe);
1003 val = I915_READ(reg);
1004 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI RX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1010#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1011
1012static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1013 enum pipe pipe)
1014{
1015 int reg;
1016 u32 val;
1017
1018 /* ILK FDI PLL is always enabled */
1019 if (dev_priv->info->gen == 5)
1020 return;
1021
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001022 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001023 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001024 return;
1025
Jesse Barnes040484a2011-01-03 12:14:26 -08001026 reg = FDI_TX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1029}
1030
1031static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int reg;
1035 u32 val;
1036
1037 reg = FDI_RX_CTL(pipe);
1038 val = I915_READ(reg);
1039 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1040}
1041
Jesse Barnesea0760c2011-01-04 15:09:32 -08001042static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1043 enum pipe pipe)
1044{
1045 int pp_reg, lvds_reg;
1046 u32 val;
1047 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001048 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001049
1050 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1051 pp_reg = PCH_PP_CONTROL;
1052 lvds_reg = PCH_LVDS;
1053 } else {
1054 pp_reg = PP_CONTROL;
1055 lvds_reg = LVDS;
1056 }
1057
1058 val = I915_READ(pp_reg);
1059 if (!(val & PANEL_POWER_ON) ||
1060 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1061 locked = false;
1062
1063 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1064 panel_pipe = PIPE_B;
1065
1066 WARN(panel_pipe == pipe && locked,
1067 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001069}
1070
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001071void assert_pipe(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073{
1074 int reg;
1075 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001076 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001077 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1078 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079
Daniel Vetter8e636782012-01-22 01:36:48 +01001080 /* if we need the pipe A quirk it must be always on */
1081 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1082 state = true;
1083
Paulo Zanonib97186f2013-05-03 12:15:36 -03001084 if (!intel_display_power_enabled(dev_priv->dev,
1085 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001086 cur_state = false;
1087 } else {
1088 reg = PIPECONF(cpu_transcoder);
1089 val = I915_READ(reg);
1090 cur_state = !!(val & PIPECONF_ENABLE);
1091 }
1092
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001093 WARN(cur_state != state,
1094 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096}
1097
Chris Wilson931872f2012-01-16 23:01:13 +00001098static void assert_plane(struct drm_i915_private *dev_priv,
1099 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100{
1101 int reg;
1102 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001103 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104
1105 reg = DSPCNTR(plane);
1106 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001107 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1108 WARN(cur_state != state,
1109 "plane %c assertion failure (expected %s, current %s)\n",
1110 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111}
1112
Chris Wilson931872f2012-01-16 23:01:13 +00001113#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1114#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1117 enum pipe pipe)
1118{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001119 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120 int reg, i;
1121 u32 val;
1122 int cur_pipe;
1123
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 /* Primary planes are fixed to pipes on gen4+ */
1125 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001126 reg = DSPCNTR(pipe);
1127 val = I915_READ(reg);
1128 WARN((val & DISPLAY_PLANE_ENABLE),
1129 "plane %c assertion failure, should be disabled but not\n",
1130 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001131 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001132 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001135 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 reg = DSPCNTR(i);
1137 val = I915_READ(reg);
1138 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1139 DISPPLANE_SEL_PIPE_SHIFT;
1140 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001141 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1142 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143 }
1144}
1145
Jesse Barnes19332d72013-03-28 09:55:38 -07001146static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001149 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001150 int reg, i;
1151 u32 val;
1152
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 if (IS_VALLEYVIEW(dev)) {
1154 for (i = 0; i < dev_priv->num_plane; i++) {
1155 reg = SPCNTR(pipe, i);
1156 val = I915_READ(reg);
1157 WARN((val & SP_ENABLE),
1158 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1159 sprite_name(pipe, i), pipe_name(pipe));
1160 }
1161 } else if (INTEL_INFO(dev)->gen >= 7) {
1162 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001163 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001164 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001165 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001166 plane_name(pipe), pipe_name(pipe));
1167 } else if (INTEL_INFO(dev)->gen >= 5) {
1168 reg = DVSCNTR(pipe);
1169 val = I915_READ(reg);
1170 WARN((val & DVS_ENABLE),
1171 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1172 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001173 }
1174}
1175
Jesse Barnes92f25842011-01-04 15:09:34 -08001176static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1177{
1178 u32 val;
1179 bool enabled;
1180
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001181 if (HAS_PCH_LPT(dev_priv->dev)) {
1182 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1183 return;
1184 }
1185
Jesse Barnes92f25842011-01-04 15:09:34 -08001186 val = I915_READ(PCH_DREF_CONTROL);
1187 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1188 DREF_SUPERSPREAD_SOURCE_MASK));
1189 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1190}
1191
Daniel Vetterab9412b2013-05-03 11:49:46 +02001192static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001194{
1195 int reg;
1196 u32 val;
1197 bool enabled;
1198
Daniel Vetterab9412b2013-05-03 11:49:46 +02001199 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001200 val = I915_READ(reg);
1201 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001202 WARN(enabled,
1203 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1204 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001205}
1206
Keith Packard4e634382011-08-06 10:39:45 -07001207static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1208 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001209{
1210 if ((val & DP_PORT_EN) == 0)
1211 return false;
1212
1213 if (HAS_PCH_CPT(dev_priv->dev)) {
1214 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1215 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1216 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1217 return false;
1218 } else {
1219 if ((val & DP_PIPE_MASK) != (pipe << 30))
1220 return false;
1221 }
1222 return true;
1223}
1224
Keith Packard1519b992011-08-06 10:35:34 -07001225static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1226 enum pipe pipe, u32 val)
1227{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001228 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001229 return false;
1230
1231 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001232 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001233 return false;
1234 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001235 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001236 return false;
1237 }
1238 return true;
1239}
1240
1241static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, u32 val)
1243{
1244 if ((val & LVDS_PORT_EN) == 0)
1245 return false;
1246
1247 if (HAS_PCH_CPT(dev_priv->dev)) {
1248 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1249 return false;
1250 } else {
1251 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1252 return false;
1253 }
1254 return true;
1255}
1256
1257static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
1260 if ((val & ADPA_DAC_ENABLE) == 0)
1261 return false;
1262 if (HAS_PCH_CPT(dev_priv->dev)) {
1263 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1264 return false;
1265 } else {
1266 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1267 return false;
1268 }
1269 return true;
1270}
1271
Jesse Barnes291906f2011-02-02 12:28:03 -08001272static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001273 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001274{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001275 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001276 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001277 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001278 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001279
Daniel Vetter75c5da22012-09-10 21:58:29 +02001280 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1281 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001282 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001283}
1284
1285static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, int reg)
1287{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001288 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001290 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001292
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001293 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001294 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001295 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001296}
1297
1298static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1299 enum pipe pipe)
1300{
1301 int reg;
1302 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
Keith Packardf0575e92011-07-25 22:12:43 -07001304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001307
1308 reg = PCH_ADPA;
1309 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001310 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001311 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001313
1314 reg = PCH_LVDS;
1315 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001316 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001317 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001319
Paulo Zanonie2debe92013-02-18 19:00:27 -03001320 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 * intel_enable_pll - enable a PLL
1327 * @dev_priv: i915 private structure
1328 * @pipe: pipe PLL to enable
1329 *
1330 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1331 * make sure the PLL reg is writable first though, since the panel write
1332 * protect mechanism may be enabled.
1333 *
1334 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001335 *
1336 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001337 */
1338static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1339{
1340 int reg;
1341 u32 val;
1342
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001343 assert_pipe_disabled(dev_priv, pipe);
1344
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001346 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347
1348 /* PLL is protected by panel, make sure we can write it */
1349 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1350 assert_panel_unlocked(dev_priv, pipe);
1351
1352 reg = DPLL(pipe);
1353 val = I915_READ(reg);
1354 val |= DPLL_VCO_ENABLE;
1355
1356 /* We do this three times for luck */
1357 I915_WRITE(reg, val);
1358 POSTING_READ(reg);
1359 udelay(150); /* wait for warmup */
1360 I915_WRITE(reg, val);
1361 POSTING_READ(reg);
1362 udelay(150); /* wait for warmup */
1363 I915_WRITE(reg, val);
1364 POSTING_READ(reg);
1365 udelay(150); /* wait for warmup */
1366}
1367
1368/**
1369 * intel_disable_pll - disable a PLL
1370 * @dev_priv: i915 private structure
1371 * @pipe: pipe PLL to disable
1372 *
1373 * Disable the PLL for @pipe, making sure the pipe is off first.
1374 *
1375 * Note! This is for pre-ILK only.
1376 */
1377static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1378{
1379 int reg;
1380 u32 val;
1381
1382 /* Don't disable pipe A or pipe A PLLs if needed */
1383 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1384 return;
1385
1386 /* Make sure the pipe isn't still relying on us */
1387 assert_pipe_disabled(dev_priv, pipe);
1388
1389 reg = DPLL(pipe);
1390 val = I915_READ(reg);
1391 val &= ~DPLL_VCO_ENABLE;
1392 I915_WRITE(reg, val);
1393 POSTING_READ(reg);
1394}
1395
Jesse Barnes89b667f2013-04-18 14:51:36 -07001396void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1397{
1398 u32 port_mask;
1399
1400 if (!port)
1401 port_mask = DPLL_PORTB_READY_MASK;
1402 else
1403 port_mask = DPLL_PORTC_READY_MASK;
1404
1405 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1406 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1407 'B' + port, I915_READ(DPLL(0)));
1408}
1409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001411 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to enable
1414 *
1415 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1416 * drives the transcoder clock.
1417 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001418static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001419{
Daniel Vettere2b78262013-06-07 23:10:03 +02001420 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1421 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001422
Chris Wilson48da64a2012-05-13 20:16:12 +01001423 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001424 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001425 if (pll == NULL)
1426 return;
1427
1428 if (WARN_ON(pll->refcount == 0))
1429 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001430
Daniel Vetter46edb022013-06-05 13:34:12 +02001431 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1432 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001433 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001434
Daniel Vettercdbd2312013-06-05 13:34:03 +02001435 if (pll->active++) {
1436 WARN_ON(!pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001437 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001438 return;
1439 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001440 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001441
Daniel Vetter46edb022013-06-05 13:34:12 +02001442 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001443 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001444 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001445}
1446
Daniel Vettere2b78262013-06-07 23:10:03 +02001447static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
Daniel Vettere2b78262013-06-07 23:10:03 +02001449 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1450 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001451
Jesse Barnes92f25842011-01-04 15:09:34 -08001452 /* PCH only available on ILK+ */
1453 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001454 if (pll == NULL)
1455 return;
1456
Chris Wilson48da64a2012-05-13 20:16:12 +01001457 if (WARN_ON(pll->refcount == 0))
1458 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001459
Daniel Vetter46edb022013-06-05 13:34:12 +02001460 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1461 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001462 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001463
Chris Wilson48da64a2012-05-13 20:16:12 +01001464 if (WARN_ON(pll->active == 0)) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001465 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001466 return;
1467 }
1468
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001469 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001470 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001471 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001472 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473
Daniel Vetter46edb022013-06-05 13:34:12 +02001474 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001475 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001476 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001477}
1478
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001479static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1480 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001481{
Daniel Vetter23670b322012-11-01 09:15:30 +01001482 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001483 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001485 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001486
1487 /* PCH only available on ILK+ */
1488 BUG_ON(dev_priv->info->gen < 5);
1489
1490 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001491 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere2b78262013-06-07 23:10:03 +02001492 intel_crtc_to_shared_dpll(intel_crtc),
1493 intel_crtc);
Jesse Barnes040484a2011-01-03 12:14:26 -08001494
1495 /* FDI must be feeding us bits for PCH ports */
1496 assert_fdi_tx_enabled(dev_priv, pipe);
1497 assert_fdi_rx_enabled(dev_priv, pipe);
1498
Daniel Vetter23670b322012-11-01 09:15:30 +01001499 if (HAS_PCH_CPT(dev)) {
1500 /* Workaround: Set the timing override bit before enabling the
1501 * pch transcoder. */
1502 reg = TRANS_CHICKEN2(pipe);
1503 val = I915_READ(reg);
1504 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1505 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001506 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001507
Daniel Vetterab9412b2013-05-03 11:49:46 +02001508 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001509 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001510 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001511
1512 if (HAS_PCH_IBX(dev_priv->dev)) {
1513 /*
1514 * make the BPC in transcoder be consistent with
1515 * that in pipeconf reg.
1516 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001517 val &= ~PIPECONF_BPC_MASK;
1518 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001519 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001520
1521 val &= ~TRANS_INTERLACE_MASK;
1522 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001523 if (HAS_PCH_IBX(dev_priv->dev) &&
1524 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1525 val |= TRANS_LEGACY_INTERLACED_ILK;
1526 else
1527 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001528 else
1529 val |= TRANS_PROGRESSIVE;
1530
Jesse Barnes040484a2011-01-03 12:14:26 -08001531 I915_WRITE(reg, val | TRANS_ENABLE);
1532 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001533 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001534}
1535
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001536static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001537 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001538{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001539 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001540
1541 /* PCH only available on ILK+ */
1542 BUG_ON(dev_priv->info->gen < 5);
1543
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001544 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001545 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001546 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001547
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001548 /* Workaround: set timing override bit. */
1549 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001550 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001551 I915_WRITE(_TRANSA_CHICKEN2, val);
1552
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001553 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001554 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001556 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1557 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001558 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001559 else
1560 val |= TRANS_PROGRESSIVE;
1561
Daniel Vetterab9412b2013-05-03 11:49:46 +02001562 I915_WRITE(LPT_TRANSCONF, val);
1563 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001564 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001565}
1566
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001567static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1568 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001569{
Daniel Vetter23670b322012-11-01 09:15:30 +01001570 struct drm_device *dev = dev_priv->dev;
1571 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001572
1573 /* FDI relies on the transcoder */
1574 assert_fdi_tx_disabled(dev_priv, pipe);
1575 assert_fdi_rx_disabled(dev_priv, pipe);
1576
Jesse Barnes291906f2011-02-02 12:28:03 -08001577 /* Ports must be off as well */
1578 assert_pch_ports_disabled(dev_priv, pipe);
1579
Daniel Vetterab9412b2013-05-03 11:49:46 +02001580 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001581 val = I915_READ(reg);
1582 val &= ~TRANS_ENABLE;
1583 I915_WRITE(reg, val);
1584 /* wait for PCH transcoder off, transcoder state */
1585 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001586 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001587
1588 if (!HAS_PCH_IBX(dev)) {
1589 /* Workaround: Clear the timing override chicken bit again. */
1590 reg = TRANS_CHICKEN2(pipe);
1591 val = I915_READ(reg);
1592 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1593 I915_WRITE(reg, val);
1594 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001595}
1596
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001597static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001599 u32 val;
1600
Daniel Vetterab9412b2013-05-03 11:49:46 +02001601 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001602 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001603 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001604 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001605 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001606 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001607
1608 /* Workaround: clear timing override bit. */
1609 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001610 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001611 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001612}
1613
1614/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001615 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001616 * @dev_priv: i915 private structure
1617 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001618 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001619 *
1620 * Enable @pipe, making sure that various hardware specific requirements
1621 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1622 *
1623 * @pipe should be %PIPE_A or %PIPE_B.
1624 *
1625 * Will wait until the pipe is actually running (i.e. first vblank) before
1626 * returning.
1627 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001628static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1629 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001631 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1632 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001633 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001634 int reg;
1635 u32 val;
1636
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001637 assert_planes_disabled(dev_priv, pipe);
1638 assert_sprites_disabled(dev_priv, pipe);
1639
Paulo Zanoni681e5812012-12-06 11:12:38 -02001640 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001641 pch_transcoder = TRANSCODER_A;
1642 else
1643 pch_transcoder = pipe;
1644
Jesse Barnesb24e7172011-01-04 15:09:30 -08001645 /*
1646 * A pipe without a PLL won't actually be able to drive bits from
1647 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1648 * need the check.
1649 */
1650 if (!HAS_PCH_SPLIT(dev_priv->dev))
1651 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001652 else {
1653 if (pch_port) {
1654 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001655 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001656 assert_fdi_tx_pll_enabled(dev_priv,
1657 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001658 }
1659 /* FIXME: assert CPU port conditions for SNB+ */
1660 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001661
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001662 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001663 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001664 if (val & PIPECONF_ENABLE)
1665 return;
1666
1667 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001668 intel_wait_for_vblank(dev_priv->dev, pipe);
1669}
1670
1671/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001672 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001673 * @dev_priv: i915 private structure
1674 * @pipe: pipe to disable
1675 *
1676 * Disable @pipe, making sure that various hardware specific requirements
1677 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1678 *
1679 * @pipe should be %PIPE_A or %PIPE_B.
1680 *
1681 * Will wait until the pipe has shut down before returning.
1682 */
1683static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1684 enum pipe pipe)
1685{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1687 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001688 int reg;
1689 u32 val;
1690
1691 /*
1692 * Make sure planes won't keep trying to pump pixels to us,
1693 * or we might hang the display.
1694 */
1695 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001696 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001697
1698 /* Don't disable pipe A or pipe A PLLs if needed */
1699 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1700 return;
1701
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001702 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001703 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001704 if ((val & PIPECONF_ENABLE) == 0)
1705 return;
1706
1707 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001708 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1709}
1710
Keith Packardd74362c2011-07-28 14:47:14 -07001711/*
1712 * Plane regs are double buffered, going from enabled->disabled needs a
1713 * trigger in order to latch. The display address reg provides this.
1714 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001715void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001716 enum plane plane)
1717{
Damien Lespiau14f86142012-10-29 15:24:49 +00001718 if (dev_priv->info->gen >= 4)
1719 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1720 else
1721 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001722}
1723
Jesse Barnesb24e7172011-01-04 15:09:30 -08001724/**
1725 * intel_enable_plane - enable a display plane on a given pipe
1726 * @dev_priv: i915 private structure
1727 * @plane: plane to enable
1728 * @pipe: pipe being fed
1729 *
1730 * Enable @plane on @pipe, making sure that @pipe is running first.
1731 */
1732static void intel_enable_plane(struct drm_i915_private *dev_priv,
1733 enum plane plane, enum pipe pipe)
1734{
1735 int reg;
1736 u32 val;
1737
1738 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1739 assert_pipe_enabled(dev_priv, pipe);
1740
1741 reg = DSPCNTR(plane);
1742 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001743 if (val & DISPLAY_PLANE_ENABLE)
1744 return;
1745
1746 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001747 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748 intel_wait_for_vblank(dev_priv->dev, pipe);
1749}
1750
Jesse Barnesb24e7172011-01-04 15:09:30 -08001751/**
1752 * intel_disable_plane - disable a display plane
1753 * @dev_priv: i915 private structure
1754 * @plane: plane to disable
1755 * @pipe: pipe consuming the data
1756 *
1757 * Disable @plane; should be an independent operation.
1758 */
1759static void intel_disable_plane(struct drm_i915_private *dev_priv,
1760 enum plane plane, enum pipe pipe)
1761{
1762 int reg;
1763 u32 val;
1764
1765 reg = DSPCNTR(plane);
1766 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001767 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1768 return;
1769
1770 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001771 intel_flush_display_plane(dev_priv, plane);
1772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
Chris Wilson693db182013-03-05 14:52:39 +00001775static bool need_vtd_wa(struct drm_device *dev)
1776{
1777#ifdef CONFIG_INTEL_IOMMU
1778 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1779 return true;
1780#endif
1781 return false;
1782}
1783
Chris Wilson127bd2a2010-07-23 23:32:05 +01001784int
Chris Wilson48b956c2010-09-14 12:50:34 +01001785intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001786 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001787 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001788{
Chris Wilsonce453d82011-02-21 14:43:56 +00001789 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001790 u32 alignment;
1791 int ret;
1792
Chris Wilson05394f32010-11-08 19:18:58 +00001793 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001794 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001795 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1796 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001797 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001798 alignment = 4 * 1024;
1799 else
1800 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 break;
1802 case I915_TILING_X:
1803 /* pin() will align the object as required by fence */
1804 alignment = 0;
1805 break;
1806 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001807 /* Despite that we check this in framebuffer_init userspace can
1808 * screw us over and change the tiling after the fact. Only
1809 * pinned buffers can't change their tiling. */
1810 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001811 return -EINVAL;
1812 default:
1813 BUG();
1814 }
1815
Chris Wilson693db182013-03-05 14:52:39 +00001816 /* Note that the w/a also requires 64 PTE of padding following the
1817 * bo. We currently fill all unused PTE with the shadow page and so
1818 * we should always have valid PTE following the scanout preventing
1819 * the VT-d warning.
1820 */
1821 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1822 alignment = 256 * 1024;
1823
Chris Wilsonce453d82011-02-21 14:43:56 +00001824 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001825 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001826 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001827 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828
1829 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1830 * fence, whereas 965+ only requires a fence if using
1831 * framebuffer compression. For simplicity, we always install
1832 * a fence as the cost is not that onerous.
1833 */
Chris Wilson06d98132012-04-17 15:31:24 +01001834 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001835 if (ret)
1836 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001837
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001838 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839
Chris Wilsonce453d82011-02-21 14:43:56 +00001840 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001841 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001842
1843err_unpin:
1844 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001845err_interruptible:
1846 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001847 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001848}
1849
Chris Wilson1690e1e2011-12-14 13:57:08 +01001850void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1851{
1852 i915_gem_object_unpin_fence(obj);
1853 i915_gem_object_unpin(obj);
1854}
1855
Daniel Vetterc2c75132012-07-05 12:17:30 +02001856/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1857 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001858unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1859 unsigned int tiling_mode,
1860 unsigned int cpp,
1861 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001862{
Chris Wilsonbc752862013-02-21 20:04:31 +00001863 if (tiling_mode != I915_TILING_NONE) {
1864 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001865
Chris Wilsonbc752862013-02-21 20:04:31 +00001866 tile_rows = *y / 8;
1867 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001868
Chris Wilsonbc752862013-02-21 20:04:31 +00001869 tiles = *x / (512/cpp);
1870 *x %= 512/cpp;
1871
1872 return tile_rows * pitch * 8 + tiles * 4096;
1873 } else {
1874 unsigned int offset;
1875
1876 offset = *y * pitch + *x * cpp;
1877 *y = 0;
1878 *x = (offset & 4095) / cpp;
1879 return offset & -4096;
1880 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001881}
1882
Jesse Barnes17638cd2011-06-24 12:19:23 -07001883static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1884 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001885{
1886 struct drm_device *dev = crtc->dev;
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1889 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001890 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001891 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001892 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001893 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001894 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001895
1896 switch (plane) {
1897 case 0:
1898 case 1:
1899 break;
1900 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001901 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001902 return -EINVAL;
1903 }
1904
1905 intel_fb = to_intel_framebuffer(fb);
1906 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001907
Chris Wilson5eddb702010-09-11 13:48:45 +01001908 reg = DSPCNTR(plane);
1909 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001910 /* Mask out pixel format bits in case we change it */
1911 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001912 switch (fb->pixel_format) {
1913 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001914 dspcntr |= DISPPLANE_8BPP;
1915 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001916 case DRM_FORMAT_XRGB1555:
1917 case DRM_FORMAT_ARGB1555:
1918 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001919 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001920 case DRM_FORMAT_RGB565:
1921 dspcntr |= DISPPLANE_BGRX565;
1922 break;
1923 case DRM_FORMAT_XRGB8888:
1924 case DRM_FORMAT_ARGB8888:
1925 dspcntr |= DISPPLANE_BGRX888;
1926 break;
1927 case DRM_FORMAT_XBGR8888:
1928 case DRM_FORMAT_ABGR8888:
1929 dspcntr |= DISPPLANE_RGBX888;
1930 break;
1931 case DRM_FORMAT_XRGB2101010:
1932 case DRM_FORMAT_ARGB2101010:
1933 dspcntr |= DISPPLANE_BGRX101010;
1934 break;
1935 case DRM_FORMAT_XBGR2101010:
1936 case DRM_FORMAT_ABGR2101010:
1937 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001938 break;
1939 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001940 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001941 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001942
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001943 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001944 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001945 dspcntr |= DISPPLANE_TILED;
1946 else
1947 dspcntr &= ~DISPPLANE_TILED;
1948 }
1949
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001950 if (IS_G4X(dev))
1951 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1952
Chris Wilson5eddb702010-09-11 13:48:45 +01001953 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001954
Daniel Vettere506a0c2012-07-05 12:17:29 +02001955 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001956
Daniel Vetterc2c75132012-07-05 12:17:30 +02001957 if (INTEL_INFO(dev)->gen >= 4) {
1958 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001959 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1960 fb->bits_per_pixel / 8,
1961 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962 linear_offset -= intel_crtc->dspaddr_offset;
1963 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001964 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001966
1967 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1968 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001969 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001970 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001971 I915_MODIFY_DISPBASE(DSPSURF(plane),
1972 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001973 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001974 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001975 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001976 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001977 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001978
Jesse Barnes17638cd2011-06-24 12:19:23 -07001979 return 0;
1980}
1981
1982static int ironlake_update_plane(struct drm_crtc *crtc,
1983 struct drm_framebuffer *fb, int x, int y)
1984{
1985 struct drm_device *dev = crtc->dev;
1986 struct drm_i915_private *dev_priv = dev->dev_private;
1987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1988 struct intel_framebuffer *intel_fb;
1989 struct drm_i915_gem_object *obj;
1990 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001991 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001992 u32 dspcntr;
1993 u32 reg;
1994
1995 switch (plane) {
1996 case 0:
1997 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001998 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
2007
2008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
2010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_RGB565:
2017 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002018 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002019 case DRM_FORMAT_XRGB8888:
2020 case DRM_FORMAT_ARGB8888:
2021 dspcntr |= DISPPLANE_BGRX888;
2022 break;
2023 case DRM_FORMAT_XBGR8888:
2024 case DRM_FORMAT_ABGR8888:
2025 dspcntr |= DISPPLANE_RGBX888;
2026 break;
2027 case DRM_FORMAT_XRGB2101010:
2028 case DRM_FORMAT_ARGB2101010:
2029 dspcntr |= DISPPLANE_BGRX101010;
2030 break;
2031 case DRM_FORMAT_XBGR2101010:
2032 case DRM_FORMAT_ABGR2101010:
2033 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002034 break;
2035 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002036 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002037 }
2038
2039 if (obj->tiling_mode != I915_TILING_NONE)
2040 dspcntr |= DISPPLANE_TILED;
2041 else
2042 dspcntr &= ~DISPPLANE_TILED;
2043
2044 /* must disable */
2045 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2046
2047 I915_WRITE(reg, dspcntr);
2048
Daniel Vettere506a0c2012-07-05 12:17:29 +02002049 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002050 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002051 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2052 fb->bits_per_pixel / 8,
2053 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002055
Daniel Vettere506a0c2012-07-05 12:17:29 +02002056 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2057 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002058 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 I915_MODIFY_DISPBASE(DSPSURF(plane),
2060 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002061 if (IS_HASWELL(dev)) {
2062 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2063 } else {
2064 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2065 I915_WRITE(DSPLINOFF(plane), linear_offset);
2066 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002067 POSTING_READ(reg);
2068
2069 return 0;
2070}
2071
2072/* Assume fb object is pinned & idle & fenced and just update base pointers */
2073static int
2074intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2075 int x, int y, enum mode_set_atomic state)
2076{
2077 struct drm_device *dev = crtc->dev;
2078 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002080 if (dev_priv->display.disable_fbc)
2081 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002082 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002083
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002084 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002085}
2086
Ville Syrjälä96a02912013-02-18 19:08:49 +02002087void intel_display_handle_reset(struct drm_device *dev)
2088{
2089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 struct drm_crtc *crtc;
2091
2092 /*
2093 * Flips in the rings have been nuked by the reset,
2094 * so complete all pending flips so that user space
2095 * will get its events and not get stuck.
2096 *
2097 * Also update the base address of all primary
2098 * planes to the the last fb to make sure we're
2099 * showing the correct fb after a reset.
2100 *
2101 * Need to make two loops over the crtcs so that we
2102 * don't try to grab a crtc mutex before the
2103 * pending_flip_queue really got woken up.
2104 */
2105
2106 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2108 enum plane plane = intel_crtc->plane;
2109
2110 intel_prepare_page_flip(dev, plane);
2111 intel_finish_page_flip_plane(dev, plane);
2112 }
2113
2114 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2116
2117 mutex_lock(&crtc->mutex);
2118 if (intel_crtc->active)
2119 dev_priv->display.update_plane(crtc, crtc->fb,
2120 crtc->x, crtc->y);
2121 mutex_unlock(&crtc->mutex);
2122 }
2123}
2124
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002125static int
Chris Wilson14667a42012-04-03 17:58:35 +01002126intel_finish_fb(struct drm_framebuffer *old_fb)
2127{
2128 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2129 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2130 bool was_interruptible = dev_priv->mm.interruptible;
2131 int ret;
2132
Chris Wilson14667a42012-04-03 17:58:35 +01002133 /* Big Hammer, we also need to ensure that any pending
2134 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2135 * current scanout is retired before unpinning the old
2136 * framebuffer.
2137 *
2138 * This should only fail upon a hung GPU, in which case we
2139 * can safely continue.
2140 */
2141 dev_priv->mm.interruptible = false;
2142 ret = i915_gem_object_finish_gpu(obj);
2143 dev_priv->mm.interruptible = was_interruptible;
2144
2145 return ret;
2146}
2147
Ville Syrjälä198598d2012-10-31 17:50:24 +02002148static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2149{
2150 struct drm_device *dev = crtc->dev;
2151 struct drm_i915_master_private *master_priv;
2152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2153
2154 if (!dev->primary->master)
2155 return;
2156
2157 master_priv = dev->primary->master->driver_priv;
2158 if (!master_priv->sarea_priv)
2159 return;
2160
2161 switch (intel_crtc->pipe) {
2162 case 0:
2163 master_priv->sarea_priv->pipeA_x = x;
2164 master_priv->sarea_priv->pipeA_y = y;
2165 break;
2166 case 1:
2167 master_priv->sarea_priv->pipeB_x = x;
2168 master_priv->sarea_priv->pipeB_y = y;
2169 break;
2170 default:
2171 break;
2172 }
2173}
2174
Chris Wilson14667a42012-04-03 17:58:35 +01002175static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002176intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002177 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002178{
2179 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002180 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002182 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002183 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002184
2185 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002186 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002187 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002188 return 0;
2189 }
2190
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002191 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002192 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2193 plane_name(intel_crtc->plane),
2194 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002195 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002196 }
2197
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002198 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002199 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002200 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002201 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002202 if (ret != 0) {
2203 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002204 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002205 return ret;
2206 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002207
Daniel Vetter94352cf2012-07-05 22:51:56 +02002208 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002209 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002210 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002211 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002212 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002213 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002214 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002215
Daniel Vetter94352cf2012-07-05 22:51:56 +02002216 old_fb = crtc->fb;
2217 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002218 crtc->x = x;
2219 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002220
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002221 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002222 if (intel_crtc->active && old_fb != fb)
2223 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002224 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002225 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002226
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002227 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002228 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002229
Ville Syrjälä198598d2012-10-31 17:50:24 +02002230 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002231
2232 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002233}
2234
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002235static void intel_fdi_normal_train(struct drm_crtc *crtc)
2236{
2237 struct drm_device *dev = crtc->dev;
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2240 int pipe = intel_crtc->pipe;
2241 u32 reg, temp;
2242
2243 /* enable normal train */
2244 reg = FDI_TX_CTL(pipe);
2245 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002246 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002247 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2248 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002249 } else {
2250 temp &= ~FDI_LINK_TRAIN_NONE;
2251 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002252 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002253 I915_WRITE(reg, temp);
2254
2255 reg = FDI_RX_CTL(pipe);
2256 temp = I915_READ(reg);
2257 if (HAS_PCH_CPT(dev)) {
2258 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2259 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2260 } else {
2261 temp &= ~FDI_LINK_TRAIN_NONE;
2262 temp |= FDI_LINK_TRAIN_NONE;
2263 }
2264 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2265
2266 /* wait one idle pattern time */
2267 POSTING_READ(reg);
2268 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002269
2270 /* IVB wants error correction enabled */
2271 if (IS_IVYBRIDGE(dev))
2272 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2273 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002274}
2275
Daniel Vetter1e833f42013-02-19 22:31:57 +01002276static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2277{
2278 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2279}
2280
Daniel Vetter01a415f2012-10-27 15:58:40 +02002281static void ivb_modeset_global_resources(struct drm_device *dev)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 struct intel_crtc *pipe_B_crtc =
2285 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2286 struct intel_crtc *pipe_C_crtc =
2287 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2288 uint32_t temp;
2289
Daniel Vetter1e833f42013-02-19 22:31:57 +01002290 /*
2291 * When everything is off disable fdi C so that we could enable fdi B
2292 * with all lanes. Note that we don't care about enabled pipes without
2293 * an enabled pch encoder.
2294 */
2295 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2296 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002297 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2298 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2299
2300 temp = I915_READ(SOUTH_CHICKEN1);
2301 temp &= ~FDI_BC_BIFURCATION_SELECT;
2302 DRM_DEBUG_KMS("disabling fdi C rx\n");
2303 I915_WRITE(SOUTH_CHICKEN1, temp);
2304 }
2305}
2306
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002307/* The FDI link training functions for ILK/Ibexpeak. */
2308static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2309{
2310 struct drm_device *dev = crtc->dev;
2311 struct drm_i915_private *dev_priv = dev->dev_private;
2312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2313 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002314 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002316
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002317 /* FDI needs bits from pipe & plane first */
2318 assert_pipe_enabled(dev_priv, pipe);
2319 assert_plane_enabled(dev_priv, plane);
2320
Adam Jacksone1a44742010-06-25 15:32:14 -04002321 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2322 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002323 reg = FDI_RX_IMR(pipe);
2324 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002325 temp &= ~FDI_RX_SYMBOL_LOCK;
2326 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002327 I915_WRITE(reg, temp);
2328 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002329 udelay(150);
2330
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002332 reg = FDI_TX_CTL(pipe);
2333 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002334 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2335 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002336 temp &= ~FDI_LINK_TRAIN_NONE;
2337 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002338 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002339
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 reg = FDI_RX_CTL(pipe);
2341 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 temp &= ~FDI_LINK_TRAIN_NONE;
2343 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002344 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2345
2346 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002347 udelay(150);
2348
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002349 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002350 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2351 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2352 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002353
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002355 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2358
2359 if ((temp & FDI_RX_BIT_LOCK)) {
2360 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002361 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362 break;
2363 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002365 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002367
2368 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 reg = FDI_TX_CTL(pipe);
2370 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371 temp &= ~FDI_LINK_TRAIN_NONE;
2372 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 reg = FDI_RX_CTL(pipe);
2376 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002377 temp &= ~FDI_LINK_TRAIN_NONE;
2378 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 I915_WRITE(reg, temp);
2380
2381 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382 udelay(150);
2383
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002385 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002387 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2388
2389 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 DRM_DEBUG_KMS("FDI train 2 done.\n");
2392 break;
2393 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002395 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397
2398 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002399
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400}
2401
Akshay Joshi0206e352011-08-16 15:34:10 -04002402static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2404 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2405 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2406 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2407};
2408
2409/* The FDI link training functions for SNB/Cougarpoint. */
2410static void gen6_fdi_link_train(struct drm_crtc *crtc)
2411{
2412 struct drm_device *dev = crtc->dev;
2413 struct drm_i915_private *dev_priv = dev->dev_private;
2414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2415 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002416 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417
Adam Jacksone1a44742010-06-25 15:32:14 -04002418 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2419 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = FDI_RX_IMR(pipe);
2421 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 temp &= ~FDI_RX_SYMBOL_LOCK;
2423 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 I915_WRITE(reg, temp);
2425
2426 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002427 udelay(150);
2428
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002432 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2433 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_1;
2436 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2437 /* SNB-B */
2438 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440
Daniel Vetterd74cf322012-10-26 10:58:13 +02002441 I915_WRITE(FDI_RX_MISC(pipe),
2442 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2443
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_CTL(pipe);
2445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 if (HAS_PCH_CPT(dev)) {
2447 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2448 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2449 } else {
2450 temp &= ~FDI_LINK_TRAIN_NONE;
2451 temp |= FDI_LINK_TRAIN_PATTERN_1;
2452 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2454
2455 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 udelay(150);
2457
Akshay Joshi0206e352011-08-16 15:34:10 -04002458 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002459 reg = FDI_TX_CTL(pipe);
2460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2462 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 I915_WRITE(reg, temp);
2464
2465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 udelay(500);
2467
Sean Paulfa37d392012-03-02 12:53:39 -05002468 for (retry = 0; retry < 5; retry++) {
2469 reg = FDI_RX_IIR(pipe);
2470 temp = I915_READ(reg);
2471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2472 if (temp & FDI_RX_BIT_LOCK) {
2473 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2474 DRM_DEBUG_KMS("FDI train 1 done.\n");
2475 break;
2476 }
2477 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 }
Sean Paulfa37d392012-03-02 12:53:39 -05002479 if (retry < 5)
2480 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 }
2482 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484
2485 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 reg = FDI_TX_CTL(pipe);
2487 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488 temp &= ~FDI_LINK_TRAIN_NONE;
2489 temp |= FDI_LINK_TRAIN_PATTERN_2;
2490 if (IS_GEN6(dev)) {
2491 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2492 /* SNB-B */
2493 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2494 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 reg = FDI_RX_CTL(pipe);
2498 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 if (HAS_PCH_CPT(dev)) {
2500 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2501 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2502 } else {
2503 temp &= ~FDI_LINK_TRAIN_NONE;
2504 temp |= FDI_LINK_TRAIN_PATTERN_2;
2505 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 I915_WRITE(reg, temp);
2507
2508 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 udelay(150);
2510
Akshay Joshi0206e352011-08-16 15:34:10 -04002511 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 reg = FDI_TX_CTL(pipe);
2513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2515 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 I915_WRITE(reg, temp);
2517
2518 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 udelay(500);
2520
Sean Paulfa37d392012-03-02 12:53:39 -05002521 for (retry = 0; retry < 5; retry++) {
2522 reg = FDI_RX_IIR(pipe);
2523 temp = I915_READ(reg);
2524 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2525 if (temp & FDI_RX_SYMBOL_LOCK) {
2526 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2527 DRM_DEBUG_KMS("FDI train 2 done.\n");
2528 break;
2529 }
2530 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 }
Sean Paulfa37d392012-03-02 12:53:39 -05002532 if (retry < 5)
2533 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 }
2535 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537
2538 DRM_DEBUG_KMS("FDI train done.\n");
2539}
2540
Jesse Barnes357555c2011-04-28 15:09:55 -07002541/* Manual link training for Ivy Bridge A0 parts */
2542static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2543{
2544 struct drm_device *dev = crtc->dev;
2545 struct drm_i915_private *dev_priv = dev->dev_private;
2546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2547 int pipe = intel_crtc->pipe;
2548 u32 reg, temp, i;
2549
2550 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2551 for train result */
2552 reg = FDI_RX_IMR(pipe);
2553 temp = I915_READ(reg);
2554 temp &= ~FDI_RX_SYMBOL_LOCK;
2555 temp &= ~FDI_RX_BIT_LOCK;
2556 I915_WRITE(reg, temp);
2557
2558 POSTING_READ(reg);
2559 udelay(150);
2560
Daniel Vetter01a415f2012-10-27 15:58:40 +02002561 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2562 I915_READ(FDI_RX_IIR(pipe)));
2563
Jesse Barnes357555c2011-04-28 15:09:55 -07002564 /* enable CPU FDI TX and PCH FDI RX */
2565 reg = FDI_TX_CTL(pipe);
2566 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002567 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2568 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002569 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2570 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2571 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2572 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002573 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002574 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2575
Daniel Vetterd74cf322012-10-26 10:58:13 +02002576 I915_WRITE(FDI_RX_MISC(pipe),
2577 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2578
Jesse Barnes357555c2011-04-28 15:09:55 -07002579 reg = FDI_RX_CTL(pipe);
2580 temp = I915_READ(reg);
2581 temp &= ~FDI_LINK_TRAIN_AUTO;
2582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2583 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002584 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002585 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2586
2587 POSTING_READ(reg);
2588 udelay(150);
2589
Akshay Joshi0206e352011-08-16 15:34:10 -04002590 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002591 reg = FDI_TX_CTL(pipe);
2592 temp = I915_READ(reg);
2593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2594 temp |= snb_b_fdi_train_param[i];
2595 I915_WRITE(reg, temp);
2596
2597 POSTING_READ(reg);
2598 udelay(500);
2599
2600 reg = FDI_RX_IIR(pipe);
2601 temp = I915_READ(reg);
2602 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2603
2604 if (temp & FDI_RX_BIT_LOCK ||
2605 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2606 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002607 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002608 break;
2609 }
2610 }
2611 if (i == 4)
2612 DRM_ERROR("FDI train 1 fail!\n");
2613
2614 /* Train 2 */
2615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2618 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2619 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2620 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2621 I915_WRITE(reg, temp);
2622
2623 reg = FDI_RX_CTL(pipe);
2624 temp = I915_READ(reg);
2625 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2626 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2627 I915_WRITE(reg, temp);
2628
2629 POSTING_READ(reg);
2630 udelay(150);
2631
Akshay Joshi0206e352011-08-16 15:34:10 -04002632 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002633 reg = FDI_TX_CTL(pipe);
2634 temp = I915_READ(reg);
2635 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2636 temp |= snb_b_fdi_train_param[i];
2637 I915_WRITE(reg, temp);
2638
2639 POSTING_READ(reg);
2640 udelay(500);
2641
2642 reg = FDI_RX_IIR(pipe);
2643 temp = I915_READ(reg);
2644 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2645
2646 if (temp & FDI_RX_SYMBOL_LOCK) {
2647 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002648 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002649 break;
2650 }
2651 }
2652 if (i == 4)
2653 DRM_ERROR("FDI train 2 fail!\n");
2654
2655 DRM_DEBUG_KMS("FDI train done.\n");
2656}
2657
Daniel Vetter88cefb62012-08-12 19:27:14 +02002658static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002659{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002660 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002661 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002662 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002664
Jesse Barnesc64e3112010-09-10 11:27:03 -07002665
Jesse Barnes0e23b992010-09-10 11:10:00 -07002666 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 reg = FDI_RX_CTL(pipe);
2668 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002669 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002671 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2673
2674 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002675 udelay(200);
2676
2677 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 temp = I915_READ(reg);
2679 I915_WRITE(reg, temp | FDI_PCDCLK);
2680
2681 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002682 udelay(200);
2683
Paulo Zanoni20749732012-11-23 15:30:38 -02002684 /* Enable CPU FDI TX PLL, always on for Ironlake */
2685 reg = FDI_TX_CTL(pipe);
2686 temp = I915_READ(reg);
2687 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2688 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002689
Paulo Zanoni20749732012-11-23 15:30:38 -02002690 POSTING_READ(reg);
2691 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002692 }
2693}
2694
Daniel Vetter88cefb62012-08-12 19:27:14 +02002695static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2696{
2697 struct drm_device *dev = intel_crtc->base.dev;
2698 struct drm_i915_private *dev_priv = dev->dev_private;
2699 int pipe = intel_crtc->pipe;
2700 u32 reg, temp;
2701
2702 /* Switch from PCDclk to Rawclk */
2703 reg = FDI_RX_CTL(pipe);
2704 temp = I915_READ(reg);
2705 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2706
2707 /* Disable CPU FDI TX PLL */
2708 reg = FDI_TX_CTL(pipe);
2709 temp = I915_READ(reg);
2710 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2711
2712 POSTING_READ(reg);
2713 udelay(100);
2714
2715 reg = FDI_RX_CTL(pipe);
2716 temp = I915_READ(reg);
2717 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2718
2719 /* Wait for the clocks to turn off. */
2720 POSTING_READ(reg);
2721 udelay(100);
2722}
2723
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002724static void ironlake_fdi_disable(struct drm_crtc *crtc)
2725{
2726 struct drm_device *dev = crtc->dev;
2727 struct drm_i915_private *dev_priv = dev->dev_private;
2728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2729 int pipe = intel_crtc->pipe;
2730 u32 reg, temp;
2731
2732 /* disable CPU FDI tx and PCH FDI rx */
2733 reg = FDI_TX_CTL(pipe);
2734 temp = I915_READ(reg);
2735 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2736 POSTING_READ(reg);
2737
2738 reg = FDI_RX_CTL(pipe);
2739 temp = I915_READ(reg);
2740 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002741 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002742 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2743
2744 POSTING_READ(reg);
2745 udelay(100);
2746
2747 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002748 if (HAS_PCH_IBX(dev)) {
2749 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002750 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002751
2752 /* still set train pattern 1 */
2753 reg = FDI_TX_CTL(pipe);
2754 temp = I915_READ(reg);
2755 temp &= ~FDI_LINK_TRAIN_NONE;
2756 temp |= FDI_LINK_TRAIN_PATTERN_1;
2757 I915_WRITE(reg, temp);
2758
2759 reg = FDI_RX_CTL(pipe);
2760 temp = I915_READ(reg);
2761 if (HAS_PCH_CPT(dev)) {
2762 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2763 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2764 } else {
2765 temp &= ~FDI_LINK_TRAIN_NONE;
2766 temp |= FDI_LINK_TRAIN_PATTERN_1;
2767 }
2768 /* BPC in FDI rx is consistent with that in PIPECONF */
2769 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002770 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002771 I915_WRITE(reg, temp);
2772
2773 POSTING_READ(reg);
2774 udelay(100);
2775}
2776
Chris Wilson5bb61642012-09-27 21:25:58 +01002777static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2778{
2779 struct drm_device *dev = crtc->dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002782 unsigned long flags;
2783 bool pending;
2784
Ville Syrjälä10d83732013-01-29 18:13:34 +02002785 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2786 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002787 return false;
2788
2789 spin_lock_irqsave(&dev->event_lock, flags);
2790 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2791 spin_unlock_irqrestore(&dev->event_lock, flags);
2792
2793 return pending;
2794}
2795
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002796static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2797{
Chris Wilson0f911282012-04-17 10:05:38 +01002798 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002799 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002800
2801 if (crtc->fb == NULL)
2802 return;
2803
Daniel Vetter2c10d572012-12-20 21:24:07 +01002804 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2805
Chris Wilson5bb61642012-09-27 21:25:58 +01002806 wait_event(dev_priv->pending_flip_queue,
2807 !intel_crtc_has_pending_flip(crtc));
2808
Chris Wilson0f911282012-04-17 10:05:38 +01002809 mutex_lock(&dev->struct_mutex);
2810 intel_finish_fb(crtc->fb);
2811 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002812}
2813
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002814/* Program iCLKIP clock to the desired frequency */
2815static void lpt_program_iclkip(struct drm_crtc *crtc)
2816{
2817 struct drm_device *dev = crtc->dev;
2818 struct drm_i915_private *dev_priv = dev->dev_private;
2819 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2820 u32 temp;
2821
Daniel Vetter09153002012-12-12 14:06:44 +01002822 mutex_lock(&dev_priv->dpio_lock);
2823
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002824 /* It is necessary to ungate the pixclk gate prior to programming
2825 * the divisors, and gate it back when it is done.
2826 */
2827 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2828
2829 /* Disable SSCCTL */
2830 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002831 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2832 SBI_SSCCTL_DISABLE,
2833 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002834
2835 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2836 if (crtc->mode.clock == 20000) {
2837 auxdiv = 1;
2838 divsel = 0x41;
2839 phaseinc = 0x20;
2840 } else {
2841 /* The iCLK virtual clock root frequency is in MHz,
2842 * but the crtc->mode.clock in in KHz. To get the divisors,
2843 * it is necessary to divide one by another, so we
2844 * convert the virtual clock precision to KHz here for higher
2845 * precision.
2846 */
2847 u32 iclk_virtual_root_freq = 172800 * 1000;
2848 u32 iclk_pi_range = 64;
2849 u32 desired_divisor, msb_divisor_value, pi_value;
2850
2851 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2852 msb_divisor_value = desired_divisor / iclk_pi_range;
2853 pi_value = desired_divisor % iclk_pi_range;
2854
2855 auxdiv = 0;
2856 divsel = msb_divisor_value - 2;
2857 phaseinc = pi_value;
2858 }
2859
2860 /* This should not happen with any sane values */
2861 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2862 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2863 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2864 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2865
2866 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2867 crtc->mode.clock,
2868 auxdiv,
2869 divsel,
2870 phasedir,
2871 phaseinc);
2872
2873 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002874 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002875 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2876 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2877 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2878 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2879 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2880 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002881 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002882
2883 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002884 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002885 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2886 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002887 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002888
2889 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002890 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002891 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002892 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002893
2894 /* Wait for initialization time */
2895 udelay(24);
2896
2897 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002898
2899 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002900}
2901
Daniel Vetter275f01b22013-05-03 11:49:47 +02002902static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2903 enum pipe pch_transcoder)
2904{
2905 struct drm_device *dev = crtc->base.dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2908
2909 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2910 I915_READ(HTOTAL(cpu_transcoder)));
2911 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2912 I915_READ(HBLANK(cpu_transcoder)));
2913 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2914 I915_READ(HSYNC(cpu_transcoder)));
2915
2916 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2917 I915_READ(VTOTAL(cpu_transcoder)));
2918 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2919 I915_READ(VBLANK(cpu_transcoder)));
2920 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2921 I915_READ(VSYNC(cpu_transcoder)));
2922 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2923 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2924}
2925
Jesse Barnesf67a5592011-01-05 10:31:48 -08002926/*
2927 * Enable PCH resources required for PCH ports:
2928 * - PCH PLLs
2929 * - FDI training & RX/TX
2930 * - update transcoder timings
2931 * - DP transcoding bits
2932 * - transcoder
2933 */
2934static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002935{
2936 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002937 struct drm_i915_private *dev_priv = dev->dev_private;
2938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2939 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002940 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002941
Daniel Vetterab9412b2013-05-03 11:49:46 +02002942 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002943
Daniel Vettercd986ab2012-10-26 10:58:12 +02002944 /* Write the TU size bits before fdi link training, so that error
2945 * detection works. */
2946 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2947 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2948
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002949 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002950 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002951
Daniel Vetter572deb32012-10-27 18:46:14 +02002952 /* XXX: pch pll's can be enabled any time before we enable the PCH
2953 * transcoder, and we actually should do this to not upset any PCH
2954 * transcoder that already use the clock when we share it.
2955 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002956 * Note that enable_shared_dpll tries to do the right thing, but
2957 * get_shared_dpll unconditionally resets the pll - we need that to have
2958 * the right LVDS enable sequence. */
2959 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002960
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002961 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002962 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002963
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002964 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002965 temp |= TRANS_DPLL_ENABLE(pipe);
2966 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002967 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002968 temp |= sel;
2969 else
2970 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002971 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002973
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002974 /* set transcoder timing, panel must allow it */
2975 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002976 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002977
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002978 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002979
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002980 /* For PCH DP, enable TRANS_DP_CTL */
2981 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002982 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2983 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002984 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 reg = TRANS_DP_CTL(pipe);
2986 temp = I915_READ(reg);
2987 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002988 TRANS_DP_SYNC_MASK |
2989 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 temp |= (TRANS_DP_OUTPUT_ENABLE |
2991 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002992 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002993
2994 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002996 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002997 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002998
2999 switch (intel_trans_dp_port_sel(crtc)) {
3000 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003001 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003002 break;
3003 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003005 break;
3006 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003007 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003008 break;
3009 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003010 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003011 }
3012
Chris Wilson5eddb702010-09-11 13:48:45 +01003013 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 }
3015
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003016 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003017}
3018
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003019static void lpt_pch_enable(struct drm_crtc *crtc)
3020{
3021 struct drm_device *dev = crtc->dev;
3022 struct drm_i915_private *dev_priv = dev->dev_private;
3023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003024 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003025
Daniel Vetterab9412b2013-05-03 11:49:46 +02003026 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003027
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003028 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003029
Paulo Zanoni0540e482012-10-31 18:12:40 -02003030 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003031 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003032
Paulo Zanoni937bb612012-10-31 18:12:47 -02003033 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003034}
3035
Daniel Vettere2b78262013-06-07 23:10:03 +02003036static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003037{
Daniel Vettere2b78262013-06-07 23:10:03 +02003038 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003039
3040 if (pll == NULL)
3041 return;
3042
3043 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003044 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003045 return;
3046 }
3047
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003048 if (--pll->refcount == 0) {
3049 WARN_ON(pll->on);
3050 WARN_ON(pll->active);
3051 }
3052
Daniel Vettera43f6e02013-06-07 23:10:32 +02003053 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003054}
3055
Daniel Vettere2b78262013-06-07 23:10:03 +02003056static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003057{
Daniel Vettere2b78262013-06-07 23:10:03 +02003058 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3059 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3060 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003062 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003063 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3064 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003065 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003066 }
3067
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003068 if (HAS_PCH_IBX(dev_priv->dev)) {
3069 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003070 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003071 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003072
Daniel Vetter46edb022013-06-05 13:34:12 +02003073 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3074 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003075
3076 goto found;
3077 }
3078
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003079 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3080 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003081
3082 /* Only want to check enabled timings first */
3083 if (pll->refcount == 0)
3084 continue;
3085
Daniel Vettere9a632a2013-06-05 13:34:13 +02003086 if (dpll == (I915_READ(PCH_DPLL(pll->id)) & 0x7fffffff) &&
3087 fp == I915_READ(PCH_FP0(pll->id))) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003088 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003089 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003090 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003091
3092 goto found;
3093 }
3094 }
3095
3096 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003097 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3098 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003099 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003100 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3101 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003102 goto found;
3103 }
3104 }
3105
3106 return NULL;
3107
3108found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003109 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003110 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3111 pipe_name(crtc->pipe));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003112 if (pll->active == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003113 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003114 WARN_ON(pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003115 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003116
Daniel Vettercdbd2312013-06-05 13:34:03 +02003117 /* Wait for the clocks to stabilize before rewriting the regs */
Daniel Vettere9a632a2013-06-05 13:34:13 +02003118 I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
3119 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003120 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003121
Daniel Vettere9a632a2013-06-05 13:34:13 +02003122 I915_WRITE(PCH_FP0(pll->id), fp);
3123 I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003124 }
3125 pll->refcount++;
3126
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127 return pll;
3128}
3129
Daniel Vettera1520312013-05-03 11:49:50 +02003130static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003131{
3132 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003133 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003134 u32 temp;
3135
3136 temp = I915_READ(dslreg);
3137 udelay(500);
3138 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003139 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003140 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003141 }
3142}
3143
Jesse Barnesb074cec2013-04-25 12:55:02 -07003144static void ironlake_pfit_enable(struct intel_crtc *crtc)
3145{
3146 struct drm_device *dev = crtc->base.dev;
3147 struct drm_i915_private *dev_priv = dev->dev_private;
3148 int pipe = crtc->pipe;
3149
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003150 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003151 /* Force use of hard-coded filter coefficients
3152 * as some pre-programmed values are broken,
3153 * e.g. x201.
3154 */
3155 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3156 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3157 PF_PIPE_SEL_IVB(pipe));
3158 else
3159 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3160 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3161 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3162 }
3163}
3164
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003165static void intel_enable_planes(struct drm_crtc *crtc)
3166{
3167 struct drm_device *dev = crtc->dev;
3168 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3169 struct intel_plane *intel_plane;
3170
3171 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3172 if (intel_plane->pipe == pipe)
3173 intel_plane_restore(&intel_plane->base);
3174}
3175
3176static void intel_disable_planes(struct drm_crtc *crtc)
3177{
3178 struct drm_device *dev = crtc->dev;
3179 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3180 struct intel_plane *intel_plane;
3181
3182 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3183 if (intel_plane->pipe == pipe)
3184 intel_plane_disable(&intel_plane->base);
3185}
3186
Jesse Barnesf67a5592011-01-05 10:31:48 -08003187static void ironlake_crtc_enable(struct drm_crtc *crtc)
3188{
3189 struct drm_device *dev = crtc->dev;
3190 struct drm_i915_private *dev_priv = dev->dev_private;
3191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003192 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003193 int pipe = intel_crtc->pipe;
3194 int plane = intel_crtc->plane;
3195 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003196
Daniel Vetter08a48462012-07-02 11:43:47 +02003197 WARN_ON(!crtc->enabled);
3198
Jesse Barnesf67a5592011-01-05 10:31:48 -08003199 if (intel_crtc->active)
3200 return;
3201
3202 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003203
3204 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3205 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3206
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207 intel_update_watermarks(dev);
3208
3209 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3210 temp = I915_READ(PCH_LVDS);
3211 if ((temp & LVDS_PORT_EN) == 0)
3212 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3213 }
3214
Jesse Barnesf67a5592011-01-05 10:31:48 -08003215
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003216 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003217 /* Note: FDI PLL enabling _must_ be done before we enable the
3218 * cpu pipes, hence this is separate from all the other fdi/pch
3219 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003220 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003221 } else {
3222 assert_fdi_tx_disabled(dev_priv, pipe);
3223 assert_fdi_rx_disabled(dev_priv, pipe);
3224 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003225
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003226 for_each_encoder_on_crtc(dev, crtc, encoder)
3227 if (encoder->pre_enable)
3228 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003229
3230 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003231 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003232
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003233 /*
3234 * On ILK+ LUT must be loaded before the pipe is running but with
3235 * clocks enabled
3236 */
3237 intel_crtc_load_lut(crtc);
3238
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003239 intel_enable_pipe(dev_priv, pipe,
3240 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003241 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003242 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003243 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003245 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003247
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003248 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003249 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003250 mutex_unlock(&dev->struct_mutex);
3251
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003252 for_each_encoder_on_crtc(dev, crtc, encoder)
3253 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003254
3255 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003256 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003257
3258 /*
3259 * There seems to be a race in PCH platform hw (at least on some
3260 * outputs) where an enabled pipe still completes any pageflip right
3261 * away (as if the pipe is off) instead of waiting for vblank. As soon
3262 * as the first vblank happend, everything works as expected. Hence just
3263 * wait for one vblank before returning to avoid strange things
3264 * happening.
3265 */
3266 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003267}
3268
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003269/* IPS only exists on ULT machines and is tied to pipe A. */
3270static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3271{
3272 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3273}
3274
3275static void hsw_enable_ips(struct intel_crtc *crtc)
3276{
3277 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3278
3279 if (!crtc->config.ips_enabled)
3280 return;
3281
3282 /* We can only enable IPS after we enable a plane and wait for a vblank.
3283 * We guarantee that the plane is enabled by calling intel_enable_ips
3284 * only after intel_enable_plane. And intel_enable_plane already waits
3285 * for a vblank, so all we need to do here is to enable the IPS bit. */
3286 assert_plane_enabled(dev_priv, crtc->plane);
3287 I915_WRITE(IPS_CTL, IPS_ENABLE);
3288}
3289
3290static void hsw_disable_ips(struct intel_crtc *crtc)
3291{
3292 struct drm_device *dev = crtc->base.dev;
3293 struct drm_i915_private *dev_priv = dev->dev_private;
3294
3295 if (!crtc->config.ips_enabled)
3296 return;
3297
3298 assert_plane_enabled(dev_priv, crtc->plane);
3299 I915_WRITE(IPS_CTL, 0);
3300
3301 /* We need to wait for a vblank before we can disable the plane. */
3302 intel_wait_for_vblank(dev, crtc->pipe);
3303}
3304
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003305static void haswell_crtc_enable(struct drm_crtc *crtc)
3306{
3307 struct drm_device *dev = crtc->dev;
3308 struct drm_i915_private *dev_priv = dev->dev_private;
3309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3310 struct intel_encoder *encoder;
3311 int pipe = intel_crtc->pipe;
3312 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003313
3314 WARN_ON(!crtc->enabled);
3315
3316 if (intel_crtc->active)
3317 return;
3318
3319 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003320
3321 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3322 if (intel_crtc->config.has_pch_encoder)
3323 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3324
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003325 intel_update_watermarks(dev);
3326
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003327 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003328 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003329
3330 for_each_encoder_on_crtc(dev, crtc, encoder)
3331 if (encoder->pre_enable)
3332 encoder->pre_enable(encoder);
3333
Paulo Zanoni1f544382012-10-24 11:32:00 -02003334 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003335
Paulo Zanoni1f544382012-10-24 11:32:00 -02003336 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003337 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003338
3339 /*
3340 * On ILK+ LUT must be loaded before the pipe is running but with
3341 * clocks enabled
3342 */
3343 intel_crtc_load_lut(crtc);
3344
Paulo Zanoni1f544382012-10-24 11:32:00 -02003345 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003346 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003347
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003348 intel_enable_pipe(dev_priv, pipe,
3349 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003350 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003351 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003352 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003353
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003354 hsw_enable_ips(intel_crtc);
3355
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003356 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003357 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003358
3359 mutex_lock(&dev->struct_mutex);
3360 intel_update_fbc(dev);
3361 mutex_unlock(&dev->struct_mutex);
3362
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003363 for_each_encoder_on_crtc(dev, crtc, encoder)
3364 encoder->enable(encoder);
3365
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003366 /*
3367 * There seems to be a race in PCH platform hw (at least on some
3368 * outputs) where an enabled pipe still completes any pageflip right
3369 * away (as if the pipe is off) instead of waiting for vblank. As soon
3370 * as the first vblank happend, everything works as expected. Hence just
3371 * wait for one vblank before returning to avoid strange things
3372 * happening.
3373 */
3374 intel_wait_for_vblank(dev, intel_crtc->pipe);
3375}
3376
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003377static void ironlake_pfit_disable(struct intel_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->base.dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 int pipe = crtc->pipe;
3382
3383 /* To avoid upsetting the power well on haswell only disable the pfit if
3384 * it's in use. The hw state code will make sure we get this right. */
3385 if (crtc->config.pch_pfit.size) {
3386 I915_WRITE(PF_CTL(pipe), 0);
3387 I915_WRITE(PF_WIN_POS(pipe), 0);
3388 I915_WRITE(PF_WIN_SZ(pipe), 0);
3389 }
3390}
3391
Jesse Barnes6be4a602010-09-10 10:26:01 -07003392static void ironlake_crtc_disable(struct drm_crtc *crtc)
3393{
3394 struct drm_device *dev = crtc->dev;
3395 struct drm_i915_private *dev_priv = dev->dev_private;
3396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003397 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003398 int pipe = intel_crtc->pipe;
3399 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003401
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003402
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003403 if (!intel_crtc->active)
3404 return;
3405
Daniel Vetterea9d7582012-07-10 10:42:52 +02003406 for_each_encoder_on_crtc(dev, crtc, encoder)
3407 encoder->disable(encoder);
3408
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003409 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003411
Chris Wilson973d04f2011-07-08 12:22:37 +01003412 if (dev_priv->cfb_plane == plane)
3413 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003414
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003415 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003416 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003417 intel_disable_plane(dev_priv, plane, pipe);
3418
Daniel Vetterd925c592013-06-05 13:34:04 +02003419 if (intel_crtc->config.has_pch_encoder)
3420 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3421
Jesse Barnesb24e7172011-01-04 15:09:30 -08003422 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003423
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003424 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003426 for_each_encoder_on_crtc(dev, crtc, encoder)
3427 if (encoder->post_disable)
3428 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003429
Daniel Vetterd925c592013-06-05 13:34:04 +02003430 if (intel_crtc->config.has_pch_encoder) {
3431 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432
Daniel Vetterd925c592013-06-05 13:34:04 +02003433 ironlake_disable_pch_transcoder(dev_priv, pipe);
3434 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
Daniel Vetterd925c592013-06-05 13:34:04 +02003436 if (HAS_PCH_CPT(dev)) {
3437 /* disable TRANS_DP_CTL */
3438 reg = TRANS_DP_CTL(pipe);
3439 temp = I915_READ(reg);
3440 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3441 TRANS_DP_PORT_SEL_MASK);
3442 temp |= TRANS_DP_PORT_SEL_NONE;
3443 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003444
Daniel Vetterd925c592013-06-05 13:34:04 +02003445 /* disable DPLL_SEL */
3446 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003447 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003448 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003449 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003450
3451 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003452 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003453
3454 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455 }
3456
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003457 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003458 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003459
3460 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003461 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003462 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003463}
3464
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003465static void haswell_crtc_disable(struct drm_crtc *crtc)
3466{
3467 struct drm_device *dev = crtc->dev;
3468 struct drm_i915_private *dev_priv = dev->dev_private;
3469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3470 struct intel_encoder *encoder;
3471 int pipe = intel_crtc->pipe;
3472 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003473 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003474
3475 if (!intel_crtc->active)
3476 return;
3477
3478 for_each_encoder_on_crtc(dev, crtc, encoder)
3479 encoder->disable(encoder);
3480
3481 intel_crtc_wait_for_pending_flips(crtc);
3482 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003483
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003484 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485 if (dev_priv->cfb_plane == plane)
3486 intel_disable_fbc(dev);
3487
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003488 hsw_disable_ips(intel_crtc);
3489
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003490 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003491 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003492 intel_disable_plane(dev_priv, plane, pipe);
3493
Paulo Zanoni86642812013-04-12 17:57:57 -03003494 if (intel_crtc->config.has_pch_encoder)
3495 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003496 intel_disable_pipe(dev_priv, pipe);
3497
Paulo Zanoniad80a812012-10-24 16:06:19 -02003498 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003499
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003500 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501
Paulo Zanoni1f544382012-10-24 11:32:00 -02003502 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003503
3504 for_each_encoder_on_crtc(dev, crtc, encoder)
3505 if (encoder->post_disable)
3506 encoder->post_disable(encoder);
3507
Daniel Vetter88adfff2013-03-28 10:42:01 +01003508 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003509 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003510 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003511 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003512 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003513
3514 intel_crtc->active = false;
3515 intel_update_watermarks(dev);
3516
3517 mutex_lock(&dev->struct_mutex);
3518 intel_update_fbc(dev);
3519 mutex_unlock(&dev->struct_mutex);
3520}
3521
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003522static void ironlake_crtc_off(struct drm_crtc *crtc)
3523{
3524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003525 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003526}
3527
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003528static void haswell_crtc_off(struct drm_crtc *crtc)
3529{
3530 intel_ddi_put_crtc_pll(crtc);
3531}
3532
Daniel Vetter02e792f2009-09-15 22:57:34 +02003533static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3534{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003535 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003536 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003537 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003538
Chris Wilson23f09ce2010-08-12 13:53:37 +01003539 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003540 dev_priv->mm.interruptible = false;
3541 (void) intel_overlay_switch_off(intel_crtc->overlay);
3542 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003543 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003544 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003545
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003546 /* Let userspace switch the overlay on again. In most cases userspace
3547 * has to recompute where to put it anyway.
3548 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003549}
3550
Egbert Eich61bc95c2013-03-04 09:24:38 -05003551/**
3552 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3553 * cursor plane briefly if not already running after enabling the display
3554 * plane.
3555 * This workaround avoids occasional blank screens when self refresh is
3556 * enabled.
3557 */
3558static void
3559g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3560{
3561 u32 cntl = I915_READ(CURCNTR(pipe));
3562
3563 if ((cntl & CURSOR_MODE) == 0) {
3564 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3565
3566 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3567 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3568 intel_wait_for_vblank(dev_priv->dev, pipe);
3569 I915_WRITE(CURCNTR(pipe), cntl);
3570 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3571 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3572 }
3573}
3574
Jesse Barnes2dd24552013-04-25 12:55:01 -07003575static void i9xx_pfit_enable(struct intel_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->base.dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579 struct intel_crtc_config *pipe_config = &crtc->config;
3580
Daniel Vetter328d8e82013-05-08 10:36:31 +02003581 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003582 return;
3583
Daniel Vetterc0b03412013-05-28 12:05:54 +02003584 /*
3585 * The panel fitter should only be adjusted whilst the pipe is disabled,
3586 * according to register description and PRM.
3587 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003588 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3589 assert_pipe_disabled(dev_priv, crtc->pipe);
3590
Jesse Barnesb074cec2013-04-25 12:55:02 -07003591 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3592 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003593
3594 /* Border color in case we don't scale up to the full screen. Black by
3595 * default, change to something else for debugging. */
3596 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003597}
3598
Jesse Barnes89b667f2013-04-18 14:51:36 -07003599static void valleyview_crtc_enable(struct drm_crtc *crtc)
3600{
3601 struct drm_device *dev = crtc->dev;
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3604 struct intel_encoder *encoder;
3605 int pipe = intel_crtc->pipe;
3606 int plane = intel_crtc->plane;
3607
3608 WARN_ON(!crtc->enabled);
3609
3610 if (intel_crtc->active)
3611 return;
3612
3613 intel_crtc->active = true;
3614 intel_update_watermarks(dev);
3615
3616 mutex_lock(&dev_priv->dpio_lock);
3617
3618 for_each_encoder_on_crtc(dev, crtc, encoder)
3619 if (encoder->pre_pll_enable)
3620 encoder->pre_pll_enable(encoder);
3621
3622 intel_enable_pll(dev_priv, pipe);
3623
3624 for_each_encoder_on_crtc(dev, crtc, encoder)
3625 if (encoder->pre_enable)
3626 encoder->pre_enable(encoder);
3627
3628 /* VLV wants encoder enabling _before_ the pipe is up. */
3629 for_each_encoder_on_crtc(dev, crtc, encoder)
3630 encoder->enable(encoder);
3631
Jesse Barnes2dd24552013-04-25 12:55:01 -07003632 /* Enable panel fitting for eDP */
3633 i9xx_pfit_enable(intel_crtc);
3634
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003635 intel_crtc_load_lut(crtc);
3636
Jesse Barnes89b667f2013-04-18 14:51:36 -07003637 intel_enable_pipe(dev_priv, pipe, false);
3638 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003639 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003640 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003641
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003642 intel_update_fbc(dev);
3643
Jesse Barnes89b667f2013-04-18 14:51:36 -07003644 mutex_unlock(&dev_priv->dpio_lock);
3645}
3646
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003647static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003648{
3649 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003652 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003653 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003654 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003655
Daniel Vetter08a48462012-07-02 11:43:47 +02003656 WARN_ON(!crtc->enabled);
3657
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003658 if (intel_crtc->active)
3659 return;
3660
3661 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003662 intel_update_watermarks(dev);
3663
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003664 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003665
3666 for_each_encoder_on_crtc(dev, crtc, encoder)
3667 if (encoder->pre_enable)
3668 encoder->pre_enable(encoder);
3669
Jesse Barnes2dd24552013-04-25 12:55:01 -07003670 /* Enable panel fitting for LVDS */
3671 i9xx_pfit_enable(intel_crtc);
3672
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003673 intel_crtc_load_lut(crtc);
3674
Jesse Barnes040484a2011-01-03 12:14:26 -08003675 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003676 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003677 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003678 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003679 if (IS_G4X(dev))
3680 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003681 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003682
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003683 /* Give the overlay scaler a chance to enable if it's on this pipe */
3684 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003685
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003686 intel_update_fbc(dev);
3687
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003688 for_each_encoder_on_crtc(dev, crtc, encoder)
3689 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003690}
3691
Daniel Vetter87476d62013-04-11 16:29:06 +02003692static void i9xx_pfit_disable(struct intel_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->base.dev;
3695 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003696
3697 if (!crtc->config.gmch_pfit.control)
3698 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003699
3700 assert_pipe_disabled(dev_priv, crtc->pipe);
3701
Daniel Vetter328d8e82013-05-08 10:36:31 +02003702 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3703 I915_READ(PFIT_CONTROL));
3704 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003705}
3706
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003707static void i9xx_crtc_disable(struct drm_crtc *crtc)
3708{
3709 struct drm_device *dev = crtc->dev;
3710 struct drm_i915_private *dev_priv = dev->dev_private;
3711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003712 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003713 int pipe = intel_crtc->pipe;
3714 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003715
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003716 if (!intel_crtc->active)
3717 return;
3718
Daniel Vetterea9d7582012-07-10 10:42:52 +02003719 for_each_encoder_on_crtc(dev, crtc, encoder)
3720 encoder->disable(encoder);
3721
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003722 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003723 intel_crtc_wait_for_pending_flips(crtc);
3724 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003725
Chris Wilson973d04f2011-07-08 12:22:37 +01003726 if (dev_priv->cfb_plane == plane)
3727 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003728
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003729 intel_crtc_dpms_overlay(intel_crtc, false);
3730 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003731 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003732 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003733
Jesse Barnesb24e7172011-01-04 15:09:30 -08003734 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003735
Daniel Vetter87476d62013-04-11 16:29:06 +02003736 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003737
Jesse Barnes89b667f2013-04-18 14:51:36 -07003738 for_each_encoder_on_crtc(dev, crtc, encoder)
3739 if (encoder->post_disable)
3740 encoder->post_disable(encoder);
3741
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003742 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003744 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003745 intel_update_fbc(dev);
3746 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003747}
3748
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003749static void i9xx_crtc_off(struct drm_crtc *crtc)
3750{
3751}
3752
Daniel Vetter976f8a22012-07-08 22:34:21 +02003753static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3754 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_master_private *master_priv;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003760
3761 if (!dev->primary->master)
3762 return;
3763
3764 master_priv = dev->primary->master->driver_priv;
3765 if (!master_priv->sarea_priv)
3766 return;
3767
Jesse Barnes79e53942008-11-07 14:24:08 -08003768 switch (pipe) {
3769 case 0:
3770 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3771 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3772 break;
3773 case 1:
3774 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3775 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3776 break;
3777 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003778 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003779 break;
3780 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003781}
3782
Daniel Vetter976f8a22012-07-08 22:34:21 +02003783/**
3784 * Sets the power management mode of the pipe and plane.
3785 */
3786void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003787{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003788 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003789 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003790 struct intel_encoder *intel_encoder;
3791 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003792
Daniel Vetter976f8a22012-07-08 22:34:21 +02003793 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3794 enable |= intel_encoder->connectors_active;
3795
3796 if (enable)
3797 dev_priv->display.crtc_enable(crtc);
3798 else
3799 dev_priv->display.crtc_disable(crtc);
3800
3801 intel_crtc_update_sarea(crtc, enable);
3802}
3803
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804static void intel_crtc_disable(struct drm_crtc *crtc)
3805{
3806 struct drm_device *dev = crtc->dev;
3807 struct drm_connector *connector;
3808 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003810
3811 /* crtc should still be enabled when we disable it. */
3812 WARN_ON(!crtc->enabled);
3813
3814 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003815 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003816 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817 dev_priv->display.off(crtc);
3818
Chris Wilson931872f2012-01-16 23:01:13 +00003819 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3820 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003821
3822 if (crtc->fb) {
3823 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003824 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003825 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826 crtc->fb = NULL;
3827 }
3828
3829 /* Update computed state. */
3830 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3831 if (!connector->encoder || !connector->encoder->crtc)
3832 continue;
3833
3834 if (connector->encoder->crtc != crtc)
3835 continue;
3836
3837 connector->dpms = DRM_MODE_DPMS_OFF;
3838 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003839 }
3840}
3841
Daniel Vettera261b242012-07-26 19:21:47 +02003842void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003843{
Daniel Vettera261b242012-07-26 19:21:47 +02003844 struct drm_crtc *crtc;
3845
3846 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3847 if (crtc->enabled)
3848 intel_crtc_disable(crtc);
3849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003850}
3851
Chris Wilsonea5b2132010-08-04 13:50:23 +01003852void intel_encoder_destroy(struct drm_encoder *encoder)
3853{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003854 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003855
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856 drm_encoder_cleanup(encoder);
3857 kfree(intel_encoder);
3858}
3859
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003860/* Simple dpms helper for encodres with just one connector, no cloning and only
3861 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3862 * state of the entire output pipe. */
3863void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3864{
3865 if (mode == DRM_MODE_DPMS_ON) {
3866 encoder->connectors_active = true;
3867
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003868 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003869 } else {
3870 encoder->connectors_active = false;
3871
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003872 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003873 }
3874}
3875
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003876/* Cross check the actual hw state with our own modeset state tracking (and it's
3877 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003878static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003879{
3880 if (connector->get_hw_state(connector)) {
3881 struct intel_encoder *encoder = connector->encoder;
3882 struct drm_crtc *crtc;
3883 bool encoder_enabled;
3884 enum pipe pipe;
3885
3886 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3887 connector->base.base.id,
3888 drm_get_connector_name(&connector->base));
3889
3890 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3891 "wrong connector dpms state\n");
3892 WARN(connector->base.encoder != &encoder->base,
3893 "active connector not linked to encoder\n");
3894 WARN(!encoder->connectors_active,
3895 "encoder->connectors_active not set\n");
3896
3897 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3898 WARN(!encoder_enabled, "encoder not enabled\n");
3899 if (WARN_ON(!encoder->base.crtc))
3900 return;
3901
3902 crtc = encoder->base.crtc;
3903
3904 WARN(!crtc->enabled, "crtc not enabled\n");
3905 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3906 WARN(pipe != to_intel_crtc(crtc)->pipe,
3907 "encoder active on the wrong pipe\n");
3908 }
3909}
3910
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003911/* Even simpler default implementation, if there's really no special case to
3912 * consider. */
3913void intel_connector_dpms(struct drm_connector *connector, int mode)
3914{
3915 struct intel_encoder *encoder = intel_attached_encoder(connector);
3916
3917 /* All the simple cases only support two dpms states. */
3918 if (mode != DRM_MODE_DPMS_ON)
3919 mode = DRM_MODE_DPMS_OFF;
3920
3921 if (mode == connector->dpms)
3922 return;
3923
3924 connector->dpms = mode;
3925
3926 /* Only need to change hw state when actually enabled */
3927 if (encoder->base.crtc)
3928 intel_encoder_dpms(encoder, mode);
3929 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003930 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003931
Daniel Vetterb9805142012-08-31 17:37:33 +02003932 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003933}
3934
Daniel Vetterf0947c32012-07-02 13:10:34 +02003935/* Simple connector->get_hw_state implementation for encoders that support only
3936 * one connector and no cloning and hence the encoder state determines the state
3937 * of the connector. */
3938bool intel_connector_get_hw_state(struct intel_connector *connector)
3939{
Daniel Vetter24929352012-07-02 20:28:59 +02003940 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003941 struct intel_encoder *encoder = connector->encoder;
3942
3943 return encoder->get_hw_state(encoder, &pipe);
3944}
3945
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003946static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3947 struct intel_crtc_config *pipe_config)
3948{
3949 struct drm_i915_private *dev_priv = dev->dev_private;
3950 struct intel_crtc *pipe_B_crtc =
3951 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3952
3953 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3954 pipe_name(pipe), pipe_config->fdi_lanes);
3955 if (pipe_config->fdi_lanes > 4) {
3956 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3957 pipe_name(pipe), pipe_config->fdi_lanes);
3958 return false;
3959 }
3960
3961 if (IS_HASWELL(dev)) {
3962 if (pipe_config->fdi_lanes > 2) {
3963 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3964 pipe_config->fdi_lanes);
3965 return false;
3966 } else {
3967 return true;
3968 }
3969 }
3970
3971 if (INTEL_INFO(dev)->num_pipes == 2)
3972 return true;
3973
3974 /* Ivybridge 3 pipe is really complicated */
3975 switch (pipe) {
3976 case PIPE_A:
3977 return true;
3978 case PIPE_B:
3979 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3980 pipe_config->fdi_lanes > 2) {
3981 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3982 pipe_name(pipe), pipe_config->fdi_lanes);
3983 return false;
3984 }
3985 return true;
3986 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003987 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003988 pipe_B_crtc->config.fdi_lanes <= 2) {
3989 if (pipe_config->fdi_lanes > 2) {
3990 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3991 pipe_name(pipe), pipe_config->fdi_lanes);
3992 return false;
3993 }
3994 } else {
3995 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3996 return false;
3997 }
3998 return true;
3999 default:
4000 BUG();
4001 }
4002}
4003
Daniel Vettere29c22c2013-02-21 00:00:16 +01004004#define RETRY 1
4005static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4006 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004007{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004008 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004009 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004010 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004011 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004012
Daniel Vettere29c22c2013-02-21 00:00:16 +01004013retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004014 /* FDI is a binary signal running at ~2.7GHz, encoding
4015 * each output octet as 10 bits. The actual frequency
4016 * is stored as a divider into a 100MHz clock, and the
4017 * mode pixel clock is stored in units of 1KHz.
4018 * Hence the bw of each lane in terms of the mode signal
4019 * is:
4020 */
4021 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4022
Daniel Vetterff9a6752013-06-01 17:16:21 +02004023 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004024 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004025
4026 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004027 pipe_config->pipe_bpp);
4028
4029 pipe_config->fdi_lanes = lane;
4030
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004031 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004032 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004033
Daniel Vettere29c22c2013-02-21 00:00:16 +01004034 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4035 intel_crtc->pipe, pipe_config);
4036 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4037 pipe_config->pipe_bpp -= 2*3;
4038 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4039 pipe_config->pipe_bpp);
4040 needs_recompute = true;
4041 pipe_config->bw_constrained = true;
4042
4043 goto retry;
4044 }
4045
4046 if (needs_recompute)
4047 return RETRY;
4048
4049 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004050}
4051
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004052static void hsw_compute_ips_config(struct intel_crtc *crtc,
4053 struct intel_crtc_config *pipe_config)
4054{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004055 pipe_config->ips_enabled = i915_enable_ips &&
4056 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004057 pipe_config->pipe_bpp == 24;
4058}
4059
Daniel Vettera43f6e02013-06-07 23:10:32 +02004060static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004061 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004062{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004063 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004064 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004065
Eric Anholtbad720f2009-10-22 16:11:14 -07004066 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004067 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004068 if (pipe_config->requested_mode.clock * 3
4069 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004070 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004071 }
Chris Wilson89749352010-09-12 18:25:19 +01004072
Daniel Vetterf9bef082012-04-15 19:53:19 +02004073 /* All interlaced capable intel hw wants timings in frames. Note though
4074 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4075 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004076 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004077 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004078
Damien Lespiau8693a822013-05-03 18:48:11 +01004079 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4080 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004081 */
4082 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4083 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004084 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004085
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004086 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004087 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004088 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004089 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4090 * for lvds. */
4091 pipe_config->pipe_bpp = 8*3;
4092 }
4093
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004094 if (IS_HASWELL(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004095 hsw_compute_ips_config(crtc, pipe_config);
4096
4097 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4098 * clock survives for now. */
4099 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4100 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004101
Daniel Vetter877d48d2013-04-19 11:24:43 +02004102 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004103 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004104
Daniel Vettere29c22c2013-02-21 00:00:16 +01004105 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004106}
4107
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004108static int valleyview_get_display_clock_speed(struct drm_device *dev)
4109{
4110 return 400000; /* FIXME */
4111}
4112
Jesse Barnese70236a2009-09-21 10:42:27 -07004113static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004114{
Jesse Barnese70236a2009-09-21 10:42:27 -07004115 return 400000;
4116}
Jesse Barnes79e53942008-11-07 14:24:08 -08004117
Jesse Barnese70236a2009-09-21 10:42:27 -07004118static int i915_get_display_clock_speed(struct drm_device *dev)
4119{
4120 return 333000;
4121}
Jesse Barnes79e53942008-11-07 14:24:08 -08004122
Jesse Barnese70236a2009-09-21 10:42:27 -07004123static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4124{
4125 return 200000;
4126}
Jesse Barnes79e53942008-11-07 14:24:08 -08004127
Jesse Barnese70236a2009-09-21 10:42:27 -07004128static int i915gm_get_display_clock_speed(struct drm_device *dev)
4129{
4130 u16 gcfgc = 0;
4131
4132 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4133
4134 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004135 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004136 else {
4137 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4138 case GC_DISPLAY_CLOCK_333_MHZ:
4139 return 333000;
4140 default:
4141 case GC_DISPLAY_CLOCK_190_200_MHZ:
4142 return 190000;
4143 }
4144 }
4145}
Jesse Barnes79e53942008-11-07 14:24:08 -08004146
Jesse Barnese70236a2009-09-21 10:42:27 -07004147static int i865_get_display_clock_speed(struct drm_device *dev)
4148{
4149 return 266000;
4150}
4151
4152static int i855_get_display_clock_speed(struct drm_device *dev)
4153{
4154 u16 hpllcc = 0;
4155 /* Assume that the hardware is in the high speed state. This
4156 * should be the default.
4157 */
4158 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4159 case GC_CLOCK_133_200:
4160 case GC_CLOCK_100_200:
4161 return 200000;
4162 case GC_CLOCK_166_250:
4163 return 250000;
4164 case GC_CLOCK_100_133:
4165 return 133000;
4166 }
4167
4168 /* Shouldn't happen */
4169 return 0;
4170}
4171
4172static int i830_get_display_clock_speed(struct drm_device *dev)
4173{
4174 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004175}
4176
Zhenyu Wang2c072452009-06-05 15:38:42 +08004177static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004178intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004179{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004180 while (*num > DATA_LINK_M_N_MASK ||
4181 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004182 *num >>= 1;
4183 *den >>= 1;
4184 }
4185}
4186
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004187static void compute_m_n(unsigned int m, unsigned int n,
4188 uint32_t *ret_m, uint32_t *ret_n)
4189{
4190 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4191 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4192 intel_reduce_m_n_ratio(ret_m, ret_n);
4193}
4194
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004195void
4196intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4197 int pixel_clock, int link_clock,
4198 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004199{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004200 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004201
4202 compute_m_n(bits_per_pixel * pixel_clock,
4203 link_clock * nlanes * 8,
4204 &m_n->gmch_m, &m_n->gmch_n);
4205
4206 compute_m_n(pixel_clock, link_clock,
4207 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004208}
4209
Chris Wilsona7615032011-01-12 17:04:08 +00004210static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4211{
Keith Packard72bbe582011-09-26 16:09:45 -07004212 if (i915_panel_use_ssc >= 0)
4213 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004214 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004215 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004216}
4217
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004218static int vlv_get_refclk(struct drm_crtc *crtc)
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 int refclk = 27000; /* for DP & HDMI */
4223
4224 return 100000; /* only one validated so far */
4225
4226 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4227 refclk = 96000;
4228 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4229 if (intel_panel_use_ssc(dev_priv))
4230 refclk = 100000;
4231 else
4232 refclk = 96000;
4233 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4234 refclk = 100000;
4235 }
4236
4237 return refclk;
4238}
4239
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004240static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4241{
4242 struct drm_device *dev = crtc->dev;
4243 struct drm_i915_private *dev_priv = dev->dev_private;
4244 int refclk;
4245
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004246 if (IS_VALLEYVIEW(dev)) {
4247 refclk = vlv_get_refclk(crtc);
4248 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004249 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004250 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004251 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4252 refclk / 1000);
4253 } else if (!IS_GEN2(dev)) {
4254 refclk = 96000;
4255 } else {
4256 refclk = 48000;
4257 }
4258
4259 return refclk;
4260}
4261
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004262static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4263{
4264 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4265}
4266
4267static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4268{
4269 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4270}
4271
Daniel Vetterf47709a2013-03-28 10:42:02 +01004272static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004273 intel_clock_t *reduced_clock)
4274{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004275 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004277 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004278 u32 fp, fp2 = 0;
4279
4280 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004281 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004282 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004283 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004284 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004285 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004286 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004287 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004288 }
4289
4290 I915_WRITE(FP0(pipe), fp);
4291
Daniel Vetterf47709a2013-03-28 10:42:02 +01004292 crtc->lowfreq_avail = false;
4293 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004294 reduced_clock && i915_powersave) {
4295 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004296 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004297 } else {
4298 I915_WRITE(FP1(pipe), fp);
4299 }
4300}
4301
Jesse Barnes89b667f2013-04-18 14:51:36 -07004302static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4303{
4304 u32 reg_val;
4305
4306 /*
4307 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4308 * and set it to a reasonable value instead.
4309 */
Jani Nikulaae992582013-05-22 15:36:19 +03004310 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004311 reg_val &= 0xffffff00;
4312 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004313 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004314
Jani Nikulaae992582013-05-22 15:36:19 +03004315 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004316 reg_val &= 0x8cffffff;
4317 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004318 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004319
Jani Nikulaae992582013-05-22 15:36:19 +03004320 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004321 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004322 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004323
Jani Nikulaae992582013-05-22 15:36:19 +03004324 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004325 reg_val &= 0x00ffffff;
4326 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004327 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004328}
4329
Daniel Vetterb5518422013-05-03 11:49:48 +02004330static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4331 struct intel_link_m_n *m_n)
4332{
4333 struct drm_device *dev = crtc->base.dev;
4334 struct drm_i915_private *dev_priv = dev->dev_private;
4335 int pipe = crtc->pipe;
4336
Daniel Vettere3b95f12013-05-03 11:49:49 +02004337 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4338 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4339 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4340 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004341}
4342
4343static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4344 struct intel_link_m_n *m_n)
4345{
4346 struct drm_device *dev = crtc->base.dev;
4347 struct drm_i915_private *dev_priv = dev->dev_private;
4348 int pipe = crtc->pipe;
4349 enum transcoder transcoder = crtc->config.cpu_transcoder;
4350
4351 if (INTEL_INFO(dev)->gen >= 5) {
4352 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4353 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4354 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4355 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4356 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004357 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4358 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4359 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4360 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004361 }
4362}
4363
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004364static void intel_dp_set_m_n(struct intel_crtc *crtc)
4365{
4366 if (crtc->config.has_pch_encoder)
4367 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4368 else
4369 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4370}
4371
Daniel Vetterf47709a2013-03-28 10:42:02 +01004372static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004373{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004374 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004375 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004376 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004377 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004378 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004379 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004381 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004382
Daniel Vetter09153002012-12-12 14:06:44 +01004383 mutex_lock(&dev_priv->dpio_lock);
4384
Jesse Barnes89b667f2013-04-18 14:51:36 -07004385 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004386
Daniel Vetterf47709a2013-03-28 10:42:02 +01004387 bestn = crtc->config.dpll.n;
4388 bestm1 = crtc->config.dpll.m1;
4389 bestm2 = crtc->config.dpll.m2;
4390 bestp1 = crtc->config.dpll.p1;
4391 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004392
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393 /* See eDP HDMI DPIO driver vbios notes doc */
4394
4395 /* PLL B needs special handling */
4396 if (pipe)
4397 vlv_pllb_recal_opamp(dev_priv);
4398
4399 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004400 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004401
4402 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004403 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004404 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004405 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406
4407 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004408 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409
4410 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004411 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4412 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4413 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004414 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004415
4416 /*
4417 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4418 * but we don't support that).
4419 * Note: don't use the DAC post divider as it seems unstable.
4420 */
4421 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004422 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004423
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004424 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004425 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004426
Jesse Barnes89b667f2013-04-18 14:51:36 -07004427 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004428 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004430 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004431 0x005f0021);
4432 else
Jani Nikulaae992582013-05-22 15:36:19 +03004433 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004434 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004435
Jesse Barnes89b667f2013-04-18 14:51:36 -07004436 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4437 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4438 /* Use SSC source */
4439 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004440 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004441 0x0df40000);
4442 else
Jani Nikulaae992582013-05-22 15:36:19 +03004443 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004444 0x0df70000);
4445 } else { /* HDMI or VGA */
4446 /* Use bend source */
4447 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004448 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004449 0x0df70000);
4450 else
Jani Nikulaae992582013-05-22 15:36:19 +03004451 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004452 0x0df40000);
4453 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004454
Jani Nikulaae992582013-05-22 15:36:19 +03004455 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4457 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4458 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4459 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004460 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461
Jani Nikulaae992582013-05-22 15:36:19 +03004462 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004463
4464 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4465 if (encoder->pre_pll_enable)
4466 encoder->pre_pll_enable(encoder);
4467
4468 /* Enable DPIO clock input */
4469 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4470 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4471 if (pipe)
4472 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004473
4474 dpll |= DPLL_VCO_ENABLE;
4475 I915_WRITE(DPLL(pipe), dpll);
4476 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004477 udelay(150);
4478
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004479 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4480 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4481
Daniel Vetteref1b4602013-06-01 17:17:04 +02004482 dpll_md = (crtc->config.pixel_multiplier - 1)
4483 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004484 I915_WRITE(DPLL_MD(pipe), dpll_md);
4485 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004486
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 if (crtc->config.has_dp_encoder)
4488 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004489
4490 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004491}
4492
Daniel Vetterf47709a2013-03-28 10:42:02 +01004493static void i9xx_update_pll(struct intel_crtc *crtc,
4494 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004495 int num_connectors)
4496{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004497 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004498 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004499 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004500 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004501 u32 dpll;
4502 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004503 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004504
Daniel Vetterf47709a2013-03-28 10:42:02 +01004505 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304506
Daniel Vetterf47709a2013-03-28 10:42:02 +01004507 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4508 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004509
4510 dpll = DPLL_VGA_MODE_DIS;
4511
Daniel Vetterf47709a2013-03-28 10:42:02 +01004512 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004513 dpll |= DPLLB_MODE_LVDS;
4514 else
4515 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004516
Daniel Vetteref1b4602013-06-01 17:17:04 +02004517 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004518 dpll |= (crtc->config.pixel_multiplier - 1)
4519 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004520 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004521
4522 if (is_sdvo)
4523 dpll |= DPLL_DVO_HIGH_SPEED;
4524
Daniel Vetterf47709a2013-03-28 10:42:02 +01004525 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004526 dpll |= DPLL_DVO_HIGH_SPEED;
4527
4528 /* compute bitmask from p1 value */
4529 if (IS_PINEVIEW(dev))
4530 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4531 else {
4532 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4533 if (IS_G4X(dev) && reduced_clock)
4534 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4535 }
4536 switch (clock->p2) {
4537 case 5:
4538 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4539 break;
4540 case 7:
4541 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4542 break;
4543 case 10:
4544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4545 break;
4546 case 14:
4547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4548 break;
4549 }
4550 if (INTEL_INFO(dev)->gen >= 4)
4551 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4552
Daniel Vetter09ede542013-04-30 14:01:45 +02004553 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004554 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004555 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004556 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4557 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4558 else
4559 dpll |= PLL_REF_INPUT_DREFCLK;
4560
4561 dpll |= DPLL_VCO_ENABLE;
4562 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4563 POSTING_READ(DPLL(pipe));
4564 udelay(150);
4565
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004567 if (encoder->pre_pll_enable)
4568 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004569
Daniel Vetterf47709a2013-03-28 10:42:02 +01004570 if (crtc->config.has_dp_encoder)
4571 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004572
4573 I915_WRITE(DPLL(pipe), dpll);
4574
4575 /* Wait for the clocks to stabilize. */
4576 POSTING_READ(DPLL(pipe));
4577 udelay(150);
4578
4579 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004580 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4581 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004582 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004583 } else {
4584 /* The pixel multiplier can only be updated once the
4585 * DPLL is enabled and the clocks are stable.
4586 *
4587 * So write it again.
4588 */
4589 I915_WRITE(DPLL(pipe), dpll);
4590 }
4591}
4592
Daniel Vetterf47709a2013-03-28 10:42:02 +01004593static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004594 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595 int num_connectors)
4596{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004597 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004598 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004599 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004600 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004601 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004602 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004603
Daniel Vetterf47709a2013-03-28 10:42:02 +01004604 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304605
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004606 dpll = DPLL_VGA_MODE_DIS;
4607
Daniel Vetterf47709a2013-03-28 10:42:02 +01004608 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4610 } else {
4611 if (clock->p1 == 2)
4612 dpll |= PLL_P1_DIVIDE_BY_TWO;
4613 else
4614 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4615 if (clock->p2 == 4)
4616 dpll |= PLL_P2_DIVIDE_BY_4;
4617 }
4618
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4621 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4622 else
4623 dpll |= PLL_REF_INPUT_DREFCLK;
4624
4625 dpll |= DPLL_VCO_ENABLE;
4626 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4627 POSTING_READ(DPLL(pipe));
4628 udelay(150);
4629
Daniel Vetterf47709a2013-03-28 10:42:02 +01004630 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004631 if (encoder->pre_pll_enable)
4632 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004633
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004634 I915_WRITE(DPLL(pipe), dpll);
4635
4636 /* Wait for the clocks to stabilize. */
4637 POSTING_READ(DPLL(pipe));
4638 udelay(150);
4639
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004640 /* The pixel multiplier can only be updated once the
4641 * DPLL is enabled and the clocks are stable.
4642 *
4643 * So write it again.
4644 */
4645 I915_WRITE(DPLL(pipe), dpll);
4646}
4647
Daniel Vetter8a654f32013-06-01 17:16:22 +02004648static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004649{
4650 struct drm_device *dev = intel_crtc->base.dev;
4651 struct drm_i915_private *dev_priv = dev->dev_private;
4652 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004653 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004654 struct drm_display_mode *adjusted_mode =
4655 &intel_crtc->config.adjusted_mode;
4656 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004657 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4658
4659 /* We need to be careful not to changed the adjusted mode, for otherwise
4660 * the hw state checker will get angry at the mismatch. */
4661 crtc_vtotal = adjusted_mode->crtc_vtotal;
4662 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004663
4664 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4665 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004666 crtc_vtotal -= 1;
4667 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004668 vsyncshift = adjusted_mode->crtc_hsync_start
4669 - adjusted_mode->crtc_htotal / 2;
4670 } else {
4671 vsyncshift = 0;
4672 }
4673
4674 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004675 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004676
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004677 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004678 (adjusted_mode->crtc_hdisplay - 1) |
4679 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004680 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681 (adjusted_mode->crtc_hblank_start - 1) |
4682 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004683 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004684 (adjusted_mode->crtc_hsync_start - 1) |
4685 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4686
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004689 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004690 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004692 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004693 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 (adjusted_mode->crtc_vsync_start - 1) |
4695 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4696
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004697 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4698 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4699 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4700 * bits. */
4701 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4702 (pipe == PIPE_B || pipe == PIPE_C))
4703 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4704
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004705 /* pipesrc controls the size that is scaled from, which should
4706 * always be the user's requested size.
4707 */
4708 I915_WRITE(PIPESRC(pipe),
4709 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4710}
4711
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004712static void intel_get_pipe_timings(struct intel_crtc *crtc,
4713 struct intel_crtc_config *pipe_config)
4714{
4715 struct drm_device *dev = crtc->base.dev;
4716 struct drm_i915_private *dev_priv = dev->dev_private;
4717 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4718 uint32_t tmp;
4719
4720 tmp = I915_READ(HTOTAL(cpu_transcoder));
4721 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4722 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4723 tmp = I915_READ(HBLANK(cpu_transcoder));
4724 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4725 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4726 tmp = I915_READ(HSYNC(cpu_transcoder));
4727 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4728 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4729
4730 tmp = I915_READ(VTOTAL(cpu_transcoder));
4731 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4732 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4733 tmp = I915_READ(VBLANK(cpu_transcoder));
4734 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4735 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4736 tmp = I915_READ(VSYNC(cpu_transcoder));
4737 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4738 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4739
4740 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4741 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4742 pipe_config->adjusted_mode.crtc_vtotal += 1;
4743 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4744 }
4745
4746 tmp = I915_READ(PIPESRC(crtc->pipe));
4747 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4748 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4749}
4750
Daniel Vetter84b046f2013-02-19 18:48:54 +01004751static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4752{
4753 struct drm_device *dev = intel_crtc->base.dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 uint32_t pipeconf;
4756
4757 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4758
4759 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4760 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4761 * core speed.
4762 *
4763 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4764 * pipe == 0 check?
4765 */
4766 if (intel_crtc->config.requested_mode.clock >
4767 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4768 pipeconf |= PIPECONF_DOUBLE_WIDE;
4769 else
4770 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4771 }
4772
Daniel Vetterff9ce462013-04-24 14:57:17 +02004773 /* only g4x and later have fancy bpc/dither controls */
4774 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4775 pipeconf &= ~(PIPECONF_BPC_MASK |
4776 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004777
Daniel Vetterff9ce462013-04-24 14:57:17 +02004778 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4779 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4780 pipeconf |= PIPECONF_DITHER_EN |
4781 PIPECONF_DITHER_TYPE_SP;
4782
4783 switch (intel_crtc->config.pipe_bpp) {
4784 case 18:
4785 pipeconf |= PIPECONF_6BPC;
4786 break;
4787 case 24:
4788 pipeconf |= PIPECONF_8BPC;
4789 break;
4790 case 30:
4791 pipeconf |= PIPECONF_10BPC;
4792 break;
4793 default:
4794 /* Case prevented by intel_choose_pipe_bpp_dither. */
4795 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004796 }
4797 }
4798
4799 if (HAS_PIPE_CXSR(dev)) {
4800 if (intel_crtc->lowfreq_avail) {
4801 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4802 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4803 } else {
4804 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4805 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4806 }
4807 }
4808
4809 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4810 if (!IS_GEN2(dev) &&
4811 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4812 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4813 else
4814 pipeconf |= PIPECONF_PROGRESSIVE;
4815
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004816 if (IS_VALLEYVIEW(dev)) {
4817 if (intel_crtc->config.limited_color_range)
4818 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4819 else
4820 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4821 }
4822
Daniel Vetter84b046f2013-02-19 18:48:54 +01004823 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4824 POSTING_READ(PIPECONF(intel_crtc->pipe));
4825}
4826
Eric Anholtf564048e2011-03-30 13:01:02 -07004827static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004828 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004829 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004830{
4831 struct drm_device *dev = crtc->dev;
4832 struct drm_i915_private *dev_priv = dev->dev_private;
4833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004834 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004835 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004836 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004837 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004838 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004839 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004840 bool ok, has_reduced_clock = false;
4841 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004842 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004843 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004844 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004845
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004846 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004847 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004848 case INTEL_OUTPUT_LVDS:
4849 is_lvds = true;
4850 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004851 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004852
Eric Anholtc751ce42010-03-25 11:48:48 -07004853 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004854 }
4855
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004856 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004857
Ma Lingd4906092009-03-18 20:13:27 +08004858 /*
4859 * Returns a set of divisors for the desired target clock with the given
4860 * refclk, or FALSE. The returned values represent the clock equation:
4861 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4862 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004863 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004864 ok = dev_priv->display.find_dpll(limit, crtc,
4865 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004866 refclk, NULL, &clock);
4867 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004869 return -EINVAL;
4870 }
4871
4872 /* Ensure that the cursor is valid for the new mode before changing... */
4873 intel_crtc_update_cursor(crtc, true);
4874
4875 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004876 /*
4877 * Ensure we match the reduced clock's P to the target clock.
4878 * If the clocks don't match, we can't switch the display clock
4879 * by using the FP0/FP1. In such case we will disable the LVDS
4880 * downclock feature.
4881 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004882 has_reduced_clock =
4883 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004884 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004885 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004886 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004887 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004888 /* Compat-code for transition, will disappear. */
4889 if (!intel_crtc->config.clock_set) {
4890 intel_crtc->config.dpll.n = clock.n;
4891 intel_crtc->config.dpll.m1 = clock.m1;
4892 intel_crtc->config.dpll.m2 = clock.m2;
4893 intel_crtc->config.dpll.p1 = clock.p1;
4894 intel_crtc->config.dpll.p2 = clock.p2;
4895 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004896
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004897 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004898 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304899 has_reduced_clock ? &reduced_clock : NULL,
4900 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004901 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004902 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004903 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004904 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004905 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004906 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004907
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 /* Set up the display plane register */
4909 dspcntr = DISPPLANE_GAMMA_ENABLE;
4910
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004911 if (!IS_VALLEYVIEW(dev)) {
4912 if (pipe == 0)
4913 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4914 else
4915 dspcntr |= DISPPLANE_SEL_PIPE_B;
4916 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004917
Daniel Vetter8a654f32013-06-01 17:16:22 +02004918 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004919
4920 /* pipesrc and dspsize control the size that is scaled from,
4921 * which should always be the user's requested size.
4922 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004923 I915_WRITE(DSPSIZE(plane),
4924 ((mode->vdisplay - 1) << 16) |
4925 (mode->hdisplay - 1));
4926 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004927
Daniel Vetter84b046f2013-02-19 18:48:54 +01004928 i9xx_set_pipeconf(intel_crtc);
4929
Eric Anholtf564048e2011-03-30 13:01:02 -07004930 I915_WRITE(DSPCNTR(plane), dspcntr);
4931 POSTING_READ(DSPCNTR(plane));
4932
Daniel Vetter94352cf2012-07-05 22:51:56 +02004933 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004934
4935 intel_update_watermarks(dev);
4936
Eric Anholtf564048e2011-03-30 13:01:02 -07004937 return ret;
4938}
4939
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004940static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4941 struct intel_crtc_config *pipe_config)
4942{
4943 struct drm_device *dev = crtc->base.dev;
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 uint32_t tmp;
4946
4947 tmp = I915_READ(PFIT_CONTROL);
4948
4949 if (INTEL_INFO(dev)->gen < 4) {
4950 if (crtc->pipe != PIPE_B)
4951 return;
4952
4953 /* gen2/3 store dither state in pfit control, needs to match */
4954 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4955 } else {
4956 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4957 return;
4958 }
4959
4960 if (!(tmp & PFIT_ENABLE))
4961 return;
4962
4963 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4964 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4965 if (INTEL_INFO(dev)->gen < 5)
4966 pipe_config->gmch_pfit.lvds_border_bits =
4967 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4968}
4969
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004970static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4971 struct intel_crtc_config *pipe_config)
4972{
4973 struct drm_device *dev = crtc->base.dev;
4974 struct drm_i915_private *dev_priv = dev->dev_private;
4975 uint32_t tmp;
4976
Daniel Vettereccb1402013-05-22 00:50:22 +02004977 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004978 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004979
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004980 tmp = I915_READ(PIPECONF(crtc->pipe));
4981 if (!(tmp & PIPECONF_ENABLE))
4982 return false;
4983
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004984 intel_get_pipe_timings(crtc, pipe_config);
4985
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004986 i9xx_get_pfit_config(crtc, pipe_config);
4987
Daniel Vetter6c49f242013-06-06 12:45:25 +02004988 if (INTEL_INFO(dev)->gen >= 4) {
4989 tmp = I915_READ(DPLL_MD(crtc->pipe));
4990 pipe_config->pixel_multiplier =
4991 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
4992 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
4993 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4994 tmp = I915_READ(DPLL(crtc->pipe));
4995 pipe_config->pixel_multiplier =
4996 ((tmp & SDVO_MULTIPLIER_MASK)
4997 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
4998 } else {
4999 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5000 * port and will be fixed up in the encoder->get_config
5001 * function. */
5002 pipe_config->pixel_multiplier = 1;
5003 }
5004
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005005 return true;
5006}
5007
Paulo Zanonidde86e22012-12-01 12:04:25 -02005008static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005009{
5010 struct drm_i915_private *dev_priv = dev->dev_private;
5011 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005012 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005013 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005014 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005015 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005016 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005017 bool has_ck505 = false;
5018 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005019
5020 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005021 list_for_each_entry(encoder, &mode_config->encoder_list,
5022 base.head) {
5023 switch (encoder->type) {
5024 case INTEL_OUTPUT_LVDS:
5025 has_panel = true;
5026 has_lvds = true;
5027 break;
5028 case INTEL_OUTPUT_EDP:
5029 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005030 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005031 has_cpu_edp = true;
5032 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033 }
5034 }
5035
Keith Packard99eb6a02011-09-26 14:29:12 -07005036 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005037 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005038 can_ssc = has_ck505;
5039 } else {
5040 has_ck505 = false;
5041 can_ssc = true;
5042 }
5043
Imre Deak2de69052013-05-08 13:14:04 +03005044 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5045 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005046
5047 /* Ironlake: try to setup display ref clock before DPLL
5048 * enabling. This is only under driver's control after
5049 * PCH B stepping, previous chipset stepping should be
5050 * ignoring this setting.
5051 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005052 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005053
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005054 /* As we must carefully and slowly disable/enable each source in turn,
5055 * compute the final state we want first and check if we need to
5056 * make any changes at all.
5057 */
5058 final = val;
5059 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005060 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005061 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005062 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005063 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5064
5065 final &= ~DREF_SSC_SOURCE_MASK;
5066 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5067 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005068
Keith Packard199e5d72011-09-22 12:01:57 -07005069 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005070 final |= DREF_SSC_SOURCE_ENABLE;
5071
5072 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5073 final |= DREF_SSC1_ENABLE;
5074
5075 if (has_cpu_edp) {
5076 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5077 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5078 else
5079 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5080 } else
5081 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5082 } else {
5083 final |= DREF_SSC_SOURCE_DISABLE;
5084 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5085 }
5086
5087 if (final == val)
5088 return;
5089
5090 /* Always enable nonspread source */
5091 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5092
5093 if (has_ck505)
5094 val |= DREF_NONSPREAD_CK505_ENABLE;
5095 else
5096 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5097
5098 if (has_panel) {
5099 val &= ~DREF_SSC_SOURCE_MASK;
5100 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005101
Keith Packard199e5d72011-09-22 12:01:57 -07005102 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005103 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005104 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005105 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005106 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005108
5109 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005110 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005111 POSTING_READ(PCH_DREF_CONTROL);
5112 udelay(200);
5113
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005114 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005115
5116 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005117 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005118 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005119 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005120 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005121 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005122 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005123 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005124 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005125 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005126
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005128 POSTING_READ(PCH_DREF_CONTROL);
5129 udelay(200);
5130 } else {
5131 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5132
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005133 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005134
5135 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005137
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005138 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005139 POSTING_READ(PCH_DREF_CONTROL);
5140 udelay(200);
5141
5142 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005143 val &= ~DREF_SSC_SOURCE_MASK;
5144 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005145
5146 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005147 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005148
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005149 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005150 POSTING_READ(PCH_DREF_CONTROL);
5151 udelay(200);
5152 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005153
5154 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005155}
5156
Paulo Zanonidde86e22012-12-01 12:04:25 -02005157/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5158static void lpt_init_pch_refclk(struct drm_device *dev)
5159{
5160 struct drm_i915_private *dev_priv = dev->dev_private;
5161 struct drm_mode_config *mode_config = &dev->mode_config;
5162 struct intel_encoder *encoder;
5163 bool has_vga = false;
5164 bool is_sdv = false;
5165 u32 tmp;
5166
5167 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5168 switch (encoder->type) {
5169 case INTEL_OUTPUT_ANALOG:
5170 has_vga = true;
5171 break;
5172 }
5173 }
5174
5175 if (!has_vga)
5176 return;
5177
Daniel Vetterc00db242013-01-22 15:33:27 +01005178 mutex_lock(&dev_priv->dpio_lock);
5179
Paulo Zanonidde86e22012-12-01 12:04:25 -02005180 /* XXX: Rip out SDV support once Haswell ships for real. */
5181 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5182 is_sdv = true;
5183
5184 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5185 tmp &= ~SBI_SSCCTL_DISABLE;
5186 tmp |= SBI_SSCCTL_PATHALT;
5187 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5188
5189 udelay(24);
5190
5191 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5192 tmp &= ~SBI_SSCCTL_PATHALT;
5193 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5194
5195 if (!is_sdv) {
5196 tmp = I915_READ(SOUTH_CHICKEN2);
5197 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5198 I915_WRITE(SOUTH_CHICKEN2, tmp);
5199
5200 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5201 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5202 DRM_ERROR("FDI mPHY reset assert timeout\n");
5203
5204 tmp = I915_READ(SOUTH_CHICKEN2);
5205 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5206 I915_WRITE(SOUTH_CHICKEN2, tmp);
5207
5208 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5209 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5210 100))
5211 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5212 }
5213
5214 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5215 tmp &= ~(0xFF << 24);
5216 tmp |= (0x12 << 24);
5217 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5218
Paulo Zanonidde86e22012-12-01 12:04:25 -02005219 if (is_sdv) {
5220 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5221 tmp |= 0x7FFF;
5222 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5223 }
5224
5225 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5226 tmp |= (1 << 11);
5227 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5228
5229 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5230 tmp |= (1 << 11);
5231 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5232
5233 if (is_sdv) {
5234 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5235 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5236 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5237
5238 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5239 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5240 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5241
5242 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5243 tmp |= (0x3F << 8);
5244 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5245
5246 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5247 tmp |= (0x3F << 8);
5248 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5249 }
5250
5251 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5252 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5253 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5254
5255 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5256 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5257 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5258
5259 if (!is_sdv) {
5260 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5261 tmp &= ~(7 << 13);
5262 tmp |= (5 << 13);
5263 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5264
5265 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5266 tmp &= ~(7 << 13);
5267 tmp |= (5 << 13);
5268 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5269 }
5270
5271 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5272 tmp &= ~0xFF;
5273 tmp |= 0x1C;
5274 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5275
5276 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5277 tmp &= ~0xFF;
5278 tmp |= 0x1C;
5279 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5280
5281 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5282 tmp &= ~(0xFF << 16);
5283 tmp |= (0x1C << 16);
5284 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5285
5286 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5287 tmp &= ~(0xFF << 16);
5288 tmp |= (0x1C << 16);
5289 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5290
5291 if (!is_sdv) {
5292 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5293 tmp |= (1 << 27);
5294 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5295
5296 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5297 tmp |= (1 << 27);
5298 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5299
5300 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5301 tmp &= ~(0xF << 28);
5302 tmp |= (4 << 28);
5303 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5304
5305 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5306 tmp &= ~(0xF << 28);
5307 tmp |= (4 << 28);
5308 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5309 }
5310
5311 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5312 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5313 tmp |= SBI_DBUFF0_ENABLE;
5314 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005315
5316 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005317}
5318
5319/*
5320 * Initialize reference clocks when the driver loads
5321 */
5322void intel_init_pch_refclk(struct drm_device *dev)
5323{
5324 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5325 ironlake_init_pch_refclk(dev);
5326 else if (HAS_PCH_LPT(dev))
5327 lpt_init_pch_refclk(dev);
5328}
5329
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005330static int ironlake_get_refclk(struct drm_crtc *crtc)
5331{
5332 struct drm_device *dev = crtc->dev;
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005335 int num_connectors = 0;
5336 bool is_lvds = false;
5337
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005338 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005339 switch (encoder->type) {
5340 case INTEL_OUTPUT_LVDS:
5341 is_lvds = true;
5342 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005343 }
5344 num_connectors++;
5345 }
5346
5347 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5348 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005349 dev_priv->vbt.lvds_ssc_freq);
5350 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005351 }
5352
5353 return 120000;
5354}
5355
Daniel Vetter6ff93602013-04-19 11:24:36 +02005356static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005357{
5358 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5360 int pipe = intel_crtc->pipe;
5361 uint32_t val;
5362
5363 val = I915_READ(PIPECONF(pipe));
5364
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005365 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005366 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005367 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005368 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005369 break;
5370 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005371 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005372 break;
5373 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005374 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005375 break;
5376 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005377 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005378 break;
5379 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005380 /* Case prevented by intel_choose_pipe_bpp_dither. */
5381 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005382 }
5383
5384 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005385 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005386 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5387
5388 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005389 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005390 val |= PIPECONF_INTERLACED_ILK;
5391 else
5392 val |= PIPECONF_PROGRESSIVE;
5393
Daniel Vetter50f3b012013-03-27 00:44:56 +01005394 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005395 val |= PIPECONF_COLOR_RANGE_SELECT;
5396 else
5397 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5398
Paulo Zanonic8203562012-09-12 10:06:29 -03005399 I915_WRITE(PIPECONF(pipe), val);
5400 POSTING_READ(PIPECONF(pipe));
5401}
5402
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005403/*
5404 * Set up the pipe CSC unit.
5405 *
5406 * Currently only full range RGB to limited range RGB conversion
5407 * is supported, but eventually this should handle various
5408 * RGB<->YCbCr scenarios as well.
5409 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005410static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005411{
5412 struct drm_device *dev = crtc->dev;
5413 struct drm_i915_private *dev_priv = dev->dev_private;
5414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5415 int pipe = intel_crtc->pipe;
5416 uint16_t coeff = 0x7800; /* 1.0 */
5417
5418 /*
5419 * TODO: Check what kind of values actually come out of the pipe
5420 * with these coeff/postoff values and adjust to get the best
5421 * accuracy. Perhaps we even need to take the bpc value into
5422 * consideration.
5423 */
5424
Daniel Vetter50f3b012013-03-27 00:44:56 +01005425 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005426 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5427
5428 /*
5429 * GY/GU and RY/RU should be the other way around according
5430 * to BSpec, but reality doesn't agree. Just set them up in
5431 * a way that results in the correct picture.
5432 */
5433 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5434 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5435
5436 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5437 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5438
5439 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5440 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5441
5442 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5443 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5444 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5445
5446 if (INTEL_INFO(dev)->gen > 6) {
5447 uint16_t postoff = 0;
5448
Daniel Vetter50f3b012013-03-27 00:44:56 +01005449 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005450 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5451
5452 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5453 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5454 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5455
5456 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5457 } else {
5458 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5459
Daniel Vetter50f3b012013-03-27 00:44:56 +01005460 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005461 mode |= CSC_BLACK_SCREEN_OFFSET;
5462
5463 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5464 }
5465}
5466
Daniel Vetter6ff93602013-04-19 11:24:36 +02005467static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005468{
5469 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005471 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005472 uint32_t val;
5473
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005474 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005475
5476 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005477 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005478 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5479
5480 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005481 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005482 val |= PIPECONF_INTERLACED_ILK;
5483 else
5484 val |= PIPECONF_PROGRESSIVE;
5485
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005486 I915_WRITE(PIPECONF(cpu_transcoder), val);
5487 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005488}
5489
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005490static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005491 intel_clock_t *clock,
5492 bool *has_reduced_clock,
5493 intel_clock_t *reduced_clock)
5494{
5495 struct drm_device *dev = crtc->dev;
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 struct intel_encoder *intel_encoder;
5498 int refclk;
5499 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005500 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005501
5502 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5503 switch (intel_encoder->type) {
5504 case INTEL_OUTPUT_LVDS:
5505 is_lvds = true;
5506 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005507 }
5508 }
5509
5510 refclk = ironlake_get_refclk(crtc);
5511
5512 /*
5513 * Returns a set of divisors for the desired target clock with the given
5514 * refclk, or FALSE. The returned values represent the clock equation:
5515 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5516 */
5517 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005518 ret = dev_priv->display.find_dpll(limit, crtc,
5519 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005520 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005521 if (!ret)
5522 return false;
5523
5524 if (is_lvds && dev_priv->lvds_downclock_avail) {
5525 /*
5526 * Ensure we match the reduced clock's P to the target clock.
5527 * If the clocks don't match, we can't switch the display clock
5528 * by using the FP0/FP1. In such case we will disable the LVDS
5529 * downclock feature.
5530 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005531 *has_reduced_clock =
5532 dev_priv->display.find_dpll(limit, crtc,
5533 dev_priv->lvds_downclock,
5534 refclk, clock,
5535 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005536 }
5537
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005538 return true;
5539}
5540
Daniel Vetter01a415f2012-10-27 15:58:40 +02005541static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5542{
5543 struct drm_i915_private *dev_priv = dev->dev_private;
5544 uint32_t temp;
5545
5546 temp = I915_READ(SOUTH_CHICKEN1);
5547 if (temp & FDI_BC_BIFURCATION_SELECT)
5548 return;
5549
5550 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5551 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5552
5553 temp |= FDI_BC_BIFURCATION_SELECT;
5554 DRM_DEBUG_KMS("enabling fdi C rx\n");
5555 I915_WRITE(SOUTH_CHICKEN1, temp);
5556 POSTING_READ(SOUTH_CHICKEN1);
5557}
5558
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005559static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5560{
5561 struct drm_device *dev = intel_crtc->base.dev;
5562 struct drm_i915_private *dev_priv = dev->dev_private;
5563
5564 switch (intel_crtc->pipe) {
5565 case PIPE_A:
5566 break;
5567 case PIPE_B:
5568 if (intel_crtc->config.fdi_lanes > 2)
5569 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5570 else
5571 cpt_enable_fdi_bc_bifurcation(dev);
5572
5573 break;
5574 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005575 cpt_enable_fdi_bc_bifurcation(dev);
5576
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005577 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005578 default:
5579 BUG();
5580 }
5581}
5582
Paulo Zanonid4b19312012-11-29 11:29:32 -02005583int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5584{
5585 /*
5586 * Account for spread spectrum to avoid
5587 * oversubscribing the link. Max center spread
5588 * is 2.5%; use 5% for safety's sake.
5589 */
5590 u32 bps = target_clock * bpp * 21 / 20;
5591 return bps / (link_bw * 8) + 1;
5592}
5593
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005594static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5595{
5596 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5597}
5598
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005599static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005600 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005601 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005602{
5603 struct drm_crtc *crtc = &intel_crtc->base;
5604 struct drm_device *dev = crtc->dev;
5605 struct drm_i915_private *dev_priv = dev->dev_private;
5606 struct intel_encoder *intel_encoder;
5607 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005608 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005609 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005610
5611 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5612 switch (intel_encoder->type) {
5613 case INTEL_OUTPUT_LVDS:
5614 is_lvds = true;
5615 break;
5616 case INTEL_OUTPUT_SDVO:
5617 case INTEL_OUTPUT_HDMI:
5618 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005619 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005620 }
5621
5622 num_connectors++;
5623 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005624
Chris Wilsonc1858122010-12-03 21:35:48 +00005625 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005626 factor = 21;
5627 if (is_lvds) {
5628 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005629 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005630 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005631 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005632 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005633 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005634
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005635 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005636 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005637
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005638 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5639 *fp2 |= FP_CB_TUNE;
5640
Chris Wilson5eddb702010-09-11 13:48:45 +01005641 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005642
Eric Anholta07d6782011-03-30 13:01:08 -07005643 if (is_lvds)
5644 dpll |= DPLLB_MODE_LVDS;
5645 else
5646 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005647
Daniel Vetteref1b4602013-06-01 17:17:04 +02005648 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5649 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005650
5651 if (is_sdvo)
5652 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005653 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005654 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655
Eric Anholta07d6782011-03-30 13:01:08 -07005656 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005657 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005658 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005659 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005660
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005661 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005662 case 5:
5663 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5664 break;
5665 case 7:
5666 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5667 break;
5668 case 10:
5669 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5670 break;
5671 case 14:
5672 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5673 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005674 }
5675
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005676 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005677 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005678 else
5679 dpll |= PLL_REF_INPUT_DREFCLK;
5680
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005681 return dpll;
5682}
5683
Jesse Barnes79e53942008-11-07 14:24:08 -08005684static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005686 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005687{
5688 struct drm_device *dev = crtc->dev;
5689 struct drm_i915_private *dev_priv = dev->dev_private;
5690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5691 int pipe = intel_crtc->pipe;
5692 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005693 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005694 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005695 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005696 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005697 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005698 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005699 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005700 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005701
5702 for_each_encoder_on_crtc(dev, crtc, encoder) {
5703 switch (encoder->type) {
5704 case INTEL_OUTPUT_LVDS:
5705 is_lvds = true;
5706 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005707 }
5708
5709 num_connectors++;
5710 }
5711
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005712 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5713 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5714
Daniel Vetterff9a6752013-06-01 17:16:21 +02005715 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005716 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005717 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005718 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5719 return -EINVAL;
5720 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721 /* Compat-code for transition, will disappear. */
5722 if (!intel_crtc->config.clock_set) {
5723 intel_crtc->config.dpll.n = clock.n;
5724 intel_crtc->config.dpll.m1 = clock.m1;
5725 intel_crtc->config.dpll.m2 = clock.m2;
5726 intel_crtc->config.dpll.p1 = clock.p1;
5727 intel_crtc->config.dpll.p2 = clock.p2;
5728 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005729
5730 /* Ensure that the cursor is valid for the new mode before changing... */
5731 intel_crtc_update_cursor(crtc, true);
5732
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005733 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005734 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005735 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005736 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005737 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005738
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005739 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005740 &fp, &reduced_clock,
5741 has_reduced_clock ? &fp2 : NULL);
5742
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005743 pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005744 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005745 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5746 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005747 return -EINVAL;
5748 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005749 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005750 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005751
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005752 if (intel_crtc->config.has_dp_encoder)
5753 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
Daniel Vetterdafd2262012-11-26 17:22:07 +01005755 for_each_encoder_on_crtc(dev, crtc, encoder)
5756 if (encoder->pre_pll_enable)
5757 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005758
Daniel Vettere2b78262013-06-07 23:10:03 +02005759 intel_crtc->lowfreq_avail = false;
5760
5761 if (intel_crtc->config.has_pch_encoder) {
5762 pll = intel_crtc_to_shared_dpll(intel_crtc);
5763
Daniel Vettere9a632a2013-06-05 13:34:13 +02005764 I915_WRITE(PCH_DPLL(pll->id), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005765
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005766 /* Wait for the clocks to stabilize. */
Daniel Vettere9a632a2013-06-05 13:34:13 +02005767 POSTING_READ(PCH_DPLL(pll->id));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005768 udelay(150);
5769
Eric Anholt8febb292011-03-30 13:01:07 -07005770 /* The pixel multiplier can only be updated once the
5771 * DPLL is enabled and the clocks are stable.
5772 *
5773 * So write it again.
5774 */
Daniel Vettere9a632a2013-06-05 13:34:13 +02005775 I915_WRITE(PCH_DPLL(pll->id), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
Jesse Barnes4b645f12011-10-12 09:51:31 -07005777 if (is_lvds && has_reduced_clock && i915_powersave) {
Daniel Vettere9a632a2013-06-05 13:34:13 +02005778 I915_WRITE(PCH_FP1(pll->id), fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005779 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005780 } else {
Daniel Vettere9a632a2013-06-05 13:34:13 +02005781 I915_WRITE(PCH_FP1(pll->id), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005782 }
5783 }
5784
Daniel Vetter8a654f32013-06-01 17:16:22 +02005785 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005786
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005787 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005788 intel_cpu_transcoder_set_m_n(intel_crtc,
5789 &intel_crtc->config.fdi_m_n);
5790 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005791
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005792 if (IS_IVYBRIDGE(dev))
5793 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005794
Daniel Vetter6ff93602013-04-19 11:24:36 +02005795 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005796
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005797 /* Set up the display plane register */
5798 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005799 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005800
Daniel Vetter94352cf2012-07-05 22:51:56 +02005801 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005802
5803 intel_update_watermarks(dev);
5804
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005805 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005806}
5807
Daniel Vetter72419202013-04-04 13:28:53 +02005808static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5809 struct intel_crtc_config *pipe_config)
5810{
5811 struct drm_device *dev = crtc->base.dev;
5812 struct drm_i915_private *dev_priv = dev->dev_private;
5813 enum transcoder transcoder = pipe_config->cpu_transcoder;
5814
5815 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5816 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5817 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5818 & ~TU_SIZE_MASK;
5819 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5820 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5821 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5822}
5823
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005824static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5825 struct intel_crtc_config *pipe_config)
5826{
5827 struct drm_device *dev = crtc->base.dev;
5828 struct drm_i915_private *dev_priv = dev->dev_private;
5829 uint32_t tmp;
5830
5831 tmp = I915_READ(PF_CTL(crtc->pipe));
5832
5833 if (tmp & PF_ENABLE) {
5834 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5835 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005836
5837 /* We currently do not free assignements of panel fitters on
5838 * ivb/hsw (since we don't use the higher upscaling modes which
5839 * differentiates them) so just WARN about this case for now. */
5840 if (IS_GEN7(dev)) {
5841 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5842 PF_PIPE_SEL_IVB(crtc->pipe));
5843 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005844 }
5845}
5846
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005847static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5848 struct intel_crtc_config *pipe_config)
5849{
5850 struct drm_device *dev = crtc->base.dev;
5851 struct drm_i915_private *dev_priv = dev->dev_private;
5852 uint32_t tmp;
5853
Daniel Vettereccb1402013-05-22 00:50:22 +02005854 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005855 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005856
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005857 tmp = I915_READ(PIPECONF(crtc->pipe));
5858 if (!(tmp & PIPECONF_ENABLE))
5859 return false;
5860
Daniel Vetterab9412b2013-05-03 11:49:46 +02005861 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005862 pipe_config->has_pch_encoder = true;
5863
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005864 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5865 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5866 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005867
5868 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005869
5870 /* XXX: Can't properly read out the pch dpll pixel multiplier
5871 * since we don't have state tracking for pch clocks yet. */
5872 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005873
5874 if (HAS_PCH_IBX(dev_priv->dev)) {
5875 pipe_config->shared_dpll = crtc->pipe;
5876 } else {
5877 tmp = I915_READ(PCH_DPLL_SEL);
5878 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5879 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5880 else
5881 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5882 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005883 } else {
5884 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005885 }
5886
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005887 intel_get_pipe_timings(crtc, pipe_config);
5888
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005889 ironlake_get_pfit_config(crtc, pipe_config);
5890
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005891 return true;
5892}
5893
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005894static void haswell_modeset_global_resources(struct drm_device *dev)
5895{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005896 bool enable = false;
5897 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005898
5899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005900 if (!crtc->base.enabled)
5901 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005902
Daniel Vettere7a639c2013-05-31 17:49:17 +02005903 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5904 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005905 enable = true;
5906 }
5907
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005908 intel_set_power_well(dev, enable);
5909}
5910
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005911static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005912 int x, int y,
5913 struct drm_framebuffer *fb)
5914{
5915 struct drm_device *dev = crtc->dev;
5916 struct drm_i915_private *dev_priv = dev->dev_private;
5917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005918 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005919 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005920
Daniel Vetterff9a6752013-06-01 17:16:21 +02005921 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005922 return -EINVAL;
5923
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005924 /* Ensure that the cursor is valid for the new mode before changing... */
5925 intel_crtc_update_cursor(crtc, true);
5926
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005927 if (intel_crtc->config.has_dp_encoder)
5928 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005929
5930 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005931
Daniel Vetter8a654f32013-06-01 17:16:22 +02005932 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005933
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005934 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005935 intel_cpu_transcoder_set_m_n(intel_crtc,
5936 &intel_crtc->config.fdi_m_n);
5937 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005938
Daniel Vetter6ff93602013-04-19 11:24:36 +02005939 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005940
Daniel Vetter50f3b012013-03-27 00:44:56 +01005941 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005942
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005943 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005944 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005945 POSTING_READ(DSPCNTR(plane));
5946
5947 ret = intel_pipe_set_base(crtc, x, y, fb);
5948
5949 intel_update_watermarks(dev);
5950
Jesse Barnes79e53942008-11-07 14:24:08 -08005951 return ret;
5952}
5953
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005954static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5955 struct intel_crtc_config *pipe_config)
5956{
5957 struct drm_device *dev = crtc->base.dev;
5958 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005959 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005960 uint32_t tmp;
5961
Daniel Vettereccb1402013-05-22 00:50:22 +02005962 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005963 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5964
Daniel Vettereccb1402013-05-22 00:50:22 +02005965 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5966 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5967 enum pipe trans_edp_pipe;
5968 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5969 default:
5970 WARN(1, "unknown pipe linked to edp transcoder\n");
5971 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5972 case TRANS_DDI_EDP_INPUT_A_ON:
5973 trans_edp_pipe = PIPE_A;
5974 break;
5975 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5976 trans_edp_pipe = PIPE_B;
5977 break;
5978 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5979 trans_edp_pipe = PIPE_C;
5980 break;
5981 }
5982
5983 if (trans_edp_pipe == crtc->pipe)
5984 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5985 }
5986
Paulo Zanonib97186f2013-05-03 12:15:36 -03005987 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005988 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005989 return false;
5990
Daniel Vettereccb1402013-05-22 00:50:22 +02005991 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005992 if (!(tmp & PIPECONF_ENABLE))
5993 return false;
5994
Daniel Vetter88adfff2013-03-28 10:42:01 +01005995 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005996 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005997 * DDI E. So just check whether this pipe is wired to DDI E and whether
5998 * the PCH transcoder is on.
5999 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006000 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006001 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006002 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006003 pipe_config->has_pch_encoder = true;
6004
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006005 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6006 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6007 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006008
6009 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006010 }
6011
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006012 intel_get_pipe_timings(crtc, pipe_config);
6013
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006014 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6015 if (intel_display_power_enabled(dev, pfit_domain))
6016 ironlake_get_pfit_config(crtc, pipe_config);
6017
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006018 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6019 (I915_READ(IPS_CTL) & IPS_ENABLE);
6020
Daniel Vetter6c49f242013-06-06 12:45:25 +02006021 pipe_config->pixel_multiplier = 1;
6022
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006023 return true;
6024}
6025
Eric Anholtf564048e2011-03-30 13:01:02 -07006026static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006027 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006028 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006029{
6030 struct drm_device *dev = crtc->dev;
6031 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006032 struct drm_encoder_helper_funcs *encoder_funcs;
6033 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006035 struct drm_display_mode *adjusted_mode =
6036 &intel_crtc->config.adjusted_mode;
6037 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006038 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006039 int ret;
6040
Eric Anholt0b701d22011-03-30 13:01:03 -07006041 drm_vblank_pre_modeset(dev, pipe);
6042
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006043 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6044
Jesse Barnes79e53942008-11-07 14:24:08 -08006045 drm_vblank_post_modeset(dev, pipe);
6046
Daniel Vetter9256aa12012-10-31 19:26:13 +01006047 if (ret != 0)
6048 return ret;
6049
6050 for_each_encoder_on_crtc(dev, crtc, encoder) {
6051 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6052 encoder->base.base.id,
6053 drm_get_encoder_name(&encoder->base),
6054 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006055 if (encoder->mode_set) {
6056 encoder->mode_set(encoder);
6057 } else {
6058 encoder_funcs = encoder->base.helper_private;
6059 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6060 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006061 }
6062
6063 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006064}
6065
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006066static bool intel_eld_uptodate(struct drm_connector *connector,
6067 int reg_eldv, uint32_t bits_eldv,
6068 int reg_elda, uint32_t bits_elda,
6069 int reg_edid)
6070{
6071 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6072 uint8_t *eld = connector->eld;
6073 uint32_t i;
6074
6075 i = I915_READ(reg_eldv);
6076 i &= bits_eldv;
6077
6078 if (!eld[0])
6079 return !i;
6080
6081 if (!i)
6082 return false;
6083
6084 i = I915_READ(reg_elda);
6085 i &= ~bits_elda;
6086 I915_WRITE(reg_elda, i);
6087
6088 for (i = 0; i < eld[2]; i++)
6089 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6090 return false;
6091
6092 return true;
6093}
6094
Wu Fengguange0dac652011-09-05 14:25:34 +08006095static void g4x_write_eld(struct drm_connector *connector,
6096 struct drm_crtc *crtc)
6097{
6098 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6099 uint8_t *eld = connector->eld;
6100 uint32_t eldv;
6101 uint32_t len;
6102 uint32_t i;
6103
6104 i = I915_READ(G4X_AUD_VID_DID);
6105
6106 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6107 eldv = G4X_ELDV_DEVCL_DEVBLC;
6108 else
6109 eldv = G4X_ELDV_DEVCTG;
6110
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006111 if (intel_eld_uptodate(connector,
6112 G4X_AUD_CNTL_ST, eldv,
6113 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6114 G4X_HDMIW_HDMIEDID))
6115 return;
6116
Wu Fengguange0dac652011-09-05 14:25:34 +08006117 i = I915_READ(G4X_AUD_CNTL_ST);
6118 i &= ~(eldv | G4X_ELD_ADDR);
6119 len = (i >> 9) & 0x1f; /* ELD buffer size */
6120 I915_WRITE(G4X_AUD_CNTL_ST, i);
6121
6122 if (!eld[0])
6123 return;
6124
6125 len = min_t(uint8_t, eld[2], len);
6126 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6127 for (i = 0; i < len; i++)
6128 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6129
6130 i = I915_READ(G4X_AUD_CNTL_ST);
6131 i |= eldv;
6132 I915_WRITE(G4X_AUD_CNTL_ST, i);
6133}
6134
Wang Xingchao83358c852012-08-16 22:43:37 +08006135static void haswell_write_eld(struct drm_connector *connector,
6136 struct drm_crtc *crtc)
6137{
6138 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6139 uint8_t *eld = connector->eld;
6140 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006142 uint32_t eldv;
6143 uint32_t i;
6144 int len;
6145 int pipe = to_intel_crtc(crtc)->pipe;
6146 int tmp;
6147
6148 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6149 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6150 int aud_config = HSW_AUD_CFG(pipe);
6151 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6152
6153
6154 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6155
6156 /* Audio output enable */
6157 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6158 tmp = I915_READ(aud_cntrl_st2);
6159 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6160 I915_WRITE(aud_cntrl_st2, tmp);
6161
6162 /* Wait for 1 vertical blank */
6163 intel_wait_for_vblank(dev, pipe);
6164
6165 /* Set ELD valid state */
6166 tmp = I915_READ(aud_cntrl_st2);
6167 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6168 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6169 I915_WRITE(aud_cntrl_st2, tmp);
6170 tmp = I915_READ(aud_cntrl_st2);
6171 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6172
6173 /* Enable HDMI mode */
6174 tmp = I915_READ(aud_config);
6175 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6176 /* clear N_programing_enable and N_value_index */
6177 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6178 I915_WRITE(aud_config, tmp);
6179
6180 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6181
6182 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006183 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006184
6185 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6186 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6187 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6188 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6189 } else
6190 I915_WRITE(aud_config, 0);
6191
6192 if (intel_eld_uptodate(connector,
6193 aud_cntrl_st2, eldv,
6194 aud_cntl_st, IBX_ELD_ADDRESS,
6195 hdmiw_hdmiedid))
6196 return;
6197
6198 i = I915_READ(aud_cntrl_st2);
6199 i &= ~eldv;
6200 I915_WRITE(aud_cntrl_st2, i);
6201
6202 if (!eld[0])
6203 return;
6204
6205 i = I915_READ(aud_cntl_st);
6206 i &= ~IBX_ELD_ADDRESS;
6207 I915_WRITE(aud_cntl_st, i);
6208 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6209 DRM_DEBUG_DRIVER("port num:%d\n", i);
6210
6211 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6212 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6213 for (i = 0; i < len; i++)
6214 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6215
6216 i = I915_READ(aud_cntrl_st2);
6217 i |= eldv;
6218 I915_WRITE(aud_cntrl_st2, i);
6219
6220}
6221
Wu Fengguange0dac652011-09-05 14:25:34 +08006222static void ironlake_write_eld(struct drm_connector *connector,
6223 struct drm_crtc *crtc)
6224{
6225 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6226 uint8_t *eld = connector->eld;
6227 uint32_t eldv;
6228 uint32_t i;
6229 int len;
6230 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006231 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006232 int aud_cntl_st;
6233 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006234 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006235
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006236 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006237 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6238 aud_config = IBX_AUD_CFG(pipe);
6239 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006240 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006241 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006242 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6243 aud_config = CPT_AUD_CFG(pipe);
6244 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006245 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006246 }
6247
Wang Xingchao9b138a82012-08-09 16:52:18 +08006248 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006249
6250 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006251 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006252 if (!i) {
6253 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6254 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006255 eldv = IBX_ELD_VALIDB;
6256 eldv |= IBX_ELD_VALIDB << 4;
6257 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006258 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006259 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006260 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006261 }
6262
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006263 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6264 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6265 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006266 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6267 } else
6268 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006269
6270 if (intel_eld_uptodate(connector,
6271 aud_cntrl_st2, eldv,
6272 aud_cntl_st, IBX_ELD_ADDRESS,
6273 hdmiw_hdmiedid))
6274 return;
6275
Wu Fengguange0dac652011-09-05 14:25:34 +08006276 i = I915_READ(aud_cntrl_st2);
6277 i &= ~eldv;
6278 I915_WRITE(aud_cntrl_st2, i);
6279
6280 if (!eld[0])
6281 return;
6282
Wu Fengguange0dac652011-09-05 14:25:34 +08006283 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006284 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006285 I915_WRITE(aud_cntl_st, i);
6286
6287 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6288 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6289 for (i = 0; i < len; i++)
6290 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6291
6292 i = I915_READ(aud_cntrl_st2);
6293 i |= eldv;
6294 I915_WRITE(aud_cntrl_st2, i);
6295}
6296
6297void intel_write_eld(struct drm_encoder *encoder,
6298 struct drm_display_mode *mode)
6299{
6300 struct drm_crtc *crtc = encoder->crtc;
6301 struct drm_connector *connector;
6302 struct drm_device *dev = encoder->dev;
6303 struct drm_i915_private *dev_priv = dev->dev_private;
6304
6305 connector = drm_select_eld(encoder, mode);
6306 if (!connector)
6307 return;
6308
6309 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6310 connector->base.id,
6311 drm_get_connector_name(connector),
6312 connector->encoder->base.id,
6313 drm_get_encoder_name(connector->encoder));
6314
6315 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6316
6317 if (dev_priv->display.write_eld)
6318 dev_priv->display.write_eld(connector, crtc);
6319}
6320
Jesse Barnes79e53942008-11-07 14:24:08 -08006321/** Loads the palette/gamma unit for the CRTC with the prepared values */
6322void intel_crtc_load_lut(struct drm_crtc *crtc)
6323{
6324 struct drm_device *dev = crtc->dev;
6325 struct drm_i915_private *dev_priv = dev->dev_private;
6326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006327 enum pipe pipe = intel_crtc->pipe;
6328 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006329 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006330 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006331
6332 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006333 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006334 return;
6335
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006336 if (!HAS_PCH_SPLIT(dev_priv->dev))
6337 assert_pll_enabled(dev_priv, pipe);
6338
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006339 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006340 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006341 palreg = LGC_PALETTE(pipe);
6342
6343 /* Workaround : Do not read or write the pipe palette/gamma data while
6344 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6345 */
6346 if (intel_crtc->config.ips_enabled &&
6347 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6348 GAMMA_MODE_MODE_SPLIT)) {
6349 hsw_disable_ips(intel_crtc);
6350 reenable_ips = true;
6351 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006352
Jesse Barnes79e53942008-11-07 14:24:08 -08006353 for (i = 0; i < 256; i++) {
6354 I915_WRITE(palreg + 4 * i,
6355 (intel_crtc->lut_r[i] << 16) |
6356 (intel_crtc->lut_g[i] << 8) |
6357 intel_crtc->lut_b[i]);
6358 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006359
6360 if (reenable_ips)
6361 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006362}
6363
Chris Wilson560b85b2010-08-07 11:01:38 +01006364static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6365{
6366 struct drm_device *dev = crtc->dev;
6367 struct drm_i915_private *dev_priv = dev->dev_private;
6368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6369 bool visible = base != 0;
6370 u32 cntl;
6371
6372 if (intel_crtc->cursor_visible == visible)
6373 return;
6374
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006375 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006376 if (visible) {
6377 /* On these chipsets we can only modify the base whilst
6378 * the cursor is disabled.
6379 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006380 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006381
6382 cntl &= ~(CURSOR_FORMAT_MASK);
6383 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6384 cntl |= CURSOR_ENABLE |
6385 CURSOR_GAMMA_ENABLE |
6386 CURSOR_FORMAT_ARGB;
6387 } else
6388 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006389 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006390
6391 intel_crtc->cursor_visible = visible;
6392}
6393
6394static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6395{
6396 struct drm_device *dev = crtc->dev;
6397 struct drm_i915_private *dev_priv = dev->dev_private;
6398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6399 int pipe = intel_crtc->pipe;
6400 bool visible = base != 0;
6401
6402 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006403 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006404 if (base) {
6405 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6406 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6407 cntl |= pipe << 28; /* Connect to correct pipe */
6408 } else {
6409 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6410 cntl |= CURSOR_MODE_DISABLE;
6411 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006412 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006413
6414 intel_crtc->cursor_visible = visible;
6415 }
6416 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006417 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006418}
6419
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006420static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6421{
6422 struct drm_device *dev = crtc->dev;
6423 struct drm_i915_private *dev_priv = dev->dev_private;
6424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6425 int pipe = intel_crtc->pipe;
6426 bool visible = base != 0;
6427
6428 if (intel_crtc->cursor_visible != visible) {
6429 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6430 if (base) {
6431 cntl &= ~CURSOR_MODE;
6432 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6433 } else {
6434 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6435 cntl |= CURSOR_MODE_DISABLE;
6436 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006437 if (IS_HASWELL(dev))
6438 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006439 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6440
6441 intel_crtc->cursor_visible = visible;
6442 }
6443 /* and commit changes on next vblank */
6444 I915_WRITE(CURBASE_IVB(pipe), base);
6445}
6446
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006447/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006448static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6449 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006450{
6451 struct drm_device *dev = crtc->dev;
6452 struct drm_i915_private *dev_priv = dev->dev_private;
6453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6454 int pipe = intel_crtc->pipe;
6455 int x = intel_crtc->cursor_x;
6456 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006457 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006458 bool visible;
6459
6460 pos = 0;
6461
Chris Wilson6b383a72010-09-13 13:54:26 +01006462 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006463 base = intel_crtc->cursor_addr;
6464 if (x > (int) crtc->fb->width)
6465 base = 0;
6466
6467 if (y > (int) crtc->fb->height)
6468 base = 0;
6469 } else
6470 base = 0;
6471
6472 if (x < 0) {
6473 if (x + intel_crtc->cursor_width < 0)
6474 base = 0;
6475
6476 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6477 x = -x;
6478 }
6479 pos |= x << CURSOR_X_SHIFT;
6480
6481 if (y < 0) {
6482 if (y + intel_crtc->cursor_height < 0)
6483 base = 0;
6484
6485 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6486 y = -y;
6487 }
6488 pos |= y << CURSOR_Y_SHIFT;
6489
6490 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006491 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006492 return;
6493
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006494 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006495 I915_WRITE(CURPOS_IVB(pipe), pos);
6496 ivb_update_cursor(crtc, base);
6497 } else {
6498 I915_WRITE(CURPOS(pipe), pos);
6499 if (IS_845G(dev) || IS_I865G(dev))
6500 i845_update_cursor(crtc, base);
6501 else
6502 i9xx_update_cursor(crtc, base);
6503 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006504}
6505
Jesse Barnes79e53942008-11-07 14:24:08 -08006506static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006507 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006508 uint32_t handle,
6509 uint32_t width, uint32_t height)
6510{
6511 struct drm_device *dev = crtc->dev;
6512 struct drm_i915_private *dev_priv = dev->dev_private;
6513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006514 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006515 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006516 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006517
Jesse Barnes79e53942008-11-07 14:24:08 -08006518 /* if we want to turn off the cursor ignore width and height */
6519 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006520 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006521 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006522 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006523 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006524 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 }
6526
6527 /* Currently we only support 64x64 cursors */
6528 if (width != 64 || height != 64) {
6529 DRM_ERROR("we currently only support 64x64 cursors\n");
6530 return -EINVAL;
6531 }
6532
Chris Wilson05394f32010-11-08 19:18:58 +00006533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006534 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006535 return -ENOENT;
6536
Chris Wilson05394f32010-11-08 19:18:58 +00006537 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006538 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006539 ret = -ENOMEM;
6540 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541 }
6542
Dave Airlie71acb5e2008-12-30 20:31:46 +10006543 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006544 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006545 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006546 unsigned alignment;
6547
Chris Wilsond9e86c02010-11-10 16:40:20 +00006548 if (obj->tiling_mode) {
6549 DRM_ERROR("cursor cannot be tiled\n");
6550 ret = -EINVAL;
6551 goto fail_locked;
6552 }
6553
Chris Wilson693db182013-03-05 14:52:39 +00006554 /* Note that the w/a also requires 2 PTE of padding following
6555 * the bo. We currently fill all unused PTE with the shadow
6556 * page and so we should always have valid PTE following the
6557 * cursor preventing the VT-d warning.
6558 */
6559 alignment = 0;
6560 if (need_vtd_wa(dev))
6561 alignment = 64*1024;
6562
6563 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006564 if (ret) {
6565 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006566 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006567 }
6568
Chris Wilsond9e86c02010-11-10 16:40:20 +00006569 ret = i915_gem_object_put_fence(obj);
6570 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006571 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006572 goto fail_unpin;
6573 }
6574
Chris Wilson05394f32010-11-08 19:18:58 +00006575 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006576 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006577 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006578 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006579 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6580 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006581 if (ret) {
6582 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006583 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006584 }
Chris Wilson05394f32010-11-08 19:18:58 +00006585 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006586 }
6587
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006588 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006589 I915_WRITE(CURSIZE, (height << 12) | width);
6590
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006591 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006592 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006593 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006594 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006595 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6596 } else
6597 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006598 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006599 }
Jesse Barnes80824002009-09-10 15:28:06 -07006600
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006601 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006602
6603 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006604 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006605 intel_crtc->cursor_width = width;
6606 intel_crtc->cursor_height = height;
6607
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006608 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006609
Jesse Barnes79e53942008-11-07 14:24:08 -08006610 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006611fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006612 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006613fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006614 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006615fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006616 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006617 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006618}
6619
6620static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6621{
Jesse Barnes79e53942008-11-07 14:24:08 -08006622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006623
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006624 intel_crtc->cursor_x = x;
6625 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006626
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006627 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006628
6629 return 0;
6630}
6631
6632/** Sets the color ramps on behalf of RandR */
6633void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6634 u16 blue, int regno)
6635{
6636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6637
6638 intel_crtc->lut_r[regno] = red >> 8;
6639 intel_crtc->lut_g[regno] = green >> 8;
6640 intel_crtc->lut_b[regno] = blue >> 8;
6641}
6642
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006643void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6644 u16 *blue, int regno)
6645{
6646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6647
6648 *red = intel_crtc->lut_r[regno] << 8;
6649 *green = intel_crtc->lut_g[regno] << 8;
6650 *blue = intel_crtc->lut_b[regno] << 8;
6651}
6652
Jesse Barnes79e53942008-11-07 14:24:08 -08006653static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006654 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006655{
James Simmons72034252010-08-03 01:33:19 +01006656 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006658
James Simmons72034252010-08-03 01:33:19 +01006659 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006660 intel_crtc->lut_r[i] = red[i] >> 8;
6661 intel_crtc->lut_g[i] = green[i] >> 8;
6662 intel_crtc->lut_b[i] = blue[i] >> 8;
6663 }
6664
6665 intel_crtc_load_lut(crtc);
6666}
6667
Jesse Barnes79e53942008-11-07 14:24:08 -08006668/* VESA 640x480x72Hz mode to set on the pipe */
6669static struct drm_display_mode load_detect_mode = {
6670 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6671 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6672};
6673
Chris Wilsond2dff872011-04-19 08:36:26 +01006674static struct drm_framebuffer *
6675intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006676 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006677 struct drm_i915_gem_object *obj)
6678{
6679 struct intel_framebuffer *intel_fb;
6680 int ret;
6681
6682 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6683 if (!intel_fb) {
6684 drm_gem_object_unreference_unlocked(&obj->base);
6685 return ERR_PTR(-ENOMEM);
6686 }
6687
6688 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6689 if (ret) {
6690 drm_gem_object_unreference_unlocked(&obj->base);
6691 kfree(intel_fb);
6692 return ERR_PTR(ret);
6693 }
6694
6695 return &intel_fb->base;
6696}
6697
6698static u32
6699intel_framebuffer_pitch_for_width(int width, int bpp)
6700{
6701 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6702 return ALIGN(pitch, 64);
6703}
6704
6705static u32
6706intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6707{
6708 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6709 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6710}
6711
6712static struct drm_framebuffer *
6713intel_framebuffer_create_for_mode(struct drm_device *dev,
6714 struct drm_display_mode *mode,
6715 int depth, int bpp)
6716{
6717 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006718 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006719
6720 obj = i915_gem_alloc_object(dev,
6721 intel_framebuffer_size_for_mode(mode, bpp));
6722 if (obj == NULL)
6723 return ERR_PTR(-ENOMEM);
6724
6725 mode_cmd.width = mode->hdisplay;
6726 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006727 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6728 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006729 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006730
6731 return intel_framebuffer_create(dev, &mode_cmd, obj);
6732}
6733
6734static struct drm_framebuffer *
6735mode_fits_in_fbdev(struct drm_device *dev,
6736 struct drm_display_mode *mode)
6737{
6738 struct drm_i915_private *dev_priv = dev->dev_private;
6739 struct drm_i915_gem_object *obj;
6740 struct drm_framebuffer *fb;
6741
6742 if (dev_priv->fbdev == NULL)
6743 return NULL;
6744
6745 obj = dev_priv->fbdev->ifb.obj;
6746 if (obj == NULL)
6747 return NULL;
6748
6749 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006750 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6751 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006752 return NULL;
6753
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006754 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006755 return NULL;
6756
6757 return fb;
6758}
6759
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006760bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006761 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006762 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006763{
6764 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006765 struct intel_encoder *intel_encoder =
6766 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006768 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006769 struct drm_crtc *crtc = NULL;
6770 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006771 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006772 int i = -1;
6773
Chris Wilsond2dff872011-04-19 08:36:26 +01006774 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6775 connector->base.id, drm_get_connector_name(connector),
6776 encoder->base.id, drm_get_encoder_name(encoder));
6777
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 /*
6779 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006780 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 * - if the connector already has an assigned crtc, use it (but make
6782 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006783 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006784 * - try to find the first unused crtc that can drive this connector,
6785 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006786 */
6787
6788 /* See if we already have a CRTC for this connector */
6789 if (encoder->crtc) {
6790 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006791
Daniel Vetter7b240562012-12-12 00:35:33 +01006792 mutex_lock(&crtc->mutex);
6793
Daniel Vetter24218aa2012-08-12 19:27:11 +02006794 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006795 old->load_detect_temp = false;
6796
6797 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006798 if (connector->dpms != DRM_MODE_DPMS_ON)
6799 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006800
Chris Wilson71731882011-04-19 23:10:58 +01006801 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006802 }
6803
6804 /* Find an unused one (if possible) */
6805 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6806 i++;
6807 if (!(encoder->possible_crtcs & (1 << i)))
6808 continue;
6809 if (!possible_crtc->enabled) {
6810 crtc = possible_crtc;
6811 break;
6812 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006813 }
6814
6815 /*
6816 * If we didn't find an unused CRTC, don't use any.
6817 */
6818 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006819 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6820 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006821 }
6822
Daniel Vetter7b240562012-12-12 00:35:33 +01006823 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006824 intel_encoder->new_crtc = to_intel_crtc(crtc);
6825 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006826
6827 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006828 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006829 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006830 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006831
Chris Wilson64927112011-04-20 07:25:26 +01006832 if (!mode)
6833 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006834
Chris Wilsond2dff872011-04-19 08:36:26 +01006835 /* We need a framebuffer large enough to accommodate all accesses
6836 * that the plane may generate whilst we perform load detection.
6837 * We can not rely on the fbcon either being present (we get called
6838 * during its initialisation to detect all boot displays, or it may
6839 * not even exist) or that it is large enough to satisfy the
6840 * requested mode.
6841 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006842 fb = mode_fits_in_fbdev(dev, mode);
6843 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006844 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006845 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6846 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006847 } else
6848 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006849 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006850 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006851 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006852 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006853 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006854
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006855 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006856 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006857 if (old->release_fb)
6858 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006859 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006860 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006861 }
Chris Wilson71731882011-04-19 23:10:58 +01006862
Jesse Barnes79e53942008-11-07 14:24:08 -08006863 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006864 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006865 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006866}
6867
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006868void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006869 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006870{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006871 struct intel_encoder *intel_encoder =
6872 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006873 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006874 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006875
Chris Wilsond2dff872011-04-19 08:36:26 +01006876 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6877 connector->base.id, drm_get_connector_name(connector),
6878 encoder->base.id, drm_get_encoder_name(encoder));
6879
Chris Wilson8261b192011-04-19 23:18:09 +01006880 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006881 to_intel_connector(connector)->new_encoder = NULL;
6882 intel_encoder->new_crtc = NULL;
6883 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006884
Daniel Vetter36206362012-12-10 20:42:17 +01006885 if (old->release_fb) {
6886 drm_framebuffer_unregister_private(old->release_fb);
6887 drm_framebuffer_unreference(old->release_fb);
6888 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006889
Daniel Vetter67c96402013-01-23 16:25:09 +00006890 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006891 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006892 }
6893
Eric Anholtc751ce42010-03-25 11:48:48 -07006894 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006895 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6896 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006897
6898 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006899}
6900
6901/* Returns the clock of the currently programmed mode of the given pipe. */
6902static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6903{
6904 struct drm_i915_private *dev_priv = dev->dev_private;
6905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6906 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006907 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 u32 fp;
6909 intel_clock_t clock;
6910
6911 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006912 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006913 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006914 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006915
6916 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006917 if (IS_PINEVIEW(dev)) {
6918 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6919 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006920 } else {
6921 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6922 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6923 }
6924
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006925 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006926 if (IS_PINEVIEW(dev))
6927 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6928 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006929 else
6930 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006931 DPLL_FPA01_P1_POST_DIV_SHIFT);
6932
6933 switch (dpll & DPLL_MODE_MASK) {
6934 case DPLLB_MODE_DAC_SERIAL:
6935 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6936 5 : 10;
6937 break;
6938 case DPLLB_MODE_LVDS:
6939 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6940 7 : 14;
6941 break;
6942 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006943 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006944 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6945 return 0;
6946 }
6947
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006948 if (IS_PINEVIEW(dev))
6949 pineview_clock(96000, &clock);
6950 else
6951 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006952 } else {
6953 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6954
6955 if (is_lvds) {
6956 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6957 DPLL_FPA01_P1_POST_DIV_SHIFT);
6958 clock.p2 = 14;
6959
6960 if ((dpll & PLL_REF_INPUT_MASK) ==
6961 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6962 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006963 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006964 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006965 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006966 } else {
6967 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6968 clock.p1 = 2;
6969 else {
6970 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6971 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6972 }
6973 if (dpll & PLL_P2_DIVIDE_BY_4)
6974 clock.p2 = 4;
6975 else
6976 clock.p2 = 2;
6977
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006978 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006979 }
6980 }
6981
6982 /* XXX: It would be nice to validate the clocks, but we can't reuse
6983 * i830PllIsValid() because it relies on the xf86_config connector
6984 * configuration being accurate, which it isn't necessarily.
6985 */
6986
6987 return clock.dot;
6988}
6989
6990/** Returns the currently programmed mode of the given pipe. */
6991struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6992 struct drm_crtc *crtc)
6993{
Jesse Barnes548f2452011-02-17 10:40:53 -08006994 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006996 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006997 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006998 int htot = I915_READ(HTOTAL(cpu_transcoder));
6999 int hsync = I915_READ(HSYNC(cpu_transcoder));
7000 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7001 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007002
7003 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7004 if (!mode)
7005 return NULL;
7006
7007 mode->clock = intel_crtc_clock_get(dev, crtc);
7008 mode->hdisplay = (htot & 0xffff) + 1;
7009 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7010 mode->hsync_start = (hsync & 0xffff) + 1;
7011 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7012 mode->vdisplay = (vtot & 0xffff) + 1;
7013 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7014 mode->vsync_start = (vsync & 0xffff) + 1;
7015 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7016
7017 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007018
7019 return mode;
7020}
7021
Daniel Vetter3dec0092010-08-20 21:40:52 +02007022static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007023{
7024 struct drm_device *dev = crtc->dev;
7025 drm_i915_private_t *dev_priv = dev->dev_private;
7026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7027 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007028 int dpll_reg = DPLL(pipe);
7029 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007030
Eric Anholtbad720f2009-10-22 16:11:14 -07007031 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007032 return;
7033
7034 if (!dev_priv->lvds_downclock_avail)
7035 return;
7036
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007037 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007038 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007039 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007040
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007041 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007042
7043 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7044 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007045 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007046
Jesse Barnes652c3932009-08-17 13:31:43 -07007047 dpll = I915_READ(dpll_reg);
7048 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007049 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007050 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007051}
7052
7053static void intel_decrease_pllclock(struct drm_crtc *crtc)
7054{
7055 struct drm_device *dev = crtc->dev;
7056 drm_i915_private_t *dev_priv = dev->dev_private;
7057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007058
Eric Anholtbad720f2009-10-22 16:11:14 -07007059 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007060 return;
7061
7062 if (!dev_priv->lvds_downclock_avail)
7063 return;
7064
7065 /*
7066 * Since this is called by a timer, we should never get here in
7067 * the manual case.
7068 */
7069 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007070 int pipe = intel_crtc->pipe;
7071 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007072 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007073
Zhao Yakui44d98a62009-10-09 11:39:40 +08007074 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007075
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007076 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007077
Chris Wilson074b5e12012-05-02 12:07:06 +01007078 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007079 dpll |= DISPLAY_RATE_SELECT_FPA1;
7080 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007081 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007082 dpll = I915_READ(dpll_reg);
7083 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007084 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007085 }
7086
7087}
7088
Chris Wilsonf047e392012-07-21 12:31:41 +01007089void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007090{
Chris Wilsonf047e392012-07-21 12:31:41 +01007091 i915_update_gfx_val(dev->dev_private);
7092}
7093
7094void intel_mark_idle(struct drm_device *dev)
7095{
Chris Wilson725a5b52013-01-08 11:02:57 +00007096 struct drm_crtc *crtc;
7097
7098 if (!i915_powersave)
7099 return;
7100
7101 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7102 if (!crtc->fb)
7103 continue;
7104
7105 intel_decrease_pllclock(crtc);
7106 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007107}
7108
Chris Wilsonc65355b2013-06-06 16:53:41 -03007109void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7110 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007111{
7112 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007113 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007114
7115 if (!i915_powersave)
7116 return;
7117
Jesse Barnes652c3932009-08-17 13:31:43 -07007118 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007119 if (!crtc->fb)
7120 continue;
7121
Chris Wilsonc65355b2013-06-06 16:53:41 -03007122 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7123 continue;
7124
7125 intel_increase_pllclock(crtc);
7126 if (ring && intel_fbc_enabled(dev))
7127 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007128 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007129}
7130
Jesse Barnes79e53942008-11-07 14:24:08 -08007131static void intel_crtc_destroy(struct drm_crtc *crtc)
7132{
7133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007134 struct drm_device *dev = crtc->dev;
7135 struct intel_unpin_work *work;
7136 unsigned long flags;
7137
7138 spin_lock_irqsave(&dev->event_lock, flags);
7139 work = intel_crtc->unpin_work;
7140 intel_crtc->unpin_work = NULL;
7141 spin_unlock_irqrestore(&dev->event_lock, flags);
7142
7143 if (work) {
7144 cancel_work_sync(&work->work);
7145 kfree(work);
7146 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007147
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007148 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7149
Jesse Barnes79e53942008-11-07 14:24:08 -08007150 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007151
Jesse Barnes79e53942008-11-07 14:24:08 -08007152 kfree(intel_crtc);
7153}
7154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007155static void intel_unpin_work_fn(struct work_struct *__work)
7156{
7157 struct intel_unpin_work *work =
7158 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007159 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007160
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007161 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007162 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007163 drm_gem_object_unreference(&work->pending_flip_obj->base);
7164 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007165
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007166 intel_update_fbc(dev);
7167 mutex_unlock(&dev->struct_mutex);
7168
7169 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7170 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7171
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007172 kfree(work);
7173}
7174
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007175static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007176 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007177{
7178 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7180 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007181 unsigned long flags;
7182
7183 /* Ignore early vblank irqs */
7184 if (intel_crtc == NULL)
7185 return;
7186
7187 spin_lock_irqsave(&dev->event_lock, flags);
7188 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007189
7190 /* Ensure we don't miss a work->pending update ... */
7191 smp_rmb();
7192
7193 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007194 spin_unlock_irqrestore(&dev->event_lock, flags);
7195 return;
7196 }
7197
Chris Wilsone7d841c2012-12-03 11:36:30 +00007198 /* and that the unpin work is consistent wrt ->pending. */
7199 smp_rmb();
7200
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007201 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007202
Rob Clark45a066e2012-10-08 14:50:40 -05007203 if (work->event)
7204 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007205
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007206 drm_vblank_put(dev, intel_crtc->pipe);
7207
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007208 spin_unlock_irqrestore(&dev->event_lock, flags);
7209
Daniel Vetter2c10d572012-12-20 21:24:07 +01007210 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007211
7212 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007213
7214 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007215}
7216
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007217void intel_finish_page_flip(struct drm_device *dev, int pipe)
7218{
7219 drm_i915_private_t *dev_priv = dev->dev_private;
7220 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7221
Mario Kleiner49b14a52010-12-09 07:00:07 +01007222 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007223}
7224
7225void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7226{
7227 drm_i915_private_t *dev_priv = dev->dev_private;
7228 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7229
Mario Kleiner49b14a52010-12-09 07:00:07 +01007230 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007231}
7232
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007233void intel_prepare_page_flip(struct drm_device *dev, int plane)
7234{
7235 drm_i915_private_t *dev_priv = dev->dev_private;
7236 struct intel_crtc *intel_crtc =
7237 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7238 unsigned long flags;
7239
Chris Wilsone7d841c2012-12-03 11:36:30 +00007240 /* NB: An MMIO update of the plane base pointer will also
7241 * generate a page-flip completion irq, i.e. every modeset
7242 * is also accompanied by a spurious intel_prepare_page_flip().
7243 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007244 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007245 if (intel_crtc->unpin_work)
7246 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007247 spin_unlock_irqrestore(&dev->event_lock, flags);
7248}
7249
Chris Wilsone7d841c2012-12-03 11:36:30 +00007250inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7251{
7252 /* Ensure that the work item is consistent when activating it ... */
7253 smp_wmb();
7254 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7255 /* and that it is marked active as soon as the irq could fire. */
7256 smp_wmb();
7257}
7258
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007259static int intel_gen2_queue_flip(struct drm_device *dev,
7260 struct drm_crtc *crtc,
7261 struct drm_framebuffer *fb,
7262 struct drm_i915_gem_object *obj)
7263{
7264 struct drm_i915_private *dev_priv = dev->dev_private;
7265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007266 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007267 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007268 int ret;
7269
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007271 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007272 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007273
Daniel Vetter6d90c952012-04-26 23:28:05 +02007274 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007276 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007277
7278 /* Can't queue multiple flips, so wait for the previous
7279 * one to finish before executing the next.
7280 */
7281 if (intel_crtc->plane)
7282 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7283 else
7284 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007285 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7286 intel_ring_emit(ring, MI_NOOP);
7287 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7288 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7289 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007290 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007291 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007292
7293 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007295 return 0;
7296
7297err_unpin:
7298 intel_unpin_fb_obj(obj);
7299err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007300 return ret;
7301}
7302
7303static int intel_gen3_queue_flip(struct drm_device *dev,
7304 struct drm_crtc *crtc,
7305 struct drm_framebuffer *fb,
7306 struct drm_i915_gem_object *obj)
7307{
7308 struct drm_i915_private *dev_priv = dev->dev_private;
7309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007310 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007311 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007312 int ret;
7313
Daniel Vetter6d90c952012-04-26 23:28:05 +02007314 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007315 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007316 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007317
Daniel Vetter6d90c952012-04-26 23:28:05 +02007318 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007319 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007320 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007321
7322 if (intel_crtc->plane)
7323 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7324 else
7325 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007326 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7327 intel_ring_emit(ring, MI_NOOP);
7328 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7329 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7330 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007331 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007332 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007333
Chris Wilsone7d841c2012-12-03 11:36:30 +00007334 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007336 return 0;
7337
7338err_unpin:
7339 intel_unpin_fb_obj(obj);
7340err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007341 return ret;
7342}
7343
7344static int intel_gen4_queue_flip(struct drm_device *dev,
7345 struct drm_crtc *crtc,
7346 struct drm_framebuffer *fb,
7347 struct drm_i915_gem_object *obj)
7348{
7349 struct drm_i915_private *dev_priv = dev->dev_private;
7350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7351 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007352 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007353 int ret;
7354
Daniel Vetter6d90c952012-04-26 23:28:05 +02007355 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007356 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007357 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007358
Daniel Vetter6d90c952012-04-26 23:28:05 +02007359 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007360 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007361 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007362
7363 /* i965+ uses the linear or tiled offsets from the
7364 * Display Registers (which do not change across a page-flip)
7365 * so we need only reprogram the base address.
7366 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007367 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7368 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7369 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007370 intel_ring_emit(ring,
7371 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7372 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007373
7374 /* XXX Enabling the panel-fitter across page-flip is so far
7375 * untested on non-native modes, so ignore it for now.
7376 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7377 */
7378 pf = 0;
7379 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007380 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007381
7382 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007384 return 0;
7385
7386err_unpin:
7387 intel_unpin_fb_obj(obj);
7388err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007389 return ret;
7390}
7391
7392static int intel_gen6_queue_flip(struct drm_device *dev,
7393 struct drm_crtc *crtc,
7394 struct drm_framebuffer *fb,
7395 struct drm_i915_gem_object *obj)
7396{
7397 struct drm_i915_private *dev_priv = dev->dev_private;
7398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007399 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007400 uint32_t pf, pipesrc;
7401 int ret;
7402
Daniel Vetter6d90c952012-04-26 23:28:05 +02007403 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007404 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007405 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007406
Daniel Vetter6d90c952012-04-26 23:28:05 +02007407 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007408 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007409 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007410
Daniel Vetter6d90c952012-04-26 23:28:05 +02007411 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7412 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7413 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007414 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007415
Chris Wilson99d9acd2012-04-17 20:37:00 +01007416 /* Contrary to the suggestions in the documentation,
7417 * "Enable Panel Fitter" does not seem to be required when page
7418 * flipping with a non-native mode, and worse causes a normal
7419 * modeset to fail.
7420 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7421 */
7422 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007423 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007424 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007425
7426 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007427 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007428 return 0;
7429
7430err_unpin:
7431 intel_unpin_fb_obj(obj);
7432err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007433 return ret;
7434}
7435
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007436/*
7437 * On gen7 we currently use the blit ring because (in early silicon at least)
7438 * the render ring doesn't give us interrpts for page flip completion, which
7439 * means clients will hang after the first flip is queued. Fortunately the
7440 * blit ring generates interrupts properly, so use it instead.
7441 */
7442static int intel_gen7_queue_flip(struct drm_device *dev,
7443 struct drm_crtc *crtc,
7444 struct drm_framebuffer *fb,
7445 struct drm_i915_gem_object *obj)
7446{
7447 struct drm_i915_private *dev_priv = dev->dev_private;
7448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7449 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007450 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007451 int ret;
7452
7453 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7454 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007455 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007456
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007457 switch(intel_crtc->plane) {
7458 case PLANE_A:
7459 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7460 break;
7461 case PLANE_B:
7462 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7463 break;
7464 case PLANE_C:
7465 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7466 break;
7467 default:
7468 WARN_ONCE(1, "unknown plane in flip command\n");
7469 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007470 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007471 }
7472
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007473 ret = intel_ring_begin(ring, 4);
7474 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007475 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007476
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007477 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007478 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007479 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007480 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007481
7482 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007483 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007484 return 0;
7485
7486err_unpin:
7487 intel_unpin_fb_obj(obj);
7488err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007489 return ret;
7490}
7491
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007492static int intel_default_queue_flip(struct drm_device *dev,
7493 struct drm_crtc *crtc,
7494 struct drm_framebuffer *fb,
7495 struct drm_i915_gem_object *obj)
7496{
7497 return -ENODEV;
7498}
7499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007500static int intel_crtc_page_flip(struct drm_crtc *crtc,
7501 struct drm_framebuffer *fb,
7502 struct drm_pending_vblank_event *event)
7503{
7504 struct drm_device *dev = crtc->dev;
7505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007506 struct drm_framebuffer *old_fb = crtc->fb;
7507 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7509 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007510 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007511 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007512
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007513 /* Can't change pixel format via MI display flips. */
7514 if (fb->pixel_format != crtc->fb->pixel_format)
7515 return -EINVAL;
7516
7517 /*
7518 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7519 * Note that pitch changes could also affect these register.
7520 */
7521 if (INTEL_INFO(dev)->gen > 3 &&
7522 (fb->offsets[0] != crtc->fb->offsets[0] ||
7523 fb->pitches[0] != crtc->fb->pitches[0]))
7524 return -EINVAL;
7525
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007526 work = kzalloc(sizeof *work, GFP_KERNEL);
7527 if (work == NULL)
7528 return -ENOMEM;
7529
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007530 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007531 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007532 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007533 INIT_WORK(&work->work, intel_unpin_work_fn);
7534
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007535 ret = drm_vblank_get(dev, intel_crtc->pipe);
7536 if (ret)
7537 goto free_work;
7538
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007539 /* We borrow the event spin lock for protecting unpin_work */
7540 spin_lock_irqsave(&dev->event_lock, flags);
7541 if (intel_crtc->unpin_work) {
7542 spin_unlock_irqrestore(&dev->event_lock, flags);
7543 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007544 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007545
7546 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007547 return -EBUSY;
7548 }
7549 intel_crtc->unpin_work = work;
7550 spin_unlock_irqrestore(&dev->event_lock, flags);
7551
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007552 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7553 flush_workqueue(dev_priv->wq);
7554
Chris Wilson79158102012-05-23 11:13:58 +01007555 ret = i915_mutex_lock_interruptible(dev);
7556 if (ret)
7557 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007558
Jesse Barnes75dfca82010-02-10 15:09:44 -08007559 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007560 drm_gem_object_reference(&work->old_fb_obj->base);
7561 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007562
7563 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007564
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007565 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007566
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007567 work->enable_stall_check = true;
7568
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007569 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007570 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007571
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007572 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7573 if (ret)
7574 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007575
Chris Wilson7782de32011-07-08 12:22:41 +01007576 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007577 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007578 mutex_unlock(&dev->struct_mutex);
7579
Jesse Barnese5510fa2010-07-01 16:48:37 -07007580 trace_i915_flip_request(intel_crtc->plane, obj);
7581
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007582 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007583
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007584cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007585 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007586 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007587 drm_gem_object_unreference(&work->old_fb_obj->base);
7588 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007589 mutex_unlock(&dev->struct_mutex);
7590
Chris Wilson79158102012-05-23 11:13:58 +01007591cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007592 spin_lock_irqsave(&dev->event_lock, flags);
7593 intel_crtc->unpin_work = NULL;
7594 spin_unlock_irqrestore(&dev->event_lock, flags);
7595
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007596 drm_vblank_put(dev, intel_crtc->pipe);
7597free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007598 kfree(work);
7599
7600 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007601}
7602
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007603static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007604 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7605 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007606};
7607
Daniel Vetter50f56112012-07-02 09:35:43 +02007608static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7609 struct drm_crtc *crtc)
7610{
7611 struct drm_device *dev;
7612 struct drm_crtc *tmp;
7613 int crtc_mask = 1;
7614
7615 WARN(!crtc, "checking null crtc?\n");
7616
7617 dev = crtc->dev;
7618
7619 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7620 if (tmp == crtc)
7621 break;
7622 crtc_mask <<= 1;
7623 }
7624
7625 if (encoder->possible_crtcs & crtc_mask)
7626 return true;
7627 return false;
7628}
7629
Daniel Vetter9a935852012-07-05 22:34:27 +02007630/**
7631 * intel_modeset_update_staged_output_state
7632 *
7633 * Updates the staged output configuration state, e.g. after we've read out the
7634 * current hw state.
7635 */
7636static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7637{
7638 struct intel_encoder *encoder;
7639 struct intel_connector *connector;
7640
7641 list_for_each_entry(connector, &dev->mode_config.connector_list,
7642 base.head) {
7643 connector->new_encoder =
7644 to_intel_encoder(connector->base.encoder);
7645 }
7646
7647 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7648 base.head) {
7649 encoder->new_crtc =
7650 to_intel_crtc(encoder->base.crtc);
7651 }
7652}
7653
7654/**
7655 * intel_modeset_commit_output_state
7656 *
7657 * This function copies the stage display pipe configuration to the real one.
7658 */
7659static void intel_modeset_commit_output_state(struct drm_device *dev)
7660{
7661 struct intel_encoder *encoder;
7662 struct intel_connector *connector;
7663
7664 list_for_each_entry(connector, &dev->mode_config.connector_list,
7665 base.head) {
7666 connector->base.encoder = &connector->new_encoder->base;
7667 }
7668
7669 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7670 base.head) {
7671 encoder->base.crtc = &encoder->new_crtc->base;
7672 }
7673}
7674
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007675static void
7676connected_sink_compute_bpp(struct intel_connector * connector,
7677 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007678{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007679 int bpp = pipe_config->pipe_bpp;
7680
7681 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7682 connector->base.base.id,
7683 drm_get_connector_name(&connector->base));
7684
7685 /* Don't use an invalid EDID bpc value */
7686 if (connector->base.display_info.bpc &&
7687 connector->base.display_info.bpc * 3 < bpp) {
7688 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7689 bpp, connector->base.display_info.bpc*3);
7690 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7691 }
7692
7693 /* Clamp bpp to 8 on screens without EDID 1.4 */
7694 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7695 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7696 bpp);
7697 pipe_config->pipe_bpp = 24;
7698 }
7699}
7700
7701static int
7702compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7703 struct drm_framebuffer *fb,
7704 struct intel_crtc_config *pipe_config)
7705{
7706 struct drm_device *dev = crtc->base.dev;
7707 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007708 int bpp;
7709
Daniel Vetterd42264b2013-03-28 16:38:08 +01007710 switch (fb->pixel_format) {
7711 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007712 bpp = 8*3; /* since we go through a colormap */
7713 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007714 case DRM_FORMAT_XRGB1555:
7715 case DRM_FORMAT_ARGB1555:
7716 /* checked in intel_framebuffer_init already */
7717 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7718 return -EINVAL;
7719 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007720 bpp = 6*3; /* min is 18bpp */
7721 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007722 case DRM_FORMAT_XBGR8888:
7723 case DRM_FORMAT_ABGR8888:
7724 /* checked in intel_framebuffer_init already */
7725 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7726 return -EINVAL;
7727 case DRM_FORMAT_XRGB8888:
7728 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007729 bpp = 8*3;
7730 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007731 case DRM_FORMAT_XRGB2101010:
7732 case DRM_FORMAT_ARGB2101010:
7733 case DRM_FORMAT_XBGR2101010:
7734 case DRM_FORMAT_ABGR2101010:
7735 /* checked in intel_framebuffer_init already */
7736 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007737 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007738 bpp = 10*3;
7739 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007740 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007741 default:
7742 DRM_DEBUG_KMS("unsupported depth\n");
7743 return -EINVAL;
7744 }
7745
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007746 pipe_config->pipe_bpp = bpp;
7747
7748 /* Clamp display bpp to EDID value */
7749 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007750 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007751 if (!connector->new_encoder ||
7752 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007753 continue;
7754
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007755 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007756 }
7757
7758 return bpp;
7759}
7760
Daniel Vetterc0b03412013-05-28 12:05:54 +02007761static void intel_dump_pipe_config(struct intel_crtc *crtc,
7762 struct intel_crtc_config *pipe_config,
7763 const char *context)
7764{
7765 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7766 context, pipe_name(crtc->pipe));
7767
7768 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7769 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7770 pipe_config->pipe_bpp, pipe_config->dither);
7771 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7772 pipe_config->has_pch_encoder,
7773 pipe_config->fdi_lanes,
7774 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7775 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7776 pipe_config->fdi_m_n.tu);
7777 DRM_DEBUG_KMS("requested mode:\n");
7778 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7779 DRM_DEBUG_KMS("adjusted mode:\n");
7780 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7781 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7782 pipe_config->gmch_pfit.control,
7783 pipe_config->gmch_pfit.pgm_ratios,
7784 pipe_config->gmch_pfit.lvds_border_bits);
7785 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7786 pipe_config->pch_pfit.pos,
7787 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007788 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007789}
7790
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007791static bool check_encoder_cloning(struct drm_crtc *crtc)
7792{
7793 int num_encoders = 0;
7794 bool uncloneable_encoders = false;
7795 struct intel_encoder *encoder;
7796
7797 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7798 base.head) {
7799 if (&encoder->new_crtc->base != crtc)
7800 continue;
7801
7802 num_encoders++;
7803 if (!encoder->cloneable)
7804 uncloneable_encoders = true;
7805 }
7806
7807 return !(num_encoders > 1 && uncloneable_encoders);
7808}
7809
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007810static struct intel_crtc_config *
7811intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007812 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007813 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007814{
7815 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007816 struct drm_encoder_helper_funcs *encoder_funcs;
7817 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007818 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007819 int plane_bpp, ret = -EINVAL;
7820 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007821
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007822 if (!check_encoder_cloning(crtc)) {
7823 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7824 return ERR_PTR(-EINVAL);
7825 }
7826
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007827 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7828 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007829 return ERR_PTR(-ENOMEM);
7830
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007831 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7832 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007833 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007834 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007835
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007836 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7837 * plane pixel format and any sink constraints into account. Returns the
7838 * source plane bpp so that dithering can be selected on mismatches
7839 * after encoders and crtc also have had their say. */
7840 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7841 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007842 if (plane_bpp < 0)
7843 goto fail;
7844
Daniel Vettere29c22c2013-02-21 00:00:16 +01007845encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007846 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007847 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007848 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007849
Daniel Vetter7758a112012-07-08 19:40:39 +02007850 /* Pass our mode to the connectors and the CRTC to give them a chance to
7851 * adjust it according to limitations or connector properties, and also
7852 * a chance to reject the mode entirely.
7853 */
7854 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7855 base.head) {
7856
7857 if (&encoder->new_crtc->base != crtc)
7858 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007859
7860 if (encoder->compute_config) {
7861 if (!(encoder->compute_config(encoder, pipe_config))) {
7862 DRM_DEBUG_KMS("Encoder config failure\n");
7863 goto fail;
7864 }
7865
7866 continue;
7867 }
7868
Daniel Vetter7758a112012-07-08 19:40:39 +02007869 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007870 if (!(encoder_funcs->mode_fixup(&encoder->base,
7871 &pipe_config->requested_mode,
7872 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007873 DRM_DEBUG_KMS("Encoder fixup failed\n");
7874 goto fail;
7875 }
7876 }
7877
Daniel Vetterff9a6752013-06-01 17:16:21 +02007878 /* Set default port clock if not overwritten by the encoder. Needs to be
7879 * done afterwards in case the encoder adjusts the mode. */
7880 if (!pipe_config->port_clock)
7881 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7882
Daniel Vettera43f6e02013-06-07 23:10:32 +02007883 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007884 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007885 DRM_DEBUG_KMS("CRTC fixup failed\n");
7886 goto fail;
7887 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007888
7889 if (ret == RETRY) {
7890 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7891 ret = -EINVAL;
7892 goto fail;
7893 }
7894
7895 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7896 retry = false;
7897 goto encoder_retry;
7898 }
7899
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007900 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7901 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7902 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7903
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007904 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007905fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007906 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007907 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007908}
7909
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007910/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7911 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7912static void
7913intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7914 unsigned *prepare_pipes, unsigned *disable_pipes)
7915{
7916 struct intel_crtc *intel_crtc;
7917 struct drm_device *dev = crtc->dev;
7918 struct intel_encoder *encoder;
7919 struct intel_connector *connector;
7920 struct drm_crtc *tmp_crtc;
7921
7922 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7923
7924 /* Check which crtcs have changed outputs connected to them, these need
7925 * to be part of the prepare_pipes mask. We don't (yet) support global
7926 * modeset across multiple crtcs, so modeset_pipes will only have one
7927 * bit set at most. */
7928 list_for_each_entry(connector, &dev->mode_config.connector_list,
7929 base.head) {
7930 if (connector->base.encoder == &connector->new_encoder->base)
7931 continue;
7932
7933 if (connector->base.encoder) {
7934 tmp_crtc = connector->base.encoder->crtc;
7935
7936 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7937 }
7938
7939 if (connector->new_encoder)
7940 *prepare_pipes |=
7941 1 << connector->new_encoder->new_crtc->pipe;
7942 }
7943
7944 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7945 base.head) {
7946 if (encoder->base.crtc == &encoder->new_crtc->base)
7947 continue;
7948
7949 if (encoder->base.crtc) {
7950 tmp_crtc = encoder->base.crtc;
7951
7952 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7953 }
7954
7955 if (encoder->new_crtc)
7956 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7957 }
7958
7959 /* Check for any pipes that will be fully disabled ... */
7960 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7961 base.head) {
7962 bool used = false;
7963
7964 /* Don't try to disable disabled crtcs. */
7965 if (!intel_crtc->base.enabled)
7966 continue;
7967
7968 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7969 base.head) {
7970 if (encoder->new_crtc == intel_crtc)
7971 used = true;
7972 }
7973
7974 if (!used)
7975 *disable_pipes |= 1 << intel_crtc->pipe;
7976 }
7977
7978
7979 /* set_mode is also used to update properties on life display pipes. */
7980 intel_crtc = to_intel_crtc(crtc);
7981 if (crtc->enabled)
7982 *prepare_pipes |= 1 << intel_crtc->pipe;
7983
Daniel Vetterb6c51642013-04-12 18:48:43 +02007984 /*
7985 * For simplicity do a full modeset on any pipe where the output routing
7986 * changed. We could be more clever, but that would require us to be
7987 * more careful with calling the relevant encoder->mode_set functions.
7988 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007989 if (*prepare_pipes)
7990 *modeset_pipes = *prepare_pipes;
7991
7992 /* ... and mask these out. */
7993 *modeset_pipes &= ~(*disable_pipes);
7994 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007995
7996 /*
7997 * HACK: We don't (yet) fully support global modesets. intel_set_config
7998 * obies this rule, but the modeset restore mode of
7999 * intel_modeset_setup_hw_state does not.
8000 */
8001 *modeset_pipes &= 1 << intel_crtc->pipe;
8002 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008003
8004 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8005 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008006}
8007
Daniel Vetterea9d7582012-07-10 10:42:52 +02008008static bool intel_crtc_in_use(struct drm_crtc *crtc)
8009{
8010 struct drm_encoder *encoder;
8011 struct drm_device *dev = crtc->dev;
8012
8013 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8014 if (encoder->crtc == crtc)
8015 return true;
8016
8017 return false;
8018}
8019
8020static void
8021intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8022{
8023 struct intel_encoder *intel_encoder;
8024 struct intel_crtc *intel_crtc;
8025 struct drm_connector *connector;
8026
8027 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8028 base.head) {
8029 if (!intel_encoder->base.crtc)
8030 continue;
8031
8032 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8033
8034 if (prepare_pipes & (1 << intel_crtc->pipe))
8035 intel_encoder->connectors_active = false;
8036 }
8037
8038 intel_modeset_commit_output_state(dev);
8039
8040 /* Update computed state. */
8041 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8042 base.head) {
8043 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8044 }
8045
8046 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8047 if (!connector->encoder || !connector->encoder->crtc)
8048 continue;
8049
8050 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8051
8052 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008053 struct drm_property *dpms_property =
8054 dev->mode_config.dpms_property;
8055
Daniel Vetterea9d7582012-07-10 10:42:52 +02008056 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008057 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008058 dpms_property,
8059 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008060
8061 intel_encoder = to_intel_encoder(connector->encoder);
8062 intel_encoder->connectors_active = true;
8063 }
8064 }
8065
8066}
8067
Daniel Vetter25c5b262012-07-08 22:08:04 +02008068#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8069 list_for_each_entry((intel_crtc), \
8070 &(dev)->mode_config.crtc_list, \
8071 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008072 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008073
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008074static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008075intel_pipe_config_compare(struct drm_device *dev,
8076 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008077 struct intel_crtc_config *pipe_config)
8078{
Daniel Vetter08a24032013-04-19 11:25:34 +02008079#define PIPE_CONF_CHECK_I(name) \
8080 if (current_config->name != pipe_config->name) { \
8081 DRM_ERROR("mismatch in " #name " " \
8082 "(expected %i, found %i)\n", \
8083 current_config->name, \
8084 pipe_config->name); \
8085 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008086 }
8087
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008088#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8089 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8090 DRM_ERROR("mismatch in " #name " " \
8091 "(expected %i, found %i)\n", \
8092 current_config->name & (mask), \
8093 pipe_config->name & (mask)); \
8094 return false; \
8095 }
8096
Daniel Vetterbb760062013-06-06 14:55:52 +02008097#define PIPE_CONF_QUIRK(quirk) \
8098 ((current_config->quirks | pipe_config->quirks) & (quirk))
8099
Daniel Vettereccb1402013-05-22 00:50:22 +02008100 PIPE_CONF_CHECK_I(cpu_transcoder);
8101
Daniel Vetter08a24032013-04-19 11:25:34 +02008102 PIPE_CONF_CHECK_I(has_pch_encoder);
8103 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008104 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8105 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8106 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8107 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8108 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008109
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008110 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8111 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8112 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8113 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8114 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8115 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8116
8117 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8118 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8119 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8120 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8121 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8122 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8123
Daniel Vetter6c49f242013-06-06 12:45:25 +02008124 if (!HAS_PCH_SPLIT(dev))
8125 PIPE_CONF_CHECK_I(pixel_multiplier);
8126
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008127 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8128 DRM_MODE_FLAG_INTERLACE);
8129
Daniel Vetterbb760062013-06-06 14:55:52 +02008130 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8131 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8132 DRM_MODE_FLAG_PHSYNC);
8133 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8134 DRM_MODE_FLAG_NHSYNC);
8135 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8136 DRM_MODE_FLAG_PVSYNC);
8137 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8138 DRM_MODE_FLAG_NVSYNC);
8139 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008140
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008141 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8142 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8143
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008144 PIPE_CONF_CHECK_I(gmch_pfit.control);
8145 /* pfit ratios are autocomputed by the hw on gen4+ */
8146 if (INTEL_INFO(dev)->gen < 4)
8147 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8148 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8149 PIPE_CONF_CHECK_I(pch_pfit.pos);
8150 PIPE_CONF_CHECK_I(pch_pfit.size);
8151
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008152 PIPE_CONF_CHECK_I(ips_enabled);
8153
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008154 PIPE_CONF_CHECK_I(shared_dpll);
8155
Daniel Vetter08a24032013-04-19 11:25:34 +02008156#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008157#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008158#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008159
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008160 return true;
8161}
8162
Daniel Vetterb9805142012-08-31 17:37:33 +02008163void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008164intel_modeset_check_state(struct drm_device *dev)
8165{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008166 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008167 struct intel_crtc *crtc;
8168 struct intel_encoder *encoder;
8169 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008170 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008171
8172 list_for_each_entry(connector, &dev->mode_config.connector_list,
8173 base.head) {
8174 /* This also checks the encoder/connector hw state with the
8175 * ->get_hw_state callbacks. */
8176 intel_connector_check_state(connector);
8177
8178 WARN(&connector->new_encoder->base != connector->base.encoder,
8179 "connector's staged encoder doesn't match current encoder\n");
8180 }
8181
8182 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8183 base.head) {
8184 bool enabled = false;
8185 bool active = false;
8186 enum pipe pipe, tracked_pipe;
8187
8188 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8189 encoder->base.base.id,
8190 drm_get_encoder_name(&encoder->base));
8191
8192 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8193 "encoder's stage crtc doesn't match current crtc\n");
8194 WARN(encoder->connectors_active && !encoder->base.crtc,
8195 "encoder's active_connectors set, but no crtc\n");
8196
8197 list_for_each_entry(connector, &dev->mode_config.connector_list,
8198 base.head) {
8199 if (connector->base.encoder != &encoder->base)
8200 continue;
8201 enabled = true;
8202 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8203 active = true;
8204 }
8205 WARN(!!encoder->base.crtc != enabled,
8206 "encoder's enabled state mismatch "
8207 "(expected %i, found %i)\n",
8208 !!encoder->base.crtc, enabled);
8209 WARN(active && !encoder->base.crtc,
8210 "active encoder with no crtc\n");
8211
8212 WARN(encoder->connectors_active != active,
8213 "encoder's computed active state doesn't match tracked active state "
8214 "(expected %i, found %i)\n", active, encoder->connectors_active);
8215
8216 active = encoder->get_hw_state(encoder, &pipe);
8217 WARN(active != encoder->connectors_active,
8218 "encoder's hw state doesn't match sw tracking "
8219 "(expected %i, found %i)\n",
8220 encoder->connectors_active, active);
8221
8222 if (!encoder->base.crtc)
8223 continue;
8224
8225 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8226 WARN(active && pipe != tracked_pipe,
8227 "active encoder's pipe doesn't match"
8228 "(expected %i, found %i)\n",
8229 tracked_pipe, pipe);
8230
8231 }
8232
8233 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8234 base.head) {
8235 bool enabled = false;
8236 bool active = false;
8237
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008238 memset(&pipe_config, 0, sizeof(pipe_config));
8239
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008240 DRM_DEBUG_KMS("[CRTC:%d]\n",
8241 crtc->base.base.id);
8242
8243 WARN(crtc->active && !crtc->base.enabled,
8244 "active crtc, but not enabled in sw tracking\n");
8245
8246 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8247 base.head) {
8248 if (encoder->base.crtc != &crtc->base)
8249 continue;
8250 enabled = true;
8251 if (encoder->connectors_active)
8252 active = true;
8253 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008254
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008255 WARN(active != crtc->active,
8256 "crtc's computed active state doesn't match tracked active state "
8257 "(expected %i, found %i)\n", active, crtc->active);
8258 WARN(enabled != crtc->base.enabled,
8259 "crtc's computed enabled state doesn't match tracked enabled state "
8260 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8261
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008262 active = dev_priv->display.get_pipe_config(crtc,
8263 &pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008264 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8265 base.head) {
8266 if (encoder->base.crtc != &crtc->base)
8267 continue;
8268 if (encoder->get_config)
8269 encoder->get_config(encoder, &pipe_config);
8270 }
8271
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008272 WARN(crtc->active != active,
8273 "crtc active state doesn't match with hw state "
8274 "(expected %i, found %i)\n", crtc->active, active);
8275
Daniel Vetterc0b03412013-05-28 12:05:54 +02008276 if (active &&
8277 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8278 WARN(1, "pipe state doesn't match!\n");
8279 intel_dump_pipe_config(crtc, &pipe_config,
8280 "[hw state]");
8281 intel_dump_pipe_config(crtc, &crtc->config,
8282 "[sw state]");
8283 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008284 }
8285}
8286
Daniel Vetterf30da182013-04-11 20:22:50 +02008287static int __intel_set_mode(struct drm_crtc *crtc,
8288 struct drm_display_mode *mode,
8289 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008290{
8291 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008292 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008293 struct drm_display_mode *saved_mode, *saved_hwmode;
8294 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008295 struct intel_crtc *intel_crtc;
8296 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008297 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008298
Tim Gardner3ac18232012-12-07 07:54:26 -07008299 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008300 if (!saved_mode)
8301 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008302 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008303
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008304 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008305 &prepare_pipes, &disable_pipes);
8306
Tim Gardner3ac18232012-12-07 07:54:26 -07008307 *saved_hwmode = crtc->hwmode;
8308 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008309
Daniel Vetter25c5b262012-07-08 22:08:04 +02008310 /* Hack: Because we don't (yet) support global modeset on multiple
8311 * crtcs, we don't keep track of the new mode for more than one crtc.
8312 * Hence simply check whether any bit is set in modeset_pipes in all the
8313 * pieces of code that are not yet converted to deal with mutliple crtcs
8314 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008315 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008316 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008317 if (IS_ERR(pipe_config)) {
8318 ret = PTR_ERR(pipe_config);
8319 pipe_config = NULL;
8320
Tim Gardner3ac18232012-12-07 07:54:26 -07008321 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008322 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008323 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8324 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008325 }
8326
Daniel Vetter460da9162013-03-27 00:44:51 +01008327 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8328 intel_crtc_disable(&intel_crtc->base);
8329
Daniel Vetterea9d7582012-07-10 10:42:52 +02008330 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8331 if (intel_crtc->base.enabled)
8332 dev_priv->display.crtc_disable(&intel_crtc->base);
8333 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008334
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008335 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8336 * to set it here already despite that we pass it down the callchain.
8337 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008338 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008339 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008340 /* mode_set/enable/disable functions rely on a correct pipe
8341 * config. */
8342 to_intel_crtc(crtc)->config = *pipe_config;
8343 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008344
Daniel Vetterea9d7582012-07-10 10:42:52 +02008345 /* Only after disabling all output pipelines that will be changed can we
8346 * update the the output configuration. */
8347 intel_modeset_update_state(dev, prepare_pipes);
8348
Daniel Vetter47fab732012-10-26 10:58:18 +02008349 if (dev_priv->display.modeset_global_resources)
8350 dev_priv->display.modeset_global_resources(dev);
8351
Daniel Vettera6778b32012-07-02 09:56:42 +02008352 /* Set up the DPLL and any encoders state that needs to adjust or depend
8353 * on the DPLL.
8354 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008355 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008356 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008357 x, y, fb);
8358 if (ret)
8359 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008360 }
8361
8362 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008363 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8364 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008365
Daniel Vetter25c5b262012-07-08 22:08:04 +02008366 if (modeset_pipes) {
8367 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008368 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008369
Daniel Vetter25c5b262012-07-08 22:08:04 +02008370 /* Calculate and store various constants which
8371 * are later needed by vblank and swap-completion
8372 * timestamping. They are derived from true hwmode.
8373 */
8374 drm_calc_timestamping_constants(crtc);
8375 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008376
8377 /* FIXME: add subpixel order */
8378done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008379 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008380 crtc->hwmode = *saved_hwmode;
8381 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008382 }
8383
Tim Gardner3ac18232012-12-07 07:54:26 -07008384out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008385 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008386 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008387 return ret;
8388}
8389
Daniel Vetterf30da182013-04-11 20:22:50 +02008390int intel_set_mode(struct drm_crtc *crtc,
8391 struct drm_display_mode *mode,
8392 int x, int y, struct drm_framebuffer *fb)
8393{
8394 int ret;
8395
8396 ret = __intel_set_mode(crtc, mode, x, y, fb);
8397
8398 if (ret == 0)
8399 intel_modeset_check_state(crtc->dev);
8400
8401 return ret;
8402}
8403
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008404void intel_crtc_restore_mode(struct drm_crtc *crtc)
8405{
8406 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8407}
8408
Daniel Vetter25c5b262012-07-08 22:08:04 +02008409#undef for_each_intel_crtc_masked
8410
Daniel Vetterd9e55602012-07-04 22:16:09 +02008411static void intel_set_config_free(struct intel_set_config *config)
8412{
8413 if (!config)
8414 return;
8415
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008416 kfree(config->save_connector_encoders);
8417 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008418 kfree(config);
8419}
8420
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008421static int intel_set_config_save_state(struct drm_device *dev,
8422 struct intel_set_config *config)
8423{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008424 struct drm_encoder *encoder;
8425 struct drm_connector *connector;
8426 int count;
8427
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008428 config->save_encoder_crtcs =
8429 kcalloc(dev->mode_config.num_encoder,
8430 sizeof(struct drm_crtc *), GFP_KERNEL);
8431 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008432 return -ENOMEM;
8433
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008434 config->save_connector_encoders =
8435 kcalloc(dev->mode_config.num_connector,
8436 sizeof(struct drm_encoder *), GFP_KERNEL);
8437 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008438 return -ENOMEM;
8439
8440 /* Copy data. Note that driver private data is not affected.
8441 * Should anything bad happen only the expected state is
8442 * restored, not the drivers personal bookkeeping.
8443 */
8444 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008445 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008446 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008447 }
8448
8449 count = 0;
8450 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008451 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008452 }
8453
8454 return 0;
8455}
8456
8457static void intel_set_config_restore_state(struct drm_device *dev,
8458 struct intel_set_config *config)
8459{
Daniel Vetter9a935852012-07-05 22:34:27 +02008460 struct intel_encoder *encoder;
8461 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008462 int count;
8463
8464 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008465 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8466 encoder->new_crtc =
8467 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008468 }
8469
8470 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008471 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8472 connector->new_encoder =
8473 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008474 }
8475}
8476
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008477static void
8478intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8479 struct intel_set_config *config)
8480{
8481
8482 /* We should be able to check here if the fb has the same properties
8483 * and then just flip_or_move it */
8484 if (set->crtc->fb != set->fb) {
8485 /* If we have no fb then treat it as a full mode set */
8486 if (set->crtc->fb == NULL) {
8487 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8488 config->mode_changed = true;
8489 } else if (set->fb == NULL) {
8490 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008491 } else if (set->fb->pixel_format !=
8492 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008493 config->mode_changed = true;
8494 } else
8495 config->fb_changed = true;
8496 }
8497
Daniel Vetter835c5872012-07-10 18:11:08 +02008498 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008499 config->fb_changed = true;
8500
8501 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8502 DRM_DEBUG_KMS("modes are different, full mode set\n");
8503 drm_mode_debug_printmodeline(&set->crtc->mode);
8504 drm_mode_debug_printmodeline(set->mode);
8505 config->mode_changed = true;
8506 }
8507}
8508
Daniel Vetter2e431052012-07-04 22:42:15 +02008509static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008510intel_modeset_stage_output_state(struct drm_device *dev,
8511 struct drm_mode_set *set,
8512 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008513{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008514 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008515 struct intel_connector *connector;
8516 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008517 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008518
Damien Lespiau9abdda72013-02-13 13:29:23 +00008519 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008520 * of connectors. For paranoia, double-check this. */
8521 WARN_ON(!set->fb && (set->num_connectors != 0));
8522 WARN_ON(set->fb && (set->num_connectors == 0));
8523
Daniel Vetter50f56112012-07-02 09:35:43 +02008524 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008525 list_for_each_entry(connector, &dev->mode_config.connector_list,
8526 base.head) {
8527 /* Otherwise traverse passed in connector list and get encoders
8528 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008529 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008530 if (set->connectors[ro] == &connector->base) {
8531 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008532 break;
8533 }
8534 }
8535
Daniel Vetter9a935852012-07-05 22:34:27 +02008536 /* If we disable the crtc, disable all its connectors. Also, if
8537 * the connector is on the changing crtc but not on the new
8538 * connector list, disable it. */
8539 if ((!set->fb || ro == set->num_connectors) &&
8540 connector->base.encoder &&
8541 connector->base.encoder->crtc == set->crtc) {
8542 connector->new_encoder = NULL;
8543
8544 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8545 connector->base.base.id,
8546 drm_get_connector_name(&connector->base));
8547 }
8548
8549
8550 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008551 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008552 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008553 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008554 }
8555 /* connector->new_encoder is now updated for all connectors. */
8556
8557 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008558 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008559 list_for_each_entry(connector, &dev->mode_config.connector_list,
8560 base.head) {
8561 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008562 continue;
8563
Daniel Vetter9a935852012-07-05 22:34:27 +02008564 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008565
8566 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008567 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008568 new_crtc = set->crtc;
8569 }
8570
8571 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008572 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8573 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008574 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008575 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008576 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8577
8578 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8579 connector->base.base.id,
8580 drm_get_connector_name(&connector->base),
8581 new_crtc->base.id);
8582 }
8583
8584 /* Check for any encoders that needs to be disabled. */
8585 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8586 base.head) {
8587 list_for_each_entry(connector,
8588 &dev->mode_config.connector_list,
8589 base.head) {
8590 if (connector->new_encoder == encoder) {
8591 WARN_ON(!connector->new_encoder->new_crtc);
8592
8593 goto next_encoder;
8594 }
8595 }
8596 encoder->new_crtc = NULL;
8597next_encoder:
8598 /* Only now check for crtc changes so we don't miss encoders
8599 * that will be disabled. */
8600 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008601 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008602 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008603 }
8604 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008605 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008606
Daniel Vetter2e431052012-07-04 22:42:15 +02008607 return 0;
8608}
8609
8610static int intel_crtc_set_config(struct drm_mode_set *set)
8611{
8612 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008613 struct drm_mode_set save_set;
8614 struct intel_set_config *config;
8615 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008616
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008617 BUG_ON(!set);
8618 BUG_ON(!set->crtc);
8619 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008620
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008621 /* Enforce sane interface api - has been abused by the fb helper. */
8622 BUG_ON(!set->mode && set->fb);
8623 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008624
Daniel Vetter2e431052012-07-04 22:42:15 +02008625 if (set->fb) {
8626 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8627 set->crtc->base.id, set->fb->base.id,
8628 (int)set->num_connectors, set->x, set->y);
8629 } else {
8630 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008631 }
8632
8633 dev = set->crtc->dev;
8634
8635 ret = -ENOMEM;
8636 config = kzalloc(sizeof(*config), GFP_KERNEL);
8637 if (!config)
8638 goto out_config;
8639
8640 ret = intel_set_config_save_state(dev, config);
8641 if (ret)
8642 goto out_config;
8643
8644 save_set.crtc = set->crtc;
8645 save_set.mode = &set->crtc->mode;
8646 save_set.x = set->crtc->x;
8647 save_set.y = set->crtc->y;
8648 save_set.fb = set->crtc->fb;
8649
8650 /* Compute whether we need a full modeset, only an fb base update or no
8651 * change at all. In the future we might also check whether only the
8652 * mode changed, e.g. for LVDS where we only change the panel fitter in
8653 * such cases. */
8654 intel_set_config_compute_mode_changes(set, config);
8655
Daniel Vetter9a935852012-07-05 22:34:27 +02008656 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008657 if (ret)
8658 goto fail;
8659
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008660 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008661 ret = intel_set_mode(set->crtc, set->mode,
8662 set->x, set->y, set->fb);
8663 if (ret) {
8664 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8665 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008666 goto fail;
8667 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008668 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008669 intel_crtc_wait_for_pending_flips(set->crtc);
8670
Daniel Vetter4f660f42012-07-02 09:47:37 +02008671 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008672 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008673 }
8674
Daniel Vetterd9e55602012-07-04 22:16:09 +02008675 intel_set_config_free(config);
8676
Daniel Vetter50f56112012-07-02 09:35:43 +02008677 return 0;
8678
8679fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008680 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008681
8682 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008683 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008684 intel_set_mode(save_set.crtc, save_set.mode,
8685 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008686 DRM_ERROR("failed to restore config after modeset failure\n");
8687
Daniel Vetterd9e55602012-07-04 22:16:09 +02008688out_config:
8689 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008690 return ret;
8691}
8692
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008693static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008694 .cursor_set = intel_crtc_cursor_set,
8695 .cursor_move = intel_crtc_cursor_move,
8696 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008697 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008698 .destroy = intel_crtc_destroy,
8699 .page_flip = intel_crtc_page_flip,
8700};
8701
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008702static void intel_cpu_pll_init(struct drm_device *dev)
8703{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008704 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008705 intel_ddi_pll_init(dev);
8706}
8707
Daniel Vettere7b903d2013-06-05 13:34:14 +02008708static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
8709 struct intel_shared_dpll *pll)
8710{
8711 uint32_t reg, val;
8712
8713 /* PCH refclock must be enabled first */
8714 assert_pch_refclk_enabled(dev_priv);
8715
8716 reg = PCH_DPLL(pll->id);
8717 val = I915_READ(reg);
8718 val |= DPLL_VCO_ENABLE;
8719 I915_WRITE(reg, val);
8720 POSTING_READ(reg);
8721 udelay(200);
8722}
8723
8724static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
8725 struct intel_shared_dpll *pll)
8726{
8727 struct drm_device *dev = dev_priv->dev;
8728 struct intel_crtc *crtc;
8729 uint32_t reg, val;
8730
8731 /* Make sure no transcoder isn't still depending on us. */
8732 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
8733 if (intel_crtc_to_shared_dpll(crtc) == pll)
8734 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8735 }
8736
8737 reg = PCH_DPLL(pll->id);
8738 val = I915_READ(reg);
8739 val &= ~DPLL_VCO_ENABLE;
8740 I915_WRITE(reg, val);
8741 POSTING_READ(reg);
8742 udelay(200);
8743}
8744
Daniel Vetter46edb022013-06-05 13:34:12 +02008745static char *ibx_pch_dpll_names[] = {
8746 "PCH DPLL A",
8747 "PCH DPLL B",
8748};
8749
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008750static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008751{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008753 int i;
8754
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008755 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008756
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008757 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008758 dev_priv->shared_dplls[i].id = i;
8759 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vettere7b903d2013-06-05 13:34:14 +02008760 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
8761 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008762 }
8763}
8764
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008765static void intel_shared_dpll_init(struct drm_device *dev)
8766{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008767 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008768
8769 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8770 ibx_pch_dpll_init(dev);
8771 else
8772 dev_priv->num_shared_dpll = 0;
8773
8774 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8775 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8776 dev_priv->num_shared_dpll);
8777}
8778
Hannes Ederb358d0a2008-12-18 21:18:47 +01008779static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008780{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008781 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008782 struct intel_crtc *intel_crtc;
8783 int i;
8784
8785 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8786 if (intel_crtc == NULL)
8787 return;
8788
8789 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8790
8791 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008792 for (i = 0; i < 256; i++) {
8793 intel_crtc->lut_r[i] = i;
8794 intel_crtc->lut_g[i] = i;
8795 intel_crtc->lut_b[i] = i;
8796 }
8797
Jesse Barnes80824002009-09-10 15:28:06 -07008798 /* Swap pipes & planes for FBC on pre-965 */
8799 intel_crtc->pipe = pipe;
8800 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008801 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008802 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008803 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008804 }
8805
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008806 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8807 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8808 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8809 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8810
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008812}
8813
Carl Worth08d7b3d2009-04-29 14:43:54 -07008814int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008815 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008816{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008817 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008818 struct drm_mode_object *drmmode_obj;
8819 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008820
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008821 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8822 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008823
Daniel Vetterc05422d2009-08-11 16:05:30 +02008824 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8825 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008826
Daniel Vetterc05422d2009-08-11 16:05:30 +02008827 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008828 DRM_ERROR("no such CRTC id\n");
8829 return -EINVAL;
8830 }
8831
Daniel Vetterc05422d2009-08-11 16:05:30 +02008832 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8833 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008834
Daniel Vetterc05422d2009-08-11 16:05:30 +02008835 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008836}
8837
Daniel Vetter66a92782012-07-12 20:08:18 +02008838static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008839{
Daniel Vetter66a92782012-07-12 20:08:18 +02008840 struct drm_device *dev = encoder->base.dev;
8841 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 int entry = 0;
8844
Daniel Vetter66a92782012-07-12 20:08:18 +02008845 list_for_each_entry(source_encoder,
8846 &dev->mode_config.encoder_list, base.head) {
8847
8848 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008849 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008850
8851 /* Intel hw has only one MUX where enocoders could be cloned. */
8852 if (encoder->cloneable && source_encoder->cloneable)
8853 index_mask |= (1 << entry);
8854
Jesse Barnes79e53942008-11-07 14:24:08 -08008855 entry++;
8856 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008857
Jesse Barnes79e53942008-11-07 14:24:08 -08008858 return index_mask;
8859}
8860
Chris Wilson4d302442010-12-14 19:21:29 +00008861static bool has_edp_a(struct drm_device *dev)
8862{
8863 struct drm_i915_private *dev_priv = dev->dev_private;
8864
8865 if (!IS_MOBILE(dev))
8866 return false;
8867
8868 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8869 return false;
8870
8871 if (IS_GEN5(dev) &&
8872 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8873 return false;
8874
8875 return true;
8876}
8877
Jesse Barnes79e53942008-11-07 14:24:08 -08008878static void intel_setup_outputs(struct drm_device *dev)
8879{
Eric Anholt725e30a2009-01-22 13:01:02 -08008880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008881 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008882 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008883 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008884
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008885 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008886 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8887 /* disable the panel fitter on everything but LVDS */
8888 I915_WRITE(PFIT_CONTROL, 0);
8889 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008890
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008891 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008892 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008893
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008894 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008895 int found;
8896
8897 /* Haswell uses DDI functions to detect digital outputs */
8898 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8899 /* DDI A only supports eDP */
8900 if (found)
8901 intel_ddi_init(dev, PORT_A);
8902
8903 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8904 * register */
8905 found = I915_READ(SFUSE_STRAP);
8906
8907 if (found & SFUSE_STRAP_DDIB_DETECTED)
8908 intel_ddi_init(dev, PORT_B);
8909 if (found & SFUSE_STRAP_DDIC_DETECTED)
8910 intel_ddi_init(dev, PORT_C);
8911 if (found & SFUSE_STRAP_DDID_DETECTED)
8912 intel_ddi_init(dev, PORT_D);
8913 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008914 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008915 dpd_is_edp = intel_dpd_is_edp(dev);
8916
8917 if (has_edp_a(dev))
8918 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008919
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008920 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008921 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008922 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008923 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008924 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008925 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008926 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008927 }
8928
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008929 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008930 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008931
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008932 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008933 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008934
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008935 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008936 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008937
Daniel Vetter270b3042012-10-27 15:52:05 +02008938 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008939 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008940 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308941 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008942 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8943 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308944
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008945 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008946 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8947 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008948 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8949 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008950 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008951 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008952 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008953
Paulo Zanonie2debe92013-02-18 19:00:27 -03008954 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008955 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008956 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008957 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8958 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008959 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008960 }
Ma Ling27185ae2009-08-24 13:50:23 +08008961
Imre Deake7281ea2013-05-08 13:14:08 +03008962 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008963 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008964 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008965
8966 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008967
Paulo Zanonie2debe92013-02-18 19:00:27 -03008968 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008969 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008970 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008971 }
Ma Ling27185ae2009-08-24 13:50:23 +08008972
Paulo Zanonie2debe92013-02-18 19:00:27 -03008973 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008974
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008975 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8976 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008977 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008978 }
Imre Deake7281ea2013-05-08 13:14:08 +03008979 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008980 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008981 }
Ma Ling27185ae2009-08-24 13:50:23 +08008982
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008983 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008984 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008985 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008986 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008987 intel_dvo_init(dev);
8988
Zhenyu Wang103a1962009-11-27 11:44:36 +08008989 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008990 intel_tv_init(dev);
8991
Chris Wilson4ef69c72010-09-09 15:14:28 +01008992 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8993 encoder->base.possible_crtcs = encoder->crtc_mask;
8994 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008995 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008996 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008997
Paulo Zanonidde86e22012-12-01 12:04:25 -02008998 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008999
9000 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009001}
9002
9003static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9004{
9005 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009006
9007 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009008 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009009
9010 kfree(intel_fb);
9011}
9012
9013static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009014 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009015 unsigned int *handle)
9016{
9017 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009018 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009019
Chris Wilson05394f32010-11-08 19:18:58 +00009020 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009021}
9022
9023static const struct drm_framebuffer_funcs intel_fb_funcs = {
9024 .destroy = intel_user_framebuffer_destroy,
9025 .create_handle = intel_user_framebuffer_create_handle,
9026};
9027
Dave Airlie38651672010-03-30 05:34:13 +00009028int intel_framebuffer_init(struct drm_device *dev,
9029 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009030 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009031 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009032{
Jesse Barnes79e53942008-11-07 14:24:08 -08009033 int ret;
9034
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009035 if (obj->tiling_mode == I915_TILING_Y) {
9036 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009037 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009038 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009039
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009040 if (mode_cmd->pitches[0] & 63) {
9041 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9042 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009043 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009044 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009045
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009046 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009047 if (mode_cmd->pitches[0] > 32768) {
9048 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
9049 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009050 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009051 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009052
9053 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009054 mode_cmd->pitches[0] != obj->stride) {
9055 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9056 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009057 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009058 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009059
Ville Syrjälä57779d02012-10-31 17:50:14 +02009060 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009061 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009062 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009063 case DRM_FORMAT_RGB565:
9064 case DRM_FORMAT_XRGB8888:
9065 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009066 break;
9067 case DRM_FORMAT_XRGB1555:
9068 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009069 if (INTEL_INFO(dev)->gen > 3) {
9070 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009071 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009072 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009073 break;
9074 case DRM_FORMAT_XBGR8888:
9075 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009076 case DRM_FORMAT_XRGB2101010:
9077 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009078 case DRM_FORMAT_XBGR2101010:
9079 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009080 if (INTEL_INFO(dev)->gen < 4) {
9081 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009082 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009083 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009084 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009085 case DRM_FORMAT_YUYV:
9086 case DRM_FORMAT_UYVY:
9087 case DRM_FORMAT_YVYU:
9088 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009089 if (INTEL_INFO(dev)->gen < 5) {
9090 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009091 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009092 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009093 break;
9094 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009095 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01009096 return -EINVAL;
9097 }
9098
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009099 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9100 if (mode_cmd->offsets[0] != 0)
9101 return -EINVAL;
9102
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009103 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9104 intel_fb->obj = obj;
9105
Jesse Barnes79e53942008-11-07 14:24:08 -08009106 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9107 if (ret) {
9108 DRM_ERROR("framebuffer init failed %d\n", ret);
9109 return ret;
9110 }
9111
Jesse Barnes79e53942008-11-07 14:24:08 -08009112 return 0;
9113}
9114
Jesse Barnes79e53942008-11-07 14:24:08 -08009115static struct drm_framebuffer *
9116intel_user_framebuffer_create(struct drm_device *dev,
9117 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009118 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009119{
Chris Wilson05394f32010-11-08 19:18:58 +00009120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009121
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009122 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9123 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009124 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009125 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009126
Chris Wilsond2dff872011-04-19 08:36:26 +01009127 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009128}
9129
Jesse Barnes79e53942008-11-07 14:24:08 -08009130static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009131 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009132 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009133};
9134
Jesse Barnese70236a2009-09-21 10:42:27 -07009135/* Set up chip specific display functions */
9136static void intel_init_display(struct drm_device *dev)
9137{
9138 struct drm_i915_private *dev_priv = dev->dev_private;
9139
Daniel Vetteree9300b2013-06-03 22:40:22 +02009140 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9141 dev_priv->display.find_dpll = g4x_find_best_dpll;
9142 else if (IS_VALLEYVIEW(dev))
9143 dev_priv->display.find_dpll = vlv_find_best_dpll;
9144 else if (IS_PINEVIEW(dev))
9145 dev_priv->display.find_dpll = pnv_find_best_dpll;
9146 else
9147 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9148
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009149 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009150 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009151 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009152 dev_priv->display.crtc_enable = haswell_crtc_enable;
9153 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009154 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009155 dev_priv->display.update_plane = ironlake_update_plane;
9156 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009157 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009158 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009159 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9160 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009161 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009162 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009163 } else if (IS_VALLEYVIEW(dev)) {
9164 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9165 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9166 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9167 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9168 dev_priv->display.off = i9xx_crtc_off;
9169 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009170 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009171 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009172 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009173 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9174 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009175 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009176 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009177 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009178
Jesse Barnese70236a2009-09-21 10:42:27 -07009179 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009180 if (IS_VALLEYVIEW(dev))
9181 dev_priv->display.get_display_clock_speed =
9182 valleyview_get_display_clock_speed;
9183 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009184 dev_priv->display.get_display_clock_speed =
9185 i945_get_display_clock_speed;
9186 else if (IS_I915G(dev))
9187 dev_priv->display.get_display_clock_speed =
9188 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009189 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009190 dev_priv->display.get_display_clock_speed =
9191 i9xx_misc_get_display_clock_speed;
9192 else if (IS_I915GM(dev))
9193 dev_priv->display.get_display_clock_speed =
9194 i915gm_get_display_clock_speed;
9195 else if (IS_I865G(dev))
9196 dev_priv->display.get_display_clock_speed =
9197 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009198 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009199 dev_priv->display.get_display_clock_speed =
9200 i855_get_display_clock_speed;
9201 else /* 852, 830 */
9202 dev_priv->display.get_display_clock_speed =
9203 i830_get_display_clock_speed;
9204
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009205 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009206 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009207 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009208 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009209 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009210 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009211 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009212 } else if (IS_IVYBRIDGE(dev)) {
9213 /* FIXME: detect B0+ stepping and use auto training */
9214 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009215 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009216 dev_priv->display.modeset_global_resources =
9217 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009218 } else if (IS_HASWELL(dev)) {
9219 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009220 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009221 dev_priv->display.modeset_global_resources =
9222 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009223 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009224 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009225 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009226 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227
9228 /* Default just returns -ENODEV to indicate unsupported */
9229 dev_priv->display.queue_flip = intel_default_queue_flip;
9230
9231 switch (INTEL_INFO(dev)->gen) {
9232 case 2:
9233 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9234 break;
9235
9236 case 3:
9237 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9238 break;
9239
9240 case 4:
9241 case 5:
9242 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9243 break;
9244
9245 case 6:
9246 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9247 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009248 case 7:
9249 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9250 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009251 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009252}
9253
Jesse Barnesb690e962010-07-19 13:53:12 -07009254/*
9255 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9256 * resume, or other times. This quirk makes sure that's the case for
9257 * affected systems.
9258 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009259static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009260{
9261 struct drm_i915_private *dev_priv = dev->dev_private;
9262
9263 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009264 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009265}
9266
Keith Packard435793d2011-07-12 14:56:22 -07009267/*
9268 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9269 */
9270static void quirk_ssc_force_disable(struct drm_device *dev)
9271{
9272 struct drm_i915_private *dev_priv = dev->dev_private;
9273 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009274 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009275}
9276
Carsten Emde4dca20e2012-03-15 15:56:26 +01009277/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009278 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9279 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009280 */
9281static void quirk_invert_brightness(struct drm_device *dev)
9282{
9283 struct drm_i915_private *dev_priv = dev->dev_private;
9284 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009285 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009286}
9287
9288struct intel_quirk {
9289 int device;
9290 int subsystem_vendor;
9291 int subsystem_device;
9292 void (*hook)(struct drm_device *dev);
9293};
9294
Egbert Eich5f85f172012-10-14 15:46:38 +02009295/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9296struct intel_dmi_quirk {
9297 void (*hook)(struct drm_device *dev);
9298 const struct dmi_system_id (*dmi_id_list)[];
9299};
9300
9301static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9302{
9303 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9304 return 1;
9305}
9306
9307static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9308 {
9309 .dmi_id_list = &(const struct dmi_system_id[]) {
9310 {
9311 .callback = intel_dmi_reverse_brightness,
9312 .ident = "NCR Corporation",
9313 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9314 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9315 },
9316 },
9317 { } /* terminating entry */
9318 },
9319 .hook = quirk_invert_brightness,
9320 },
9321};
9322
Ben Widawskyc43b5632012-04-16 14:07:40 -07009323static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009324 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009325 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009326
Jesse Barnesb690e962010-07-19 13:53:12 -07009327 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9328 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9329
Jesse Barnesb690e962010-07-19 13:53:12 -07009330 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9331 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9332
Daniel Vetterccd0d362012-10-10 23:13:59 +02009333 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009334 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009335 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009336
9337 /* Lenovo U160 cannot use SSC on LVDS */
9338 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009339
9340 /* Sony Vaio Y cannot use SSC on LVDS */
9341 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009342
9343 /* Acer Aspire 5734Z must invert backlight brightness */
9344 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009345
9346 /* Acer/eMachines G725 */
9347 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009348
9349 /* Acer/eMachines e725 */
9350 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009351
9352 /* Acer/Packard Bell NCL20 */
9353 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009354
9355 /* Acer Aspire 4736Z */
9356 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009357};
9358
9359static void intel_init_quirks(struct drm_device *dev)
9360{
9361 struct pci_dev *d = dev->pdev;
9362 int i;
9363
9364 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9365 struct intel_quirk *q = &intel_quirks[i];
9366
9367 if (d->device == q->device &&
9368 (d->subsystem_vendor == q->subsystem_vendor ||
9369 q->subsystem_vendor == PCI_ANY_ID) &&
9370 (d->subsystem_device == q->subsystem_device ||
9371 q->subsystem_device == PCI_ANY_ID))
9372 q->hook(dev);
9373 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009374 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9375 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9376 intel_dmi_quirks[i].hook(dev);
9377 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009378}
9379
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009380/* Disable the VGA plane that we never use */
9381static void i915_disable_vga(struct drm_device *dev)
9382{
9383 struct drm_i915_private *dev_priv = dev->dev_private;
9384 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009385 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009386
9387 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009388 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009389 sr1 = inb(VGA_SR_DATA);
9390 outb(sr1 | 1<<5, VGA_SR_DATA);
9391 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9392 udelay(300);
9393
9394 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9395 POSTING_READ(vga_reg);
9396}
9397
Daniel Vetterf8175862012-04-10 15:50:11 +02009398void intel_modeset_init_hw(struct drm_device *dev)
9399{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009400 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009401
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009402 intel_prepare_ddi(dev);
9403
Daniel Vetterf8175862012-04-10 15:50:11 +02009404 intel_init_clock_gating(dev);
9405
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009406 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009407 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009408 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009409}
9410
Imre Deak7d708ee2013-04-17 14:04:50 +03009411void intel_modeset_suspend_hw(struct drm_device *dev)
9412{
9413 intel_suspend_hw(dev);
9414}
9415
Jesse Barnes79e53942008-11-07 14:24:08 -08009416void intel_modeset_init(struct drm_device *dev)
9417{
Jesse Barnes652c3932009-08-17 13:31:43 -07009418 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009419 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009420
9421 drm_mode_config_init(dev);
9422
9423 dev->mode_config.min_width = 0;
9424 dev->mode_config.min_height = 0;
9425
Dave Airlie019d96c2011-09-29 16:20:42 +01009426 dev->mode_config.preferred_depth = 24;
9427 dev->mode_config.prefer_shadow = 1;
9428
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009429 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009430
Jesse Barnesb690e962010-07-19 13:53:12 -07009431 intel_init_quirks(dev);
9432
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009433 intel_init_pm(dev);
9434
Ben Widawskye3c74752013-04-05 13:12:39 -07009435 if (INTEL_INFO(dev)->num_pipes == 0)
9436 return;
9437
Jesse Barnese70236a2009-09-21 10:42:27 -07009438 intel_init_display(dev);
9439
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009440 if (IS_GEN2(dev)) {
9441 dev->mode_config.max_width = 2048;
9442 dev->mode_config.max_height = 2048;
9443 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009444 dev->mode_config.max_width = 4096;
9445 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009446 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009447 dev->mode_config.max_width = 8192;
9448 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009449 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009450 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009451
Zhao Yakui28c97732009-10-09 11:39:41 +08009452 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009453 INTEL_INFO(dev)->num_pipes,
9454 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009455
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009456 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009457 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009458 for (j = 0; j < dev_priv->num_plane; j++) {
9459 ret = intel_plane_init(dev, i, j);
9460 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009461 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9462 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009463 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009464 }
9465
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009466 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009467 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009468
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009469 /* Just disable it once at startup */
9470 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009471 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009472
9473 /* Just in case the BIOS is doing something questionable. */
9474 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009475}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009476
Daniel Vetter24929352012-07-02 20:28:59 +02009477static void
9478intel_connector_break_all_links(struct intel_connector *connector)
9479{
9480 connector->base.dpms = DRM_MODE_DPMS_OFF;
9481 connector->base.encoder = NULL;
9482 connector->encoder->connectors_active = false;
9483 connector->encoder->base.crtc = NULL;
9484}
9485
Daniel Vetter7fad7982012-07-04 17:51:47 +02009486static void intel_enable_pipe_a(struct drm_device *dev)
9487{
9488 struct intel_connector *connector;
9489 struct drm_connector *crt = NULL;
9490 struct intel_load_detect_pipe load_detect_temp;
9491
9492 /* We can't just switch on the pipe A, we need to set things up with a
9493 * proper mode and output configuration. As a gross hack, enable pipe A
9494 * by enabling the load detect pipe once. */
9495 list_for_each_entry(connector,
9496 &dev->mode_config.connector_list,
9497 base.head) {
9498 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9499 crt = &connector->base;
9500 break;
9501 }
9502 }
9503
9504 if (!crt)
9505 return;
9506
9507 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9508 intel_release_load_detect_pipe(crt, &load_detect_temp);
9509
9510
9511}
9512
Daniel Vetterfa555832012-10-10 23:14:00 +02009513static bool
9514intel_check_plane_mapping(struct intel_crtc *crtc)
9515{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009516 struct drm_device *dev = crtc->base.dev;
9517 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009518 u32 reg, val;
9519
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009520 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009521 return true;
9522
9523 reg = DSPCNTR(!crtc->plane);
9524 val = I915_READ(reg);
9525
9526 if ((val & DISPLAY_PLANE_ENABLE) &&
9527 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9528 return false;
9529
9530 return true;
9531}
9532
Daniel Vetter24929352012-07-02 20:28:59 +02009533static void intel_sanitize_crtc(struct intel_crtc *crtc)
9534{
9535 struct drm_device *dev = crtc->base.dev;
9536 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009537 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009538
Daniel Vetter24929352012-07-02 20:28:59 +02009539 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009540 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009541 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9542
9543 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009544 * disable the crtc (and hence change the state) if it is wrong. Note
9545 * that gen4+ has a fixed plane -> pipe mapping. */
9546 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009547 struct intel_connector *connector;
9548 bool plane;
9549
Daniel Vetter24929352012-07-02 20:28:59 +02009550 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9551 crtc->base.base.id);
9552
9553 /* Pipe has the wrong plane attached and the plane is active.
9554 * Temporarily change the plane mapping and disable everything
9555 * ... */
9556 plane = crtc->plane;
9557 crtc->plane = !plane;
9558 dev_priv->display.crtc_disable(&crtc->base);
9559 crtc->plane = plane;
9560
9561 /* ... and break all links. */
9562 list_for_each_entry(connector, &dev->mode_config.connector_list,
9563 base.head) {
9564 if (connector->encoder->base.crtc != &crtc->base)
9565 continue;
9566
9567 intel_connector_break_all_links(connector);
9568 }
9569
9570 WARN_ON(crtc->active);
9571 crtc->base.enabled = false;
9572 }
Daniel Vetter24929352012-07-02 20:28:59 +02009573
Daniel Vetter7fad7982012-07-04 17:51:47 +02009574 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9575 crtc->pipe == PIPE_A && !crtc->active) {
9576 /* BIOS forgot to enable pipe A, this mostly happens after
9577 * resume. Force-enable the pipe to fix this, the update_dpms
9578 * call below we restore the pipe to the right state, but leave
9579 * the required bits on. */
9580 intel_enable_pipe_a(dev);
9581 }
9582
Daniel Vetter24929352012-07-02 20:28:59 +02009583 /* Adjust the state of the output pipe according to whether we
9584 * have active connectors/encoders. */
9585 intel_crtc_update_dpms(&crtc->base);
9586
9587 if (crtc->active != crtc->base.enabled) {
9588 struct intel_encoder *encoder;
9589
9590 /* This can happen either due to bugs in the get_hw_state
9591 * functions or because the pipe is force-enabled due to the
9592 * pipe A quirk. */
9593 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9594 crtc->base.base.id,
9595 crtc->base.enabled ? "enabled" : "disabled",
9596 crtc->active ? "enabled" : "disabled");
9597
9598 crtc->base.enabled = crtc->active;
9599
9600 /* Because we only establish the connector -> encoder ->
9601 * crtc links if something is active, this means the
9602 * crtc is now deactivated. Break the links. connector
9603 * -> encoder links are only establish when things are
9604 * actually up, hence no need to break them. */
9605 WARN_ON(crtc->active);
9606
9607 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9608 WARN_ON(encoder->connectors_active);
9609 encoder->base.crtc = NULL;
9610 }
9611 }
9612}
9613
9614static void intel_sanitize_encoder(struct intel_encoder *encoder)
9615{
9616 struct intel_connector *connector;
9617 struct drm_device *dev = encoder->base.dev;
9618
9619 /* We need to check both for a crtc link (meaning that the
9620 * encoder is active and trying to read from a pipe) and the
9621 * pipe itself being active. */
9622 bool has_active_crtc = encoder->base.crtc &&
9623 to_intel_crtc(encoder->base.crtc)->active;
9624
9625 if (encoder->connectors_active && !has_active_crtc) {
9626 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9627 encoder->base.base.id,
9628 drm_get_encoder_name(&encoder->base));
9629
9630 /* Connector is active, but has no active pipe. This is
9631 * fallout from our resume register restoring. Disable
9632 * the encoder manually again. */
9633 if (encoder->base.crtc) {
9634 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9635 encoder->base.base.id,
9636 drm_get_encoder_name(&encoder->base));
9637 encoder->disable(encoder);
9638 }
9639
9640 /* Inconsistent output/port/pipe state happens presumably due to
9641 * a bug in one of the get_hw_state functions. Or someplace else
9642 * in our code, like the register restore mess on resume. Clamp
9643 * things to off as a safer default. */
9644 list_for_each_entry(connector,
9645 &dev->mode_config.connector_list,
9646 base.head) {
9647 if (connector->encoder != encoder)
9648 continue;
9649
9650 intel_connector_break_all_links(connector);
9651 }
9652 }
9653 /* Enabled encoders without active connectors will be fixed in
9654 * the crtc fixup. */
9655}
9656
Daniel Vetter44cec742013-01-25 17:53:21 +01009657void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009658{
9659 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009660 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009661
9662 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9663 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009664 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009665 }
9666}
9667
Daniel Vetter24929352012-07-02 20:28:59 +02009668/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9669 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009670void intel_modeset_setup_hw_state(struct drm_device *dev,
9671 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009672{
9673 struct drm_i915_private *dev_priv = dev->dev_private;
9674 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009675 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009676 struct intel_crtc *crtc;
9677 struct intel_encoder *encoder;
9678 struct intel_connector *connector;
9679
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009680 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9681 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009682 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009683
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009684 crtc->active = dev_priv->display.get_pipe_config(crtc,
9685 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009686
9687 crtc->base.enabled = crtc->active;
9688
9689 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9690 crtc->base.base.id,
9691 crtc->active ? "enabled" : "disabled");
9692 }
9693
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009694 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009695 intel_ddi_setup_hw_pll_state(dev);
9696
Daniel Vetter24929352012-07-02 20:28:59 +02009697 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9698 base.head) {
9699 pipe = 0;
9700
9701 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009702 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9703 encoder->base.crtc = &crtc->base;
9704 if (encoder->get_config)
9705 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009706 } else {
9707 encoder->base.crtc = NULL;
9708 }
9709
9710 encoder->connectors_active = false;
9711 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9712 encoder->base.base.id,
9713 drm_get_encoder_name(&encoder->base),
9714 encoder->base.crtc ? "enabled" : "disabled",
9715 pipe);
9716 }
9717
9718 list_for_each_entry(connector, &dev->mode_config.connector_list,
9719 base.head) {
9720 if (connector->get_hw_state(connector)) {
9721 connector->base.dpms = DRM_MODE_DPMS_ON;
9722 connector->encoder->connectors_active = true;
9723 connector->base.encoder = &connector->encoder->base;
9724 } else {
9725 connector->base.dpms = DRM_MODE_DPMS_OFF;
9726 connector->base.encoder = NULL;
9727 }
9728 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9729 connector->base.base.id,
9730 drm_get_connector_name(&connector->base),
9731 connector->base.encoder ? "enabled" : "disabled");
9732 }
9733
9734 /* HW state is read out, now we need to sanitize this mess. */
9735 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9736 base.head) {
9737 intel_sanitize_encoder(encoder);
9738 }
9739
9740 for_each_pipe(pipe) {
9741 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9742 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009743 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009744 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009745
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009746 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009747 /*
9748 * We need to use raw interfaces for restoring state to avoid
9749 * checking (bogus) intermediate states.
9750 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009751 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009752 struct drm_crtc *crtc =
9753 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009754
9755 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9756 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009757 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009758 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9759 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009760
9761 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009762 } else {
9763 intel_modeset_update_staged_output_state(dev);
9764 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009765
9766 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009767
9768 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009769}
9770
9771void intel_modeset_gem_init(struct drm_device *dev)
9772{
Chris Wilson1833b132012-05-09 11:56:28 +01009773 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009774
9775 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009776
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009777 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009778}
9779
9780void intel_modeset_cleanup(struct drm_device *dev)
9781{
Jesse Barnes652c3932009-08-17 13:31:43 -07009782 struct drm_i915_private *dev_priv = dev->dev_private;
9783 struct drm_crtc *crtc;
9784 struct intel_crtc *intel_crtc;
9785
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009786 /*
9787 * Interrupts and polling as the first thing to avoid creating havoc.
9788 * Too much stuff here (turning of rps, connectors, ...) would
9789 * experience fancy races otherwise.
9790 */
9791 drm_irq_uninstall(dev);
9792 cancel_work_sync(&dev_priv->hotplug_work);
9793 /*
9794 * Due to the hpd irq storm handling the hotplug work can re-arm the
9795 * poll handlers. Hence disable polling after hpd handling is shut down.
9796 */
Keith Packardf87ea762010-10-03 19:36:26 -07009797 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009798
Jesse Barnes652c3932009-08-17 13:31:43 -07009799 mutex_lock(&dev->struct_mutex);
9800
Jesse Barnes723bfd72010-10-07 16:01:13 -07009801 intel_unregister_dsm_handler();
9802
Jesse Barnes652c3932009-08-17 13:31:43 -07009803 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9804 /* Skip inactive CRTCs */
9805 if (!crtc->fb)
9806 continue;
9807
9808 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009809 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009810 }
9811
Chris Wilson973d04f2011-07-08 12:22:37 +01009812 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009813
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009814 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009815
Daniel Vetter930ebb42012-06-29 23:32:16 +02009816 ironlake_teardown_rc6(dev);
9817
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009818 mutex_unlock(&dev->struct_mutex);
9819
Chris Wilson1630fe72011-07-08 12:22:42 +01009820 /* flush any delayed tasks or pending work */
9821 flush_scheduled_work();
9822
Jani Nikuladc652f92013-04-12 15:18:38 +03009823 /* destroy backlight, if any, before the connectors */
9824 intel_panel_destroy_backlight(dev);
9825
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009827
9828 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009829}
9830
Dave Airlie28d52042009-09-21 14:33:58 +10009831/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009832 * Return which encoder is currently attached for connector.
9833 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009834struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009835{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009836 return &intel_attached_encoder(connector)->base;
9837}
Jesse Barnes79e53942008-11-07 14:24:08 -08009838
Chris Wilsondf0e9242010-09-09 16:20:55 +01009839void intel_connector_attach_encoder(struct intel_connector *connector,
9840 struct intel_encoder *encoder)
9841{
9842 connector->encoder = encoder;
9843 drm_mode_connector_attach_encoder(&connector->base,
9844 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009845}
Dave Airlie28d52042009-09-21 14:33:58 +10009846
9847/*
9848 * set vga decode state - true == enable VGA decode
9849 */
9850int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9851{
9852 struct drm_i915_private *dev_priv = dev->dev_private;
9853 u16 gmch_ctrl;
9854
9855 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9856 if (state)
9857 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9858 else
9859 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9860 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9861 return 0;
9862}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009863
9864#ifdef CONFIG_DEBUG_FS
9865#include <linux/seq_file.h>
9866
9867struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009868
9869 u32 power_well_driver;
9870
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009871 struct intel_cursor_error_state {
9872 u32 control;
9873 u32 position;
9874 u32 base;
9875 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009876 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009877
9878 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009879 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009880 u32 conf;
9881 u32 source;
9882
9883 u32 htotal;
9884 u32 hblank;
9885 u32 hsync;
9886 u32 vtotal;
9887 u32 vblank;
9888 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009889 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009890
9891 struct intel_plane_error_state {
9892 u32 control;
9893 u32 stride;
9894 u32 size;
9895 u32 pos;
9896 u32 addr;
9897 u32 surface;
9898 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009899 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009900};
9901
9902struct intel_display_error_state *
9903intel_display_capture_error_state(struct drm_device *dev)
9904{
Akshay Joshi0206e352011-08-16 15:34:10 -04009905 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009906 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009907 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009908 int i;
9909
9910 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9911 if (error == NULL)
9912 return NULL;
9913
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009914 if (HAS_POWER_WELL(dev))
9915 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9916
Damien Lespiau52331302012-08-15 19:23:25 +01009917 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009918 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009919 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009920
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009921 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9922 error->cursor[i].control = I915_READ(CURCNTR(i));
9923 error->cursor[i].position = I915_READ(CURPOS(i));
9924 error->cursor[i].base = I915_READ(CURBASE(i));
9925 } else {
9926 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9927 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9928 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9929 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009930
9931 error->plane[i].control = I915_READ(DSPCNTR(i));
9932 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009933 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009934 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009935 error->plane[i].pos = I915_READ(DSPPOS(i));
9936 }
Paulo Zanonica291362013-03-06 20:03:14 -03009937 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9938 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009939 if (INTEL_INFO(dev)->gen >= 4) {
9940 error->plane[i].surface = I915_READ(DSPSURF(i));
9941 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9942 }
9943
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009944 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009945 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009946 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9947 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9948 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9949 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9950 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9951 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009952 }
9953
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009954 /* In the code above we read the registers without checking if the power
9955 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9956 * prevent the next I915_WRITE from detecting it and printing an error
9957 * message. */
9958 if (HAS_POWER_WELL(dev))
9959 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9960
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009961 return error;
9962}
9963
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009964#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9965
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009966void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009967intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009968 struct drm_device *dev,
9969 struct intel_display_error_state *error)
9970{
9971 int i;
9972
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009973 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009974 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009975 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009976 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009977 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009978 err_printf(m, "Pipe [%d]:\n", i);
9979 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009980 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009981 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9982 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9983 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9984 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9985 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9986 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9987 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9988 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009989
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009990 err_printf(m, "Plane [%d]:\n", i);
9991 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9992 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009993 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009994 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9995 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009996 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009997 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009998 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009999 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010000 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10001 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010002 }
10003
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010004 err_printf(m, "Cursor [%d]:\n", i);
10005 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10006 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10007 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010008 }
10009}
10010#endif