Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2013 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | */ |
| 23 | #include <linux/hdmi.h> |
| 24 | #include <drm/drmP.h> |
| 25 | #include "radeon.h" |
| 26 | #include "sid.h" |
| 27 | |
| 28 | static u32 dce6_endpoint_rreg(struct radeon_device *rdev, |
| 29 | u32 block_offset, u32 reg) |
| 30 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 31 | unsigned long flags; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 32 | u32 r; |
| 33 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 34 | spin_lock_irqsave(&rdev->end_idx_lock, flags); |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 35 | WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg); |
| 36 | r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 37 | spin_unlock_irqrestore(&rdev->end_idx_lock, flags); |
| 38 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 39 | return r; |
| 40 | } |
| 41 | |
| 42 | static void dce6_endpoint_wreg(struct radeon_device *rdev, |
| 43 | u32 block_offset, u32 reg, u32 v) |
| 44 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 45 | unsigned long flags; |
| 46 | |
| 47 | spin_lock_irqsave(&rdev->end_idx_lock, flags); |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 48 | if (ASIC_IS_DCE8(rdev)) |
| 49 | WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg); |
| 50 | else |
| 51 | WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, |
| 52 | AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg)); |
| 53 | WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 54 | spin_unlock_irqrestore(&rdev->end_idx_lock, flags); |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | #define RREG32_ENDPOINT(block, reg) dce6_endpoint_rreg(rdev, (block), (reg)) |
| 58 | #define WREG32_ENDPOINT(block, reg, v) dce6_endpoint_wreg(rdev, (block), (reg), (v)) |
| 59 | |
| 60 | |
| 61 | static void dce6_afmt_get_connected_pins(struct radeon_device *rdev) |
| 62 | { |
| 63 | int i; |
| 64 | u32 offset, tmp; |
| 65 | |
| 66 | for (i = 0; i < rdev->audio.num_pins; i++) { |
| 67 | offset = rdev->audio.pin[i].offset; |
| 68 | tmp = RREG32_ENDPOINT(offset, |
| 69 | AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT); |
| 70 | if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1) |
| 71 | rdev->audio.pin[i].connected = false; |
| 72 | else |
| 73 | rdev->audio.pin[i].connected = true; |
| 74 | } |
| 75 | } |
| 76 | |
| 77 | struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev) |
| 78 | { |
| 79 | int i; |
| 80 | |
| 81 | dce6_afmt_get_connected_pins(rdev); |
| 82 | |
| 83 | for (i = 0; i < rdev->audio.num_pins; i++) { |
| 84 | if (rdev->audio.pin[i].connected) |
| 85 | return &rdev->audio.pin[i]; |
| 86 | } |
| 87 | DRM_ERROR("No connected audio pins found!\n"); |
| 88 | return NULL; |
| 89 | } |
| 90 | |
| 91 | void dce6_afmt_select_pin(struct drm_encoder *encoder) |
| 92 | { |
| 93 | struct radeon_device *rdev = encoder->dev->dev_private; |
| 94 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 95 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Alex Deucher | 53dc0b0 | 2013-12-03 17:45:14 -0500 | [diff] [blame] | 96 | u32 offset; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 97 | |
Alex Deucher | 53dc0b0 | 2013-12-03 17:45:14 -0500 | [diff] [blame] | 98 | if (!dig || !dig->afmt || !dig->afmt->pin) |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 99 | return; |
| 100 | |
Alex Deucher | 53dc0b0 | 2013-12-03 17:45:14 -0500 | [diff] [blame] | 101 | offset = dig->afmt->offset; |
| 102 | |
Alex Deucher | 7cc0a3d | 2013-09-03 14:03:21 -0400 | [diff] [blame] | 103 | WREG32(AFMT_AUDIO_SRC_CONTROL + offset, |
| 104 | AFMT_AUDIO_SRC_SELECT(dig->afmt->pin->id)); |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 105 | } |
| 106 | |
Alex Deucher | b188025 | 2013-10-10 18:03:06 -0400 | [diff] [blame] | 107 | void dce6_afmt_write_latency_fields(struct drm_encoder *encoder, |
| 108 | struct drm_display_mode *mode) |
| 109 | { |
| 110 | struct radeon_device *rdev = encoder->dev->dev_private; |
| 111 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 112 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 113 | struct drm_connector *connector; |
| 114 | struct radeon_connector *radeon_connector = NULL; |
| 115 | u32 tmp = 0, offset; |
| 116 | |
Alex Deucher | 53dc0b0 | 2013-12-03 17:45:14 -0500 | [diff] [blame] | 117 | if (!dig || !dig->afmt || !dig->afmt->pin) |
Alex Deucher | b188025 | 2013-10-10 18:03:06 -0400 | [diff] [blame] | 118 | return; |
| 119 | |
| 120 | offset = dig->afmt->pin->offset; |
| 121 | |
| 122 | list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) { |
| 123 | if (connector->encoder == encoder) { |
| 124 | radeon_connector = to_radeon_connector(connector); |
| 125 | break; |
| 126 | } |
| 127 | } |
| 128 | |
| 129 | if (!radeon_connector) { |
| 130 | DRM_ERROR("Couldn't find encoder's connector\n"); |
| 131 | return; |
| 132 | } |
| 133 | |
| 134 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) { |
| 135 | if (connector->latency_present[1]) |
| 136 | tmp = VIDEO_LIPSYNC(connector->video_latency[1]) | |
| 137 | AUDIO_LIPSYNC(connector->audio_latency[1]); |
| 138 | else |
| 139 | tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255); |
| 140 | } else { |
| 141 | if (connector->latency_present[0]) |
| 142 | tmp = VIDEO_LIPSYNC(connector->video_latency[0]) | |
| 143 | AUDIO_LIPSYNC(connector->audio_latency[0]); |
| 144 | else |
| 145 | tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255); |
| 146 | } |
| 147 | WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp); |
| 148 | } |
| 149 | |
Rafał Miłecki | 6159b65 | 2013-08-15 11:16:30 +0200 | [diff] [blame] | 150 | void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder) |
| 151 | { |
| 152 | struct radeon_device *rdev = encoder->dev->dev_private; |
| 153 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 154 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 155 | struct drm_connector *connector; |
| 156 | struct radeon_connector *radeon_connector = NULL; |
| 157 | u32 offset, tmp; |
| 158 | u8 *sadb; |
| 159 | int sad_count; |
| 160 | |
Alex Deucher | 53dc0b0 | 2013-12-03 17:45:14 -0500 | [diff] [blame] | 161 | if (!dig || !dig->afmt || !dig->afmt->pin) |
Rafał Miłecki | 6159b65 | 2013-08-15 11:16:30 +0200 | [diff] [blame] | 162 | return; |
| 163 | |
| 164 | offset = dig->afmt->pin->offset; |
| 165 | |
| 166 | list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) { |
| 167 | if (connector->encoder == encoder) |
| 168 | radeon_connector = to_radeon_connector(connector); |
| 169 | } |
| 170 | |
| 171 | if (!radeon_connector) { |
| 172 | DRM_ERROR("Couldn't find encoder's connector\n"); |
| 173 | return; |
| 174 | } |
| 175 | |
| 176 | sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb); |
| 177 | if (sad_count < 0) { |
| 178 | DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count); |
| 179 | return; |
| 180 | } |
| 181 | |
| 182 | /* program the speaker allocation */ |
| 183 | tmp = RREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER); |
| 184 | tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK); |
| 185 | /* set HDMI mode */ |
| 186 | tmp |= HDMI_CONNECTION; |
| 187 | if (sad_count) |
| 188 | tmp |= SPEAKER_ALLOCATION(sadb[0]); |
| 189 | else |
| 190 | tmp |= SPEAKER_ALLOCATION(5); /* stereo */ |
| 191 | WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp); |
| 192 | |
| 193 | kfree(sadb); |
| 194 | } |
| 195 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 196 | void dce6_afmt_write_sad_regs(struct drm_encoder *encoder) |
| 197 | { |
| 198 | struct radeon_device *rdev = encoder->dev->dev_private; |
| 199 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 200 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Rafał Miłecki | 6159b65 | 2013-08-15 11:16:30 +0200 | [diff] [blame] | 201 | u32 offset; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 202 | struct drm_connector *connector; |
| 203 | struct radeon_connector *radeon_connector = NULL; |
| 204 | struct cea_sad *sads; |
Rafał Miłecki | 6159b65 | 2013-08-15 11:16:30 +0200 | [diff] [blame] | 205 | int i, sad_count; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 206 | |
| 207 | static const u16 eld_reg_to_type[][2] = { |
| 208 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM }, |
| 209 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 }, |
| 210 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 }, |
| 211 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 }, |
| 212 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 }, |
| 213 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC }, |
| 214 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS }, |
| 215 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC }, |
| 216 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 }, |
| 217 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD }, |
| 218 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP }, |
| 219 | { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO }, |
| 220 | }; |
| 221 | |
Alex Deucher | 53dc0b0 | 2013-12-03 17:45:14 -0500 | [diff] [blame] | 222 | if (!dig || !dig->afmt || !dig->afmt->pin) |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 223 | return; |
| 224 | |
| 225 | offset = dig->afmt->pin->offset; |
| 226 | |
| 227 | list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) { |
| 228 | if (connector->encoder == encoder) |
| 229 | radeon_connector = to_radeon_connector(connector); |
| 230 | } |
| 231 | |
| 232 | if (!radeon_connector) { |
| 233 | DRM_ERROR("Couldn't find encoder's connector\n"); |
| 234 | return; |
| 235 | } |
| 236 | |
| 237 | sad_count = drm_edid_to_sad(radeon_connector->edid, &sads); |
| 238 | if (sad_count < 0) { |
| 239 | DRM_ERROR("Couldn't read SADs: %d\n", sad_count); |
| 240 | return; |
| 241 | } |
| 242 | BUG_ON(!sads); |
| 243 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 244 | for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) { |
| 245 | u32 value = 0; |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 246 | u8 stereo_freqs = 0; |
| 247 | int max_channels = -1; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 248 | int j; |
| 249 | |
| 250 | for (j = 0; j < sad_count; j++) { |
| 251 | struct cea_sad *sad = &sads[j]; |
| 252 | |
| 253 | if (sad->format == eld_reg_to_type[i][1]) { |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 254 | if (sad->channels > max_channels) { |
| 255 | value = MAX_CHANNELS(sad->channels) | |
| 256 | DESCRIPTOR_BYTE_2(sad->byte2) | |
| 257 | SUPPORTED_FREQUENCIES(sad->freq); |
| 258 | max_channels = sad->channels; |
| 259 | } |
| 260 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 261 | if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM) |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 262 | stereo_freqs |= sad->freq; |
| 263 | else |
| 264 | break; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 265 | } |
| 266 | } |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 267 | |
| 268 | value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs); |
| 269 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 270 | WREG32_ENDPOINT(offset, eld_reg_to_type[i][0], value); |
| 271 | } |
| 272 | |
| 273 | kfree(sads); |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | static int dce6_audio_chipset_supported(struct radeon_device *rdev) |
| 277 | { |
| 278 | return !ASIC_IS_NODCE(rdev); |
| 279 | } |
| 280 | |
| 281 | static void dce6_audio_enable(struct radeon_device *rdev, |
| 282 | struct r600_audio_pin *pin, |
| 283 | bool enable) |
| 284 | { |
| 285 | WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOTPLUG_CONTROL, |
| 286 | AUDIO_ENABLED); |
| 287 | DRM_INFO("%s audio %d support\n", enable ? "Enabling" : "Disabling", pin->id); |
| 288 | } |
| 289 | |
| 290 | static const u32 pin_offsets[7] = |
| 291 | { |
| 292 | (0x5e00 - 0x5e00), |
| 293 | (0x5e18 - 0x5e00), |
| 294 | (0x5e30 - 0x5e00), |
| 295 | (0x5e48 - 0x5e00), |
| 296 | (0x5e60 - 0x5e00), |
| 297 | (0x5e78 - 0x5e00), |
| 298 | (0x5e90 - 0x5e00), |
| 299 | }; |
| 300 | |
| 301 | int dce6_audio_init(struct radeon_device *rdev) |
| 302 | { |
| 303 | int i; |
| 304 | |
| 305 | if (!radeon_audio || !dce6_audio_chipset_supported(rdev)) |
| 306 | return 0; |
| 307 | |
| 308 | rdev->audio.enabled = true; |
| 309 | |
| 310 | if (ASIC_IS_DCE8(rdev)) |
| 311 | rdev->audio.num_pins = 7; |
| 312 | else |
| 313 | rdev->audio.num_pins = 6; |
| 314 | |
| 315 | for (i = 0; i < rdev->audio.num_pins; i++) { |
| 316 | rdev->audio.pin[i].channels = -1; |
| 317 | rdev->audio.pin[i].rate = -1; |
| 318 | rdev->audio.pin[i].bits_per_sample = -1; |
| 319 | rdev->audio.pin[i].status_bits = 0; |
| 320 | rdev->audio.pin[i].category_code = 0; |
| 321 | rdev->audio.pin[i].connected = false; |
| 322 | rdev->audio.pin[i].offset = pin_offsets[i]; |
| 323 | rdev->audio.pin[i].id = i; |
| 324 | dce6_audio_enable(rdev, &rdev->audio.pin[i], true); |
| 325 | } |
| 326 | |
| 327 | return 0; |
| 328 | } |
| 329 | |
| 330 | void dce6_audio_fini(struct radeon_device *rdev) |
| 331 | { |
| 332 | int i; |
| 333 | |
| 334 | if (!rdev->audio.enabled) |
| 335 | return; |
| 336 | |
| 337 | for (i = 0; i < rdev->audio.num_pins; i++) |
| 338 | dce6_audio_enable(rdev, &rdev->audio.pin[i], false); |
| 339 | |
| 340 | rdev->audio.enabled = false; |
| 341 | } |