blob: de52d4869ef2a9dad58182f2cb03c25ceb34f7df [file] [log] [blame]
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n HT-PHY support
5
Rafał Miłecki108f4f32011-09-03 21:01:02 +02006 Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
7
Rafał Miłeckid7520b12011-06-13 16:20:06 +02008 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
25#include <linux/slab.h>
26
27#include "b43.h"
28#include "phy_ht.h"
Rafał Miłeckie5b61002011-06-27 14:58:52 +020029#include "tables_phy_ht.h"
Rafał Miłecki5192bf52011-06-19 12:17:19 +020030#include "radio_2059.h"
Rafał Miłeckid7520b12011-06-13 16:20:06 +020031#include "main.h"
32
Rafał Miłecki2d551f12013-03-19 18:12:00 +010033/* Force values to keep compatibility with wl */
34enum ht_rssi_type {
35 HT_RSSI_W1 = 0,
36 HT_RSSI_W2 = 1,
37 HT_RSSI_NB = 2,
38 HT_RSSI_IQ = 3,
39 HT_RSSI_TSSI_2G = 4,
40 HT_RSSI_TSSI_5G = 5,
41 HT_RSSI_TBD = 6,
42};
43
Rafał Miłecki3e644ab2011-06-28 00:08:53 +020044/**************************************************
45 * Radio 2059.
46 **************************************************/
47
Rafał Miłecki39ca5542011-06-19 12:17:20 +020048static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
49 const struct b43_phy_ht_channeltab_e_radio2059 *e)
50{
Rafał Miłecki9a0bc412013-03-16 23:40:01 +010051 static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3, };
52 u16 r;
53 int core;
Rafał Miłeckia6b7da52011-06-19 12:17:21 +020054
55 b43_radio_write(dev, 0x16, e->radio_syn16);
56 b43_radio_write(dev, 0x17, e->radio_syn17);
57 b43_radio_write(dev, 0x22, e->radio_syn22);
58 b43_radio_write(dev, 0x25, e->radio_syn25);
59 b43_radio_write(dev, 0x27, e->radio_syn27);
60 b43_radio_write(dev, 0x28, e->radio_syn28);
61 b43_radio_write(dev, 0x29, e->radio_syn29);
62 b43_radio_write(dev, 0x2c, e->radio_syn2c);
63 b43_radio_write(dev, 0x2d, e->radio_syn2d);
64 b43_radio_write(dev, 0x37, e->radio_syn37);
65 b43_radio_write(dev, 0x41, e->radio_syn41);
66 b43_radio_write(dev, 0x43, e->radio_syn43);
67 b43_radio_write(dev, 0x47, e->radio_syn47);
Rafał Miłeckia6b7da52011-06-19 12:17:21 +020068
Rafał Miłecki9a0bc412013-03-16 23:40:01 +010069 for (core = 0; core < 3; core++) {
70 r = routing[core];
71 b43_radio_write(dev, r | 0x4a, e->radio_rxtx4a);
72 b43_radio_write(dev, r | 0x58, e->radio_rxtx58);
73 b43_radio_write(dev, r | 0x5a, e->radio_rxtx5a);
74 b43_radio_write(dev, r | 0x6a, e->radio_rxtx6a);
75 b43_radio_write(dev, r | 0x6d, e->radio_rxtx6d);
76 b43_radio_write(dev, r | 0x6e, e->radio_rxtx6e);
77 b43_radio_write(dev, r | 0x92, e->radio_rxtx92);
78 b43_radio_write(dev, r | 0x98, e->radio_rxtx98);
Rafał Miłeckia6b7da52011-06-19 12:17:21 +020079 }
80
81 udelay(50);
82
Rafał Miłeckic1c3dae2011-06-20 03:12:19 +020083 /* Calibration */
Rafał Miłecki28f051f2014-09-09 21:17:08 +020084 b43_radio_mask(dev, R2059_RFPLL_MISC_EN, ~0x1);
85 b43_radio_mask(dev, R2059_RFPLL_MISC_CAL_RESETN, ~0x4);
86 b43_radio_set(dev, R2059_RFPLL_MISC_CAL_RESETN, 0x4);
87 b43_radio_set(dev, R2059_RFPLL_MISC_EN, 0x1);
Rafał Miłeckic1c3dae2011-06-20 03:12:19 +020088
89 udelay(300);
Rafał Miłecki39ca5542011-06-19 12:17:20 +020090}
91
Rafał Miłecki5db4a372014-09-09 21:17:07 +020092/* Calibrate resistors in LPF of PLL? */
93static void b43_radio_2059_rcal(struct b43_wldev *dev)
94{
Rafał Miłecki28f051f2014-09-09 21:17:08 +020095 /* Enable */
96 b43_radio_set(dev, R2059_C3 | R2059_RCAL_CONFIG, 0x1);
Rafał Miłecki5db4a372014-09-09 21:17:07 +020097 usleep_range(10, 20);
Rafał Miłecki28f051f2014-09-09 21:17:08 +020098
Rafał Miłecki5db4a372014-09-09 21:17:07 +020099 b43_radio_set(dev, R2059_C3 | 0x0BF, 0x1);
100 b43_radio_maskset(dev, R2059_C3 | 0x19B, 0x3, 0x2);
101
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200102 /* Start */
103 b43_radio_set(dev, R2059_C3 | R2059_RCAL_CONFIG, 0x2);
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200104 usleep_range(100, 200);
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200105
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200106 /* Stop */
107 b43_radio_mask(dev, R2059_C3 | R2059_RCAL_CONFIG, ~0x2);
108
109 if (!b43_radio_wait_value(dev, R2059_C3 | R2059_RCAL_STATUS, 1, 1, 100,
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200110 1000000))
111 b43err(dev->wl, "Radio 0x2059 rcal timeout\n");
112
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200113 /* Disable */
114 b43_radio_mask(dev, R2059_C3 | R2059_RCAL_CONFIG, ~0x1);
115
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200116 b43_radio_set(dev, 0xa, 0x60);
117}
118
119/* Calibrate the internal RC oscillator? */
120static void b43_radio_2057_rccal(struct b43_wldev *dev)
121{
122 const u16 radio_values[3][2] = {
123 { 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
124 };
125 int i;
126
127 for (i = 0; i < 3; i++) {
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200128 b43_radio_write(dev, R2059_RCCAL_MASTER, radio_values[i][0]);
129 b43_radio_write(dev, R2059_RCCAL_X1, 0x6E);
130 b43_radio_write(dev, R2059_RCCAL_TRC0, radio_values[i][1]);
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200131
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200132 /* Start */
133 b43_radio_write(dev, R2059_RCCAL_START_R1_Q1_P1, 0x55);
134
135 /* Wait */
136 if (!b43_radio_wait_value(dev, R2059_RCCAL_DONE_OSCCAP, 2, 2,
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200137 500, 5000000))
138 b43err(dev->wl, "Radio 0x2059 rccal timeout\n");
139
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200140 /* Stop */
141 b43_radio_write(dev, R2059_RCCAL_START_R1_Q1_P1, 0x15);
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200142 }
143
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200144 b43_radio_mask(dev, R2059_RCCAL_MASTER, ~0x1);
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200145}
146
Rafał Miłecki85e6c262014-09-09 21:17:06 +0200147static void b43_radio_2059_init_pre(struct b43_wldev *dev)
148{
149 b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD, ~B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
150 b43_phy_set(dev, B43_PHY_HT_RF_CTL_CMD, B43_PHY_HT_RF_CTL_CMD_FORCE);
151 b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD, ~B43_PHY_HT_RF_CTL_CMD_FORCE);
152 b43_phy_set(dev, B43_PHY_HT_RF_CTL_CMD, B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
153}
154
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200155static void b43_radio_2059_init(struct b43_wldev *dev)
156{
Rafał Miłeckid6657db2013-03-16 23:24:21 +0100157 const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3 };
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200158 int i;
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200159
Rafał Miłecki85e6c262014-09-09 21:17:06 +0200160 /* Prepare (reset?) radio */
161 b43_radio_2059_init_pre(dev);
162
Rafał Miłeckiea422b22014-09-09 21:17:09 +0200163 r2059_upload_inittabs(dev);
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200164
165 for (i = 0; i < ARRAY_SIZE(routing); i++)
166 b43_radio_set(dev, routing[i] | 0x146, 0x3);
167
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200168 /* Post init starts below */
169
170 b43_radio_set(dev, R2059_RFPLL_MISC_CAL_RESETN, 0x0078);
171 b43_radio_set(dev, R2059_XTAL_CONFIG2, 0x0080);
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200172 msleep(2);
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200173 b43_radio_mask(dev, R2059_RFPLL_MISC_CAL_RESETN, ~0x0078);
174 b43_radio_mask(dev, R2059_XTAL_CONFIG2, ~0x0080);
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200175
Rafał Miłeckia5f377f2011-06-29 00:56:49 +0200176 if (1) { /* FIXME */
Rafał Miłecki5db4a372014-09-09 21:17:07 +0200177 b43_radio_2059_rcal(dev);
178 b43_radio_2057_rccal(dev);
Rafał Miłeckia5f377f2011-06-29 00:56:49 +0200179 }
180
Rafał Miłecki28f051f2014-09-09 21:17:08 +0200181 b43_radio_mask(dev, R2059_RFPLL_MASTER, ~0x0008);
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200182}
183
184/**************************************************
Rafał Miłecki4cce0952013-03-07 16:47:20 +0100185 * RF
186 **************************************************/
187
188static void b43_phy_ht_force_rf_sequence(struct b43_wldev *dev, u16 rf_seq)
189{
190 u8 i;
191
192 u16 save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
193 b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE, 0x3);
194
195 b43_phy_set(dev, B43_PHY_HT_RF_SEQ_TRIG, rf_seq);
196 for (i = 0; i < 200; i++) {
197 if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & rf_seq)) {
198 i = 0;
199 break;
200 }
201 msleep(1);
202 }
203 if (i)
204 b43err(dev->wl, "Forcing RF sequence timeout\n");
205
206 b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
207}
208
Rafał Miłeckia51ab252013-03-09 13:49:01 +0100209static void b43_phy_ht_pa_override(struct b43_wldev *dev, bool enable)
210{
211 struct b43_phy_ht *htphy = dev->phy.ht;
212 static const u16 regs[3] = { B43_PHY_HT_RF_CTL_INT_C1,
213 B43_PHY_HT_RF_CTL_INT_C2,
214 B43_PHY_HT_RF_CTL_INT_C3 };
215 int i;
216
217 if (enable) {
218 for (i = 0; i < 3; i++)
219 b43_phy_write(dev, regs[i], htphy->rf_ctl_int_save[i]);
220 } else {
221 for (i = 0; i < 3; i++)
222 htphy->rf_ctl_int_save[i] = b43_phy_read(dev, regs[i]);
223 /* TODO: Does 5GHz band use different value (not 0x0400)? */
224 for (i = 0; i < 3; i++)
225 b43_phy_write(dev, regs[i], 0x0400);
226 }
227}
228
Rafał Miłecki4cce0952013-03-07 16:47:20 +0100229/**************************************************
Rafał Miłecki15222b52011-08-12 13:13:44 +0200230 * Various PHY ops
231 **************************************************/
232
Rafał Miłeckib372afa2013-03-07 16:47:16 +0100233static u16 b43_phy_ht_classifier(struct b43_wldev *dev, u16 mask, u16 val)
234{
235 u16 tmp;
236 u16 allowed = B43_PHY_HT_CLASS_CTL_CCK_EN |
237 B43_PHY_HT_CLASS_CTL_OFDM_EN |
238 B43_PHY_HT_CLASS_CTL_WAITED_EN;
239
240 tmp = b43_phy_read(dev, B43_PHY_HT_CLASS_CTL);
241 tmp &= allowed;
242 tmp &= ~mask;
243 tmp |= (val & mask);
244 b43_phy_maskset(dev, B43_PHY_HT_CLASS_CTL, ~allowed, tmp);
245
246 return tmp;
247}
248
Rafał Miłecki4cce0952013-03-07 16:47:20 +0100249static void b43_phy_ht_reset_cca(struct b43_wldev *dev)
250{
251 u16 bbcfg;
252
253 b43_phy_force_clock(dev, true);
254 bbcfg = b43_phy_read(dev, B43_PHY_HT_BBCFG);
255 b43_phy_write(dev, B43_PHY_HT_BBCFG, bbcfg | B43_PHY_HT_BBCFG_RSTCCA);
256 udelay(1);
257 b43_phy_write(dev, B43_PHY_HT_BBCFG, bbcfg & ~B43_PHY_HT_BBCFG_RSTCCA);
258 b43_phy_force_clock(dev, false);
259
260 b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
261}
262
Rafał Miłecki15222b52011-08-12 13:13:44 +0200263static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
264{
265 u8 i, j;
266 u16 base[] = { 0x40, 0x60, 0x80 };
267
268 for (i = 0; i < ARRAY_SIZE(base); i++) {
269 for (j = 0; j < 4; j++)
270 b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
271 }
272
273 for (i = 0; i < ARRAY_SIZE(base); i++)
274 b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
275}
276
Rafał Miłeckia4042bb2011-08-13 01:41:12 +0200277/* Some unknown AFE (Analog Frondned) op */
278static void b43_phy_ht_afe_unk1(struct b43_wldev *dev)
279{
280 u8 i;
281
Rafał Miłecki47606922013-03-09 13:43:49 +0100282 static const u16 ctl_regs[3][2] = {
283 { B43_PHY_HT_AFE_C1_OVER, B43_PHY_HT_AFE_C1 },
284 { B43_PHY_HT_AFE_C2_OVER, B43_PHY_HT_AFE_C2 },
285 { B43_PHY_HT_AFE_C3_OVER, B43_PHY_HT_AFE_C3},
Rafał Miłeckia4042bb2011-08-13 01:41:12 +0200286 };
287
288 for (i = 0; i < 3; i++) {
289 /* TODO: verify masks&sets */
290 b43_phy_set(dev, ctl_regs[i][1], 0x4);
291 b43_phy_set(dev, ctl_regs[i][0], 0x4);
292 b43_phy_mask(dev, ctl_regs[i][1], ~0x1);
293 b43_phy_set(dev, ctl_regs[i][0], 0x1);
294 b43_httab_write(dev, B43_HTTAB16(8, 5 + (i * 0x10)), 0);
295 b43_phy_mask(dev, ctl_regs[i][0], ~0x4);
296 }
297}
298
Rafał Miłeckiea5a08c2011-08-24 11:52:35 +0200299static void b43_phy_ht_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
300{
301 clip_st[0] = b43_phy_read(dev, B43_PHY_HT_C1_CLIP1THRES);
302 clip_st[1] = b43_phy_read(dev, B43_PHY_HT_C2_CLIP1THRES);
303 clip_st[2] = b43_phy_read(dev, B43_PHY_HT_C3_CLIP1THRES);
304}
305
Rafał Miłeckib5058342011-08-12 15:27:34 +0200306static void b43_phy_ht_bphy_init(struct b43_wldev *dev)
307{
308 unsigned int i;
309 u16 val;
310
311 val = 0x1E1F;
312 for (i = 0; i < 16; i++) {
313 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
314 val -= 0x202;
315 }
316 val = 0x3E3F;
317 for (i = 0; i < 16; i++) {
318 b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
319 val -= 0x202;
320 }
321 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
322}
323
Rafał Miłecki15222b52011-08-12 13:13:44 +0200324/**************************************************
Rafał Miłecki371ec462013-03-07 16:47:23 +0100325 * Samples
326 **************************************************/
327
Rafał Miłecki371ec462013-03-07 16:47:23 +0100328static void b43_phy_ht_stop_playback(struct b43_wldev *dev)
329{
330 struct b43_phy_ht *phy_ht = dev->phy.ht;
331 u16 tmp;
332 int i;
333
334 tmp = b43_phy_read(dev, B43_PHY_HT_SAMP_STAT);
335 if (tmp & 0x1)
336 b43_phy_set(dev, B43_PHY_HT_SAMP_CMD, B43_PHY_HT_SAMP_CMD_STOP);
337 else if (tmp & 0x2)
338 b43_phy_mask(dev, B43_PHY_HT_IQLOCAL_CMDGCTL, 0x7FFF);
339
340 b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0x0004);
341
342 for (i = 0; i < 3; i++) {
343 if (phy_ht->bb_mult_save[i] >= 0) {
344 b43_httab_write(dev, B43_HTTAB16(13, 0x63 + i * 4),
345 phy_ht->bb_mult_save[i]);
346 b43_httab_write(dev, B43_HTTAB16(13, 0x67 + i * 4),
347 phy_ht->bb_mult_save[i]);
348 }
349 }
350}
Rafał Miłecki396535e2013-03-07 16:47:24 +0100351
352static u16 b43_phy_ht_load_samples(struct b43_wldev *dev)
353{
354 int i;
355 u16 len = 20 << 3;
356
357 b43_phy_write(dev, B43_PHY_HT_TABLE_ADDR, 0x4400);
358
359 for (i = 0; i < len; i++) {
360 b43_phy_write(dev, B43_PHY_HT_TABLE_DATAHI, 0);
361 b43_phy_write(dev, B43_PHY_HT_TABLE_DATALO, 0);
362 }
363
364 return len;
365}
366
367static void b43_phy_ht_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
368 u16 wait)
369{
370 struct b43_phy_ht *phy_ht = dev->phy.ht;
371 u16 save_seq_mode;
372 int i;
373
374 for (i = 0; i < 3; i++) {
375 if (phy_ht->bb_mult_save[i] < 0)
376 phy_ht->bb_mult_save[i] = b43_httab_read(dev, B43_HTTAB16(13, 0x63 + i * 4));
377 }
378
379 b43_phy_write(dev, B43_PHY_HT_SAMP_DEP_CNT, samps - 1);
380 if (loops != 0xFFFF)
381 loops--;
382 b43_phy_write(dev, B43_PHY_HT_SAMP_LOOP_CNT, loops);
383 b43_phy_write(dev, B43_PHY_HT_SAMP_WAIT_CNT, wait);
384
385 save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
386 b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE,
387 B43_PHY_HT_RF_SEQ_MODE_CA_OVER);
388
389 /* TODO: find out mask bits! Do we need more function arguments? */
390 b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0);
391 b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0);
392 b43_phy_mask(dev, B43_PHY_HT_IQLOCAL_CMDGCTL, ~0);
393 b43_phy_set(dev, B43_PHY_HT_SAMP_CMD, 0x1);
394
395 for (i = 0; i < 100; i++) {
396 if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & 1)) {
397 i = 0;
398 break;
399 }
400 udelay(10);
401 }
402 if (i)
403 b43err(dev->wl, "run samples timeout\n");
404
405 b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
406}
407
408static void b43_phy_ht_tx_tone(struct b43_wldev *dev)
409{
410 u16 samp;
411
412 samp = b43_phy_ht_load_samples(dev);
413 b43_phy_ht_run_samples(dev, samp, 0xFFFF, 0);
414}
Rafał Miłecki371ec462013-03-07 16:47:23 +0100415
416/**************************************************
Rafał Miłecki4409a232013-03-09 13:56:26 +0100417 * RSSI
418 **************************************************/
419
Rafał Miłecki4409a232013-03-09 13:56:26 +0100420static void b43_phy_ht_rssi_select(struct b43_wldev *dev, u8 core_sel,
Rafał Miłecki2d551f12013-03-19 18:12:00 +0100421 enum ht_rssi_type rssi_type)
Rafał Miłecki4409a232013-03-09 13:56:26 +0100422{
423 static const u16 ctl_regs[3][2] = {
424 { B43_PHY_HT_AFE_C1, B43_PHY_HT_AFE_C1_OVER, },
425 { B43_PHY_HT_AFE_C2, B43_PHY_HT_AFE_C2_OVER, },
426 { B43_PHY_HT_AFE_C3, B43_PHY_HT_AFE_C3_OVER, },
427 };
Rafał Miłeckid6657db2013-03-16 23:24:21 +0100428 static const u16 radio_r[] = { R2059_C1, R2059_C2, R2059_C3, };
Rafał Miłecki4409a232013-03-09 13:56:26 +0100429 int core;
430
431 if (core_sel == 0) {
432 b43err(dev->wl, "RSSI selection for core off not implemented yet\n");
433 } else {
434 for (core = 0; core < 3; core++) {
435 /* Check if caller requested a one specific core */
436 if ((core_sel == 1 && core != 0) ||
437 (core_sel == 2 && core != 1) ||
438 (core_sel == 3 && core != 2))
439 continue;
440
441 switch (rssi_type) {
Rafał Miłecki2d551f12013-03-19 18:12:00 +0100442 case HT_RSSI_TSSI_2G:
Rafał Miłecki4409a232013-03-09 13:56:26 +0100443 b43_phy_set(dev, ctl_regs[core][0], 0x3 << 8);
444 b43_phy_set(dev, ctl_regs[core][0], 0x3 << 10);
445 b43_phy_set(dev, ctl_regs[core][1], 0x1 << 9);
446 b43_phy_set(dev, ctl_regs[core][1], 0x1 << 10);
447
Rafał Miłeckid6657db2013-03-16 23:24:21 +0100448 b43_radio_set(dev, R2059_C3 | 0xbf, 0x1);
Rafał Miłecki4409a232013-03-09 13:56:26 +0100449 b43_radio_write(dev, radio_r[core] | 0x159,
450 0x11);
451 break;
452 default:
453 b43err(dev->wl, "RSSI selection for type %d not implemented yet\n",
454 rssi_type);
455 }
456 }
457 }
458}
459
Rafał Miłecki2d551f12013-03-19 18:12:00 +0100460static void b43_phy_ht_poll_rssi(struct b43_wldev *dev, enum ht_rssi_type type,
461 s32 *buf, u8 nsamp)
Rafał Miłecki4409a232013-03-09 13:56:26 +0100462{
463 u16 phy_regs_values[12];
464 static const u16 phy_regs_to_save[] = {
465 B43_PHY_HT_AFE_C1, B43_PHY_HT_AFE_C1_OVER,
466 0x848, 0x841,
467 B43_PHY_HT_AFE_C2, B43_PHY_HT_AFE_C2_OVER,
468 0x868, 0x861,
469 B43_PHY_HT_AFE_C3, B43_PHY_HT_AFE_C3_OVER,
470 0x888, 0x881,
471 };
472 u16 tmp[3];
473 int i;
474
475 for (i = 0; i < 12; i++)
476 phy_regs_values[i] = b43_phy_read(dev, phy_regs_to_save[i]);
477
478 b43_phy_ht_rssi_select(dev, 5, type);
479
480 for (i = 0; i < 6; i++)
481 buf[i] = 0;
482
483 for (i = 0; i < nsamp; i++) {
484 tmp[0] = b43_phy_read(dev, B43_PHY_HT_RSSI_C1);
485 tmp[1] = b43_phy_read(dev, B43_PHY_HT_RSSI_C2);
486 tmp[2] = b43_phy_read(dev, B43_PHY_HT_RSSI_C3);
487
488 buf[0] += ((s8)((tmp[0] & 0x3F) << 2)) >> 2;
489 buf[1] += ((s8)(((tmp[0] >> 8) & 0x3F) << 2)) >> 2;
490 buf[2] += ((s8)((tmp[1] & 0x3F) << 2)) >> 2;
491 buf[3] += ((s8)(((tmp[1] >> 8) & 0x3F) << 2)) >> 2;
492 buf[4] += ((s8)((tmp[2] & 0x3F) << 2)) >> 2;
493 buf[5] += ((s8)(((tmp[2] >> 8) & 0x3F) << 2)) >> 2;
494 }
495
496 for (i = 0; i < 12; i++)
497 b43_phy_write(dev, phy_regs_to_save[i], phy_regs_values[i]);
498}
Rafał Miłecki4409a232013-03-09 13:56:26 +0100499
500/**************************************************
Rafał Miłeckif6099f82013-03-07 16:47:17 +0100501 * Tx/Rx
502 **************************************************/
503
504static void b43_phy_ht_tx_power_fix(struct b43_wldev *dev)
505{
506 int i;
507
508 for (i = 0; i < 3; i++) {
509 u16 mask;
510 u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
511
512 if (0) /* FIXME */
513 mask = 0x2 << (i * 4);
514 else
515 mask = 0;
516 b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
517
518 b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
519 b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
520 tmp & 0xFF);
521 b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
522 tmp & 0xFF);
523 }
524}
525
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100526static void b43_phy_ht_tx_power_ctl(struct b43_wldev *dev, bool enable)
527{
528 struct b43_phy_ht *phy_ht = dev->phy.ht;
529 u16 en_bits = B43_PHY_HT_TXPCTL_CMD_C1_COEFF |
530 B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN |
531 B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN;
532 static const u16 cmd_regs[3] = { B43_PHY_HT_TXPCTL_CMD_C1,
533 B43_PHY_HT_TXPCTL_CMD_C2,
534 B43_PHY_HT_TXPCTL_CMD_C3 };
Rafał Miłecki418e8b62013-03-17 19:49:08 +0100535 static const u16 status_regs[3] = { B43_PHY_HT_TX_PCTL_STATUS_C1,
536 B43_PHY_HT_TX_PCTL_STATUS_C2,
537 B43_PHY_HT_TX_PCTL_STATUS_C3 };
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100538 int i;
539
540 if (!enable) {
541 if (b43_phy_read(dev, B43_PHY_HT_TXPCTL_CMD_C1) & en_bits) {
542 /* We disable enabled TX pwr ctl, save it's state */
Rafał Miłecki418e8b62013-03-17 19:49:08 +0100543 for (i = 0; i < 3; i++)
544 phy_ht->tx_pwr_idx[i] =
545 b43_phy_read(dev, status_regs[i]);
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100546 }
547 b43_phy_mask(dev, B43_PHY_HT_TXPCTL_CMD_C1, ~en_bits);
548 } else {
549 b43_phy_set(dev, B43_PHY_HT_TXPCTL_CMD_C1, en_bits);
550
551 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
552 for (i = 0; i < 3; i++)
553 b43_phy_write(dev, cmd_regs[i], 0x32);
554 }
555
556 for (i = 0; i < 3; i++)
557 if (phy_ht->tx_pwr_idx[i] <=
558 B43_PHY_HT_TXPCTL_CMD_C1_INIT)
559 b43_phy_write(dev, cmd_regs[i],
560 phy_ht->tx_pwr_idx[i]);
561 }
562
563 phy_ht->tx_pwr_ctl = enable;
564}
Rafał Miłecki371ec462013-03-07 16:47:23 +0100565
566static void b43_phy_ht_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
567{
Rafał Miłecki4409a232013-03-09 13:56:26 +0100568 struct b43_phy_ht *phy_ht = dev->phy.ht;
Rafał Miłecki9cfc17c2013-03-16 23:47:29 +0100569 static const u16 base[] = { 0x840, 0x860, 0x880 };
570 u16 save_regs[3][3];
Rafał Miłecki4409a232013-03-09 13:56:26 +0100571 s32 rssi_buf[6];
Rafał Miłecki9cfc17c2013-03-16 23:47:29 +0100572 int core;
Rafał Miłecki4409a232013-03-09 13:56:26 +0100573
Rafał Miłecki9cfc17c2013-03-16 23:47:29 +0100574 for (core = 0; core < 3; core++) {
575 save_regs[core][1] = b43_phy_read(dev, base[core] + 6);
576 save_regs[core][2] = b43_phy_read(dev, base[core] + 7);
577 save_regs[core][0] = b43_phy_read(dev, base[core] + 0);
578
579 b43_phy_write(dev, base[core] + 6, 0);
580 b43_phy_mask(dev, base[core] + 7, ~0xF); /* 0xF? Or just 0x6? */
581 b43_phy_set(dev, base[core] + 0, 0x0400);
582 b43_phy_set(dev, base[core] + 0, 0x1000);
583 }
Rafał Miłecki396535e2013-03-07 16:47:24 +0100584
585 b43_phy_ht_tx_tone(dev);
586 udelay(20);
Rafał Miłecki2d551f12013-03-19 18:12:00 +0100587 b43_phy_ht_poll_rssi(dev, HT_RSSI_TSSI_2G, rssi_buf, 1);
Rafał Miłecki371ec462013-03-07 16:47:23 +0100588 b43_phy_ht_stop_playback(dev);
Rafał Miłecki4409a232013-03-09 13:56:26 +0100589 b43_phy_ht_reset_cca(dev);
590
591 phy_ht->idle_tssi[0] = rssi_buf[0] & 0xff;
592 phy_ht->idle_tssi[1] = rssi_buf[2] & 0xff;
593 phy_ht->idle_tssi[2] = rssi_buf[4] & 0xff;
Rafał Miłecki396535e2013-03-07 16:47:24 +0100594
Rafał Miłecki9cfc17c2013-03-16 23:47:29 +0100595 for (core = 0; core < 3; core++) {
596 b43_phy_write(dev, base[core] + 0, save_regs[core][0]);
597 b43_phy_write(dev, base[core] + 6, save_regs[core][1]);
598 b43_phy_write(dev, base[core] + 7, save_regs[core][2]);
599 }
Rafał Miłecki371ec462013-03-07 16:47:23 +0100600}
Rafał Miłecki5949e042013-03-07 16:47:26 +0100601
Rafał Miłeckidc3c4e12013-03-16 23:57:10 +0100602static void b43_phy_ht_tssi_setup(struct b43_wldev *dev)
603{
604 static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3, };
605 int core;
606
607 /* 0x159 is probably TX_SSI_MUX or TSSIG (by comparing to N-PHY) */
608 for (core = 0; core < 3; core++) {
609 b43_radio_set(dev, 0x8bf, 0x1);
610 b43_radio_write(dev, routing[core] | 0x0159, 0x0011);
611 }
612}
613
Rafał Miłecki5949e042013-03-07 16:47:26 +0100614static void b43_phy_ht_tx_power_ctl_setup(struct b43_wldev *dev)
615{
616 struct b43_phy_ht *phy_ht = dev->phy.ht;
617 struct ssb_sprom *sprom = dev->dev->bus_sprom;
618
619 u8 *idle = phy_ht->idle_tssi;
620 u8 target[3];
621 s16 a1[3], b0[3], b1[3];
622
Rafał Miłecki39e971e2014-05-31 20:49:39 +0200623 u16 freq = dev->phy.chandef->chan->center_freq;
Rafał Miłecki5949e042013-03-07 16:47:26 +0100624 int i, c;
625
626 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
627 for (c = 0; c < 3; c++) {
628 target[c] = sprom->core_pwr_info[c].maxpwr_2g;
629 a1[c] = sprom->core_pwr_info[c].pa_2g[0];
630 b0[c] = sprom->core_pwr_info[c].pa_2g[1];
631 b1[c] = sprom->core_pwr_info[c].pa_2g[2];
632 }
633 } else if (freq >= 4900 && freq < 5100) {
634 for (c = 0; c < 3; c++) {
635 target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
636 a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
637 b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
638 b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
639 }
640 } else if (freq >= 5100 && freq < 5500) {
641 for (c = 0; c < 3; c++) {
642 target[c] = sprom->core_pwr_info[c].maxpwr_5g;
643 a1[c] = sprom->core_pwr_info[c].pa_5g[0];
644 b0[c] = sprom->core_pwr_info[c].pa_5g[1];
645 b1[c] = sprom->core_pwr_info[c].pa_5g[2];
646 }
647 } else if (freq >= 5500) {
648 for (c = 0; c < 3; c++) {
649 target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
650 a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
651 b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
652 b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
653 }
654 } else {
655 target[0] = target[1] = target[2] = 52;
656 a1[0] = a1[1] = a1[2] = -424;
657 b0[0] = b0[1] = b0[2] = 5612;
658 b1[0] = b1[1] = b1[2] = -1393;
659 }
660
661 b43_phy_set(dev, B43_PHY_HT_TSSIMODE, B43_PHY_HT_TSSIMODE_EN);
662 b43_phy_mask(dev, B43_PHY_HT_TXPCTL_CMD_C1,
663 ~B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN & 0xFFFF);
664
665 /* TODO: Does it depend on sprom->fem.ghz2.tssipos? */
666 b43_phy_set(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI, 0x4000);
667
668 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1,
669 ~B43_PHY_HT_TXPCTL_CMD_C1_INIT, 0x19);
670 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C2,
671 ~B43_PHY_HT_TXPCTL_CMD_C2_INIT, 0x19);
672 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C3,
673 ~B43_PHY_HT_TXPCTL_CMD_C3_INIT, 0x19);
674
675 b43_phy_set(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
676 B43_PHY_HT_TXPCTL_IDLE_TSSI_BINF);
677
678 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
679 ~B43_PHY_HT_TXPCTL_IDLE_TSSI_C1,
680 idle[0] << B43_PHY_HT_TXPCTL_IDLE_TSSI_C1_SHIFT);
681 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
682 ~B43_PHY_HT_TXPCTL_IDLE_TSSI_C2,
683 idle[1] << B43_PHY_HT_TXPCTL_IDLE_TSSI_C2_SHIFT);
684 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI2,
685 ~B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3,
686 idle[2] << B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3_SHIFT);
687
688 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_N, ~B43_PHY_HT_TXPCTL_N_TSSID,
689 0xf0);
690 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_N, ~B43_PHY_HT_TXPCTL_N_NPTIL2,
691 0x3 << B43_PHY_HT_TXPCTL_N_NPTIL2_SHIFT);
692#if 0
693 /* TODO: what to mask/set? */
694 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0x800, 0)
695 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0x400, 0)
696#endif
697
698 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR,
699 ~B43_PHY_HT_TXPCTL_TARG_PWR_C1,
700 target[0] << B43_PHY_HT_TXPCTL_TARG_PWR_C1_SHIFT);
701 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR,
702 ~B43_PHY_HT_TXPCTL_TARG_PWR_C2 & 0xFFFF,
703 target[1] << B43_PHY_HT_TXPCTL_TARG_PWR_C2_SHIFT);
704 b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR2,
705 ~B43_PHY_HT_TXPCTL_TARG_PWR2_C3,
706 target[2] << B43_PHY_HT_TXPCTL_TARG_PWR2_C3_SHIFT);
707
708 for (c = 0; c < 3; c++) {
709 s32 num, den, pwr;
710 u32 regval[64];
711
712 for (i = 0; i < 64; i++) {
713 num = 8 * (16 * b0[c] + b1[c] * i);
714 den = 32768 + a1[c] * i;
715 pwr = max((4 * num + den / 2) / den, -8);
716 regval[i] = pwr;
717 }
718 b43_httab_write_bulk(dev, B43_HTTAB16(26 + c, 0), 64, regval);
719 }
720}
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100721
Rafał Miłeckif6099f82013-03-07 16:47:17 +0100722/**************************************************
Rafał Miłecki3e644ab2011-06-28 00:08:53 +0200723 * Channel switching ops.
724 **************************************************/
725
Rafał Miłecki2dacfe72013-03-07 16:47:18 +0100726static void b43_phy_ht_spur_avoid(struct b43_wldev *dev,
727 struct ieee80211_channel *new_channel)
728{
729 struct bcma_device *core = dev->dev->bdev;
730 int spuravoid = 0;
Rafał Miłeckid7bb7ca2013-03-07 16:47:19 +0100731 u16 tmp;
Rafał Miłecki2dacfe72013-03-07 16:47:18 +0100732
733 /* Check for 13 and 14 is just a guess, we don't have enough logs. */
734 if (new_channel->hw_value == 13 || new_channel->hw_value == 14)
735 spuravoid = 1;
736 bcma_core_pll_ctl(core, B43_BCMA_CLKCTLST_PHY_PLL_REQ, 0, false);
737 bcma_pmu_spuravoid_pllupdate(&core->bus->drv_cc, spuravoid);
738 bcma_core_pll_ctl(core,
739 B43_BCMA_CLKCTLST_80211_PLL_REQ |
740 B43_BCMA_CLKCTLST_PHY_PLL_REQ,
741 B43_BCMA_CLKCTLST_80211_PLL_ST |
742 B43_BCMA_CLKCTLST_PHY_PLL_ST, false);
Rafał Miłeckid7bb7ca2013-03-07 16:47:19 +0100743
744 /* Values has been taken from wlc_bmac_switch_macfreq comments */
745 switch (spuravoid) {
746 case 2: /* 126MHz */
747 tmp = 0x2082;
748 break;
749 case 1: /* 123MHz */
750 tmp = 0x5341;
751 break;
752 default: /* 120MHz */
753 tmp = 0x8889;
754 }
755
756 b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, tmp);
757 b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
758
759 /* TODO: reset PLL */
Rafał Miłecki4cce0952013-03-07 16:47:20 +0100760
761 if (spuravoid)
762 b43_phy_set(dev, B43_PHY_HT_BBCFG, B43_PHY_HT_BBCFG_RSTRX);
763 else
764 b43_phy_mask(dev, B43_PHY_HT_BBCFG,
765 ~B43_PHY_HT_BBCFG_RSTRX & 0xFFFF);
766
767 b43_phy_ht_reset_cca(dev);
Rafał Miłecki2dacfe72013-03-07 16:47:18 +0100768}
769
Rafał Miłecki39ca5542011-06-19 12:17:20 +0200770static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
771 const struct b43_phy_ht_channeltab_e_phy *e,
772 struct ieee80211_channel *new_channel)
773{
Rafał Miłeckibdb2dfb2011-06-27 14:58:51 +0200774 bool old_band_5ghz;
775
776 old_band_5ghz = b43_phy_read(dev, B43_PHY_HT_BANDCTL) & 0; /* FIXME */
777 if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
778 /* TODO */
779 } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
780 /* TODO */
781 }
782
783 b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
784 b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
785 b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
786 b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
787 b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
788 b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
Rafał Miłeckie5b61002011-06-27 14:58:52 +0200789
Rafał Miłeckib372afa2013-03-07 16:47:16 +0100790 if (new_channel->hw_value == 14) {
791 b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN, 0);
792 b43_phy_set(dev, B43_PHY_HT_TEST, 0x0800);
793 } else {
794 b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN,
795 B43_PHY_HT_CLASS_CTL_OFDM_EN);
796 if (new_channel->band == IEEE80211_BAND_2GHZ)
797 b43_phy_mask(dev, B43_PHY_HT_TEST, ~0x840);
798 }
Rafał Miłeckie5b61002011-06-27 14:58:52 +0200799
Rafał Miłeckif6099f82013-03-07 16:47:17 +0100800 if (1) /* TODO: On N it's for early devices only, what about HT? */
801 b43_phy_ht_tx_power_fix(dev);
Rafał Miłeckie5b61002011-06-27 14:58:52 +0200802
Rafał Miłecki2dacfe72013-03-07 16:47:18 +0100803 b43_phy_ht_spur_avoid(dev, new_channel);
804
Rafał Miłeckie5b61002011-06-27 14:58:52 +0200805 b43_phy_write(dev, 0x017e, 0x3830);
Rafał Miłecki39ca5542011-06-19 12:17:20 +0200806}
807
808static int b43_phy_ht_set_channel(struct b43_wldev *dev,
809 struct ieee80211_channel *channel,
810 enum nl80211_channel_type channel_type)
811{
812 struct b43_phy *phy = &dev->phy;
813
814 const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
815
816 if (phy->radio_ver == 0x2059) {
817 chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
818 channel->center_freq);
819 if (!chent_r2059)
820 return -ESRCH;
821 } else {
822 return -ESRCH;
823 }
824
825 /* TODO: In case of N-PHY some bandwidth switching goes here */
826
827 if (phy->radio_ver == 0x2059) {
828 b43_radio_2059_channel_setup(dev, chent_r2059);
829 b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
830 channel);
831 } else {
832 return -ESRCH;
833 }
834
835 return 0;
836}
837
Rafał Miłeckid7520b12011-06-13 16:20:06 +0200838/**************************************************
839 * Basic PHY ops.
840 **************************************************/
841
842static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
843{
844 struct b43_phy_ht *phy_ht;
845
846 phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
847 if (!phy_ht)
848 return -ENOMEM;
849 dev->phy.ht = phy_ht;
850
851 return 0;
852}
853
854static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
855{
856 struct b43_phy *phy = &dev->phy;
857 struct b43_phy_ht *phy_ht = phy->ht;
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100858 int i;
Rafał Miłeckid7520b12011-06-13 16:20:06 +0200859
860 memset(phy_ht, 0, sizeof(*phy_ht));
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100861
862 phy_ht->tx_pwr_ctl = true;
863 for (i = 0; i < 3; i++)
864 phy_ht->tx_pwr_idx[i] = B43_PHY_HT_TXPCTL_CMD_C1_INIT + 1;
Rafał Miłecki371ec462013-03-07 16:47:23 +0100865
866 for (i = 0; i < 3; i++)
867 phy_ht->bb_mult_save[i] = -1;
Rafał Miłeckid7520b12011-06-13 16:20:06 +0200868}
869
Rafał Miłecki2d02c862011-06-28 09:28:39 +0200870static int b43_phy_ht_op_init(struct b43_wldev *dev)
871{
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100872 struct b43_phy_ht *phy_ht = dev->phy.ht;
Rafał Miłecki19240f32011-08-12 13:13:46 +0200873 u16 tmp;
Rafał Miłeckiea5a08c2011-08-24 11:52:35 +0200874 u16 clip_state[3];
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100875 bool saved_tx_pwr_ctl;
Rafał Miłecki19240f32011-08-12 13:13:46 +0200876
Rafał Miłecki7c2332b2013-03-04 16:39:10 +0100877 if (dev->dev->bus_type != B43_BUS_BCMA) {
878 b43err(dev->wl, "HT-PHY is supported only on BCMA bus!\n");
879 return -EOPNOTSUPP;
880 }
881
Rafał Miłecki2d02c862011-06-28 09:28:39 +0200882 b43_phy_ht_tables_init(dev);
883
Rafał Miłecki357e24d2011-08-13 01:41:11 +0200884 b43_phy_mask(dev, 0x0be, ~0x2);
885 b43_phy_set(dev, 0x23f, 0x7ff);
886 b43_phy_set(dev, 0x240, 0x7ff);
887 b43_phy_set(dev, 0x241, 0x7ff);
Rafał Miłecki15222b52011-08-12 13:13:44 +0200888
889 b43_phy_ht_zero_extg(dev);
890
Rafał Miłecki357e24d2011-08-13 01:41:11 +0200891 b43_phy_mask(dev, B43_PHY_EXTG(0), ~0x3);
Rafał Miłeckif457f182011-08-12 13:13:45 +0200892
Rafał Miłecki47606922013-03-09 13:43:49 +0100893 b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0);
894 b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0);
895 b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0);
Rafał Miłeckif457f182011-08-12 13:13:45 +0200896
897 b43_phy_write(dev, B43_PHY_EXTG(0x103), 0x20);
898 b43_phy_write(dev, B43_PHY_EXTG(0x101), 0x20);
899 b43_phy_write(dev, 0x20d, 0xb8);
900 b43_phy_write(dev, B43_PHY_EXTG(0x14f), 0xc8);
901 b43_phy_write(dev, 0x70, 0x50);
902 b43_phy_write(dev, 0x1ff, 0x30);
903
904 if (0) /* TODO: condition */
905 ; /* TODO: PHY op on reg 0x217 */
906
Rafał Miłeckib372afa2013-03-07 16:47:16 +0100907 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
908 b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN, 0);
909 else
910 b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN,
911 B43_PHY_HT_CLASS_CTL_CCK_EN);
Rafał Miłeckif457f182011-08-12 13:13:45 +0200912
Rafał Miłecki357e24d2011-08-13 01:41:11 +0200913 b43_phy_set(dev, 0xb1, 0x91);
914 b43_phy_write(dev, 0x32f, 0x0003);
915 b43_phy_write(dev, 0x077, 0x0010);
916 b43_phy_write(dev, 0x0b4, 0x0258);
917 b43_phy_mask(dev, 0x17e, ~0x4000);
Rafał Miłeckif457f182011-08-12 13:13:45 +0200918
919 b43_phy_write(dev, 0x0b9, 0x0072);
920
Rafał Miłecki98f8dc72011-08-13 17:54:04 +0200921 b43_httab_write_few(dev, B43_HTTAB16(7, 0x14e), 2, 0x010f, 0x010f);
922 b43_httab_write_few(dev, B43_HTTAB16(7, 0x15e), 2, 0x010f, 0x010f);
923 b43_httab_write_few(dev, B43_HTTAB16(7, 0x16e), 2, 0x010f, 0x010f);
Rafał Miłecki19240f32011-08-12 13:13:46 +0200924
Rafał Miłeckia4042bb2011-08-13 01:41:12 +0200925 b43_phy_ht_afe_unk1(dev);
926
Rafał Miłecki98f8dc72011-08-13 17:54:04 +0200927 b43_httab_write_few(dev, B43_HTTAB16(7, 0x130), 9, 0x777, 0x111, 0x111,
928 0x777, 0x111, 0x111, 0x777, 0x111, 0x111);
929
930 b43_httab_write(dev, B43_HTTAB16(7, 0x120), 0x0777);
931 b43_httab_write(dev, B43_HTTAB16(7, 0x124), 0x0777);
932
933 b43_httab_write(dev, B43_HTTAB16(8, 0x00), 0x02);
934 b43_httab_write(dev, B43_HTTAB16(8, 0x10), 0x02);
935 b43_httab_write(dev, B43_HTTAB16(8, 0x20), 0x02);
936
937 b43_httab_write_few(dev, B43_HTTAB16(8, 0x08), 4,
938 0x8e, 0x96, 0x96, 0x96);
939 b43_httab_write_few(dev, B43_HTTAB16(8, 0x18), 4,
940 0x8f, 0x9f, 0x9f, 0x9f);
941 b43_httab_write_few(dev, B43_HTTAB16(8, 0x28), 4,
942 0x8f, 0x9f, 0x9f, 0x9f);
943
944 b43_httab_write_few(dev, B43_HTTAB16(8, 0x0c), 4, 0x2, 0x2, 0x2, 0x2);
945 b43_httab_write_few(dev, B43_HTTAB16(8, 0x1c), 4, 0x2, 0x2, 0x2, 0x2);
946 b43_httab_write_few(dev, B43_HTTAB16(8, 0x2c), 4, 0x2, 0x2, 0x2, 0x2);
Rafał Miłeckia4042bb2011-08-13 01:41:12 +0200947
Rafał Miłecki357e24d2011-08-13 01:41:11 +0200948 b43_phy_maskset(dev, 0x0280, 0xff00, 0x3e);
949 b43_phy_maskset(dev, 0x0283, 0xff00, 0x3e);
950 b43_phy_maskset(dev, B43_PHY_OFDM(0x0141), 0xff00, 0x46);
951 b43_phy_maskset(dev, 0x0283, 0xff00, 0x40);
952
Rafał Miłecki98f8dc72011-08-13 17:54:04 +0200953 b43_httab_write_few(dev, B43_HTTAB16(00, 0x8), 4,
954 0x09, 0x0e, 0x13, 0x18);
955 b43_httab_write_few(dev, B43_HTTAB16(01, 0x8), 4,
956 0x09, 0x0e, 0x13, 0x18);
957 /* TODO: Did wl mean 2 instead of 40? */
958 b43_httab_write_few(dev, B43_HTTAB16(40, 0x8), 4,
959 0x09, 0x0e, 0x13, 0x18);
Rafał Miłecki357e24d2011-08-13 01:41:11 +0200960
961 b43_phy_maskset(dev, B43_PHY_OFDM(0x24), 0x3f, 0xd);
962 b43_phy_maskset(dev, B43_PHY_OFDM(0x64), 0x3f, 0xd);
963 b43_phy_maskset(dev, B43_PHY_OFDM(0xa4), 0x3f, 0xd);
964
965 b43_phy_set(dev, B43_PHY_EXTG(0x060), 0x1);
966 b43_phy_set(dev, B43_PHY_EXTG(0x064), 0x1);
967 b43_phy_set(dev, B43_PHY_EXTG(0x080), 0x1);
968 b43_phy_set(dev, B43_PHY_EXTG(0x084), 0x1);
969
Rafał Miłecki19240f32011-08-12 13:13:46 +0200970 /* Copy some tables entries */
971 tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
972 b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
973 tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x154));
974 b43_httab_write(dev, B43_HTTAB16(7, 0x15a), tmp);
975 tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x164));
976 b43_httab_write(dev, B43_HTTAB16(7, 0x16a), tmp);
977
978 /* Reset CCA */
979 b43_phy_force_clock(dev, true);
980 tmp = b43_phy_read(dev, B43_PHY_HT_BBCFG);
981 b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp | B43_PHY_HT_BBCFG_RSTCCA);
982 b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp & ~B43_PHY_HT_BBCFG_RSTCCA);
983 b43_phy_force_clock(dev, false);
984
985 b43_mac_phy_clock_set(dev, true);
986
Rafał Miłeckia51ab252013-03-09 13:49:01 +0100987 b43_phy_ht_pa_override(dev, false);
Rafał Miłeckic750f792011-08-24 11:52:34 +0200988 b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RX2TX);
989 b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
Rafał Miłeckia51ab252013-03-09 13:49:01 +0100990 b43_phy_ht_pa_override(dev, true);
Rafał Miłecki357e24d2011-08-13 01:41:11 +0200991
Rafał Miłeckiea5a08c2011-08-24 11:52:35 +0200992 /* TODO: Should we restore it? Or store it in global PHY info? */
Rafał Miłeckib372afa2013-03-07 16:47:16 +0100993 b43_phy_ht_classifier(dev, 0, 0);
Rafał Miłeckiea5a08c2011-08-24 11:52:35 +0200994 b43_phy_ht_read_clip_detection(dev, clip_state);
Rafał Miłeckib5058342011-08-12 15:27:34 +0200995
996 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
997 b43_phy_ht_bphy_init(dev);
998
999 b43_httab_write_bulk(dev, B43_HTTAB32(0x1a, 0xc0),
1000 B43_HTTAB_1A_C0_LATE_SIZE, b43_httab_0x1a_0xc0_late);
1001
Rafał Miłecki60e8fb92013-03-09 13:52:12 +01001002 saved_tx_pwr_ctl = phy_ht->tx_pwr_ctl;
1003 b43_phy_ht_tx_power_fix(dev);
Rafał Miłecki60e8fb92013-03-09 13:52:12 +01001004 b43_phy_ht_tx_power_ctl(dev, false);
Rafał Miłecki371ec462013-03-07 16:47:23 +01001005 b43_phy_ht_tx_power_ctl_idle_tssi(dev);
Rafał Miłecki5949e042013-03-07 16:47:26 +01001006 b43_phy_ht_tx_power_ctl_setup(dev);
Rafał Miłeckidc3c4e12013-03-16 23:57:10 +01001007 b43_phy_ht_tssi_setup(dev);
Rafał Miłecki60e8fb92013-03-09 13:52:12 +01001008 b43_phy_ht_tx_power_ctl(dev, saved_tx_pwr_ctl);
Rafał Miłecki60e8fb92013-03-09 13:52:12 +01001009
Rafał Miłecki2d02c862011-06-28 09:28:39 +02001010 return 0;
1011}
1012
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001013static void b43_phy_ht_op_free(struct b43_wldev *dev)
1014{
1015 struct b43_phy *phy = &dev->phy;
1016 struct b43_phy_ht *phy_ht = phy->ht;
1017
1018 kfree(phy_ht);
1019 phy->ht = NULL;
1020}
1021
Rafał Miłeckie7c62552011-06-19 02:18:11 +02001022/* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
1023static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
1024 bool blocked)
1025{
1026 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
1027 b43err(dev->wl, "MAC not suspended\n");
1028
1029 if (blocked) {
Rafał Miłecki85e6c262014-09-09 21:17:06 +02001030 b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD,
1031 ~B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
Rafał Miłeckie7c62552011-06-19 02:18:11 +02001032 } else {
Rafał Miłecki3e644ab2011-06-28 00:08:53 +02001033 if (dev->phy.radio_ver == 0x2059)
1034 b43_radio_2059_init(dev);
1035 else
1036 B43_WARN_ON(1);
Rafał Miłecki315a6852011-07-17 10:30:32 +02001037
1038 b43_switch_channel(dev, dev->phy.channel);
Rafał Miłeckie7c62552011-06-19 02:18:11 +02001039 }
1040}
1041
Rafał Miłeckia8e82742011-06-16 01:59:20 +02001042static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
1043{
1044 if (on) {
Rafał Miłecki47606922013-03-09 13:43:49 +01001045 b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00cd);
1046 b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x0000);
1047 b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00cd);
1048 b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x0000);
1049 b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00cd);
1050 b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x0000);
Rafał Miłeckia8e82742011-06-16 01:59:20 +02001051 } else {
Rafał Miłecki47606922013-03-09 13:43:49 +01001052 b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x07ff);
1053 b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00fd);
1054 b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x07ff);
1055 b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00fd);
1056 b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x07ff);
1057 b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00fd);
Rafał Miłeckia8e82742011-06-16 01:59:20 +02001058 }
1059}
1060
Rafał Miłecki39ca5542011-06-19 12:17:20 +02001061static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
1062 unsigned int new_channel)
1063{
Karl Beldan675a0b02013-03-25 16:26:57 +01001064 struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
1065 enum nl80211_channel_type channel_type =
1066 cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
Rafał Miłecki39ca5542011-06-19 12:17:20 +02001067
1068 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1069 if ((new_channel < 1) || (new_channel > 14))
1070 return -EINVAL;
1071 } else {
1072 return -EINVAL;
1073 }
1074
1075 return b43_phy_ht_set_channel(dev, channel, channel_type);
1076}
1077
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001078static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
1079{
1080 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki315a6852011-07-17 10:30:32 +02001081 return 11;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001082 return 36;
1083}
1084
1085/**************************************************
1086 * R/W ops.
1087 **************************************************/
1088
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001089static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
1090 u16 set)
1091{
Rafał Miłecki25c15562014-08-07 07:45:37 +02001092 b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001093 b43_write16(dev, B43_MMIO_PHY_DATA,
1094 (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
1095}
1096
Rafał Miłecki4cabd422011-06-16 01:59:19 +02001097static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
1098{
1099 /* HT-PHY needs 0x200 for read access */
1100 reg |= 0x200;
1101
Rafał Miłecki25c15562014-08-07 07:45:37 +02001102 b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
Rafał Miłecki4cabd422011-06-16 01:59:19 +02001103 return b43_read16(dev, B43_MMIO_RADIO24_DATA);
1104}
1105
1106static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
1107 u16 value)
1108{
Rafał Miłecki25c15562014-08-07 07:45:37 +02001109 b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
Rafał Miłecki4cabd422011-06-16 01:59:19 +02001110 b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
1111}
1112
Rafał Miłecki21a18f22011-07-07 20:06:56 +02001113static enum b43_txpwr_result
1114b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
1115{
1116 return B43_TXPWR_RES_DONE;
1117}
1118
1119static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
1120{
1121}
1122
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001123/**************************************************
1124 * PHY ops struct.
1125 **************************************************/
1126
1127const struct b43_phy_operations b43_phyops_ht = {
1128 .allocate = b43_phy_ht_op_allocate,
1129 .free = b43_phy_ht_op_free,
1130 .prepare_structs = b43_phy_ht_op_prepare_structs,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001131 .init = b43_phy_ht_op_init,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001132 .phy_maskset = b43_phy_ht_op_maskset,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001133 .radio_read = b43_phy_ht_op_radio_read,
1134 .radio_write = b43_phy_ht_op_radio_write,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001135 .software_rfkill = b43_phy_ht_op_software_rfkill,
1136 .switch_analog = b43_phy_ht_op_switch_analog,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001137 .switch_channel = b43_phy_ht_op_switch_channel,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001138 .get_default_chan = b43_phy_ht_op_get_default_chan,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001139 .recalc_txpower = b43_phy_ht_op_recalc_txpower,
1140 .adjust_txpower = b43_phy_ht_op_adjust_txpower,
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001141};