blob: e65808c482f1847d09d819a24defb0e5cf6508b5 [file] [log] [blame]
Jamie Iles7d4008e2011-08-26 19:04:50 +01001/*
2 * Synopsys DesignWare 8250 driver.
3 *
4 * Copyright 2011 Picochip, Jamie Iles.
Heikki Krogerus6a7320c2013-01-10 11:25:10 +02005 * Copyright 2013 Intel Corporation
Jamie Iles7d4008e2011-08-26 19:04:50 +01006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
13 * LCR is written whilst busy. If it is, then a busy detect interrupt is
14 * raised, the LCR needs to be rewritten and the uart status register read.
15 */
16#include <linux/device.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010017#include <linux/io.h>
18#include <linux/module.h>
19#include <linux/serial_8250.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010020#include <linux/serial_reg.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_platform.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
Heikki Krogerus6a7320c2013-01-10 11:25:10 +020026#include <linux/acpi.h>
Emilio Lópeze302cd92013-03-29 00:15:49 +010027#include <linux/clk.h>
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +080028#include <linux/reset.h>
Heikki Krogerusffc3ae62013-04-10 16:58:28 +030029#include <linux/pm_runtime.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010030
David Daneyd5f1af72013-06-19 20:37:27 +000031#include <asm/byteorder.h>
32
Heikki Krogerus7277b2a2013-01-10 11:25:12 +020033#include "8250.h"
34
Heikki Krogerus30046df2013-01-10 11:25:09 +020035/* Offsets for the DesignWare specific registers */
36#define DW_UART_USR 0x1f /* UART Status Register */
37#define DW_UART_CPR 0xf4 /* Component Parameter Register */
38#define DW_UART_UCV 0xf8 /* UART Component Version */
39
40/* Component Parameter Register bits */
41#define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
42#define DW_UART_CPR_AFCE_MODE (1 << 4)
43#define DW_UART_CPR_THRE_MODE (1 << 5)
44#define DW_UART_CPR_SIR_MODE (1 << 6)
45#define DW_UART_CPR_SIR_LP_MODE (1 << 7)
46#define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
47#define DW_UART_CPR_FIFO_ACCESS (1 << 9)
48#define DW_UART_CPR_FIFO_STAT (1 << 10)
49#define DW_UART_CPR_SHADOW (1 << 11)
50#define DW_UART_CPR_ENCODED_PARMS (1 << 12)
51#define DW_UART_CPR_DMA_EXTRA (1 << 13)
52#define DW_UART_CPR_FIFO_MODE (0xff << 16)
53/* Helper for fifo size calculation */
54#define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
55
Ed Blake0e0b9892016-11-10 18:07:56 +000056/* DesignWare specific register fields */
57#define DW_UART_MCR_SIRE BIT(6)
Heikki Krogerus30046df2013-01-10 11:25:09 +020058
Jamie Iles7d4008e2011-08-26 19:04:50 +010059struct dw8250_data {
Heikki Krogerusfe95855532013-09-05 17:34:53 +030060 u8 usr_reg;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030061 int line;
Desmond Liudfd37662015-02-26 16:35:57 -080062 int msr_mask_on;
63 int msr_mask_off;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030064 struct clk *clk;
Heiko Stübner7d78cbe2014-06-16 15:25:17 +020065 struct clk *pclk;
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +080066 struct reset_control *rst;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030067 struct uart_8250_dma dma;
Heikki Krogerus4f042052015-09-21 14:17:27 +030068
69 unsigned int skip_autocfg:1;
Heikki Krogerusc73942e2015-09-21 14:17:29 +030070 unsigned int uart_16550_compatible:1;
Jamie Iles7d4008e2011-08-26 19:04:50 +010071};
72
Tim Kryger33acbb82013-08-16 13:50:15 -070073static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
74{
75 struct dw8250_data *d = p->private_data;
76
Desmond Liudfd37662015-02-26 16:35:57 -080077 /* Override any modem control signals if needed */
78 if (offset == UART_MSR) {
79 value |= d->msr_mask_on;
80 value &= ~d->msr_mask_off;
81 }
82
Tim Kryger33acbb82013-08-16 13:50:15 -070083 return value;
84}
85
Tim Krygerc49436b2013-10-01 10:18:08 -070086static void dw8250_force_idle(struct uart_port *p)
87{
Andy Shevchenkob1261c82014-07-14 14:26:14 +030088 struct uart_8250_port *up = up_to_u8250p(p);
89
90 serial8250_clear_and_reinit_fifos(up);
Tim Krygerc49436b2013-10-01 10:18:08 -070091 (void)p->serial_in(p, UART_RX);
92}
93
Noam Camuscdcea052015-12-12 19:18:25 +020094static void dw8250_check_lcr(struct uart_port *p, int value)
Jamie Iles7d4008e2011-08-26 19:04:50 +010095{
Noam Camuscdcea052015-12-12 19:18:25 +020096 void __iomem *offset = p->membase + (UART_LCR << p->regshift);
97 int tries = 1000;
Tim Krygerc49436b2013-10-01 10:18:08 -070098
99 /* Make sure LCR write wasn't ignored */
Noam Camuscdcea052015-12-12 19:18:25 +0200100 while (tries--) {
101 unsigned int lcr = p->serial_in(p, UART_LCR);
102
103 if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
104 return;
105
106 dw8250_force_idle(p);
107
108#ifdef CONFIG_64BIT
Kefeng Wang6550be92016-05-02 17:19:46 +0800109 if (p->type == PORT_OCTEON)
110 __raw_writeq(value & 0xff, offset);
111 else
112#endif
Noam Camuscdcea052015-12-12 19:18:25 +0200113 if (p->iotype == UPIO_MEM32)
114 writel(value, offset);
Noam Camus5a431402015-12-12 19:18:27 +0200115 else if (p->iotype == UPIO_MEM32BE)
116 iowrite32be(value, offset);
Noam Camuscdcea052015-12-12 19:18:25 +0200117 else
118 writeb(value, offset);
Tim Krygerc49436b2013-10-01 10:18:08 -0700119 }
Noam Camuscdcea052015-12-12 19:18:25 +0200120 /*
121 * FIXME: this deadlocks if port->lock is already held
122 * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
123 */
124}
125
126static void dw8250_serial_out(struct uart_port *p, int offset, int value)
127{
128 struct dw8250_data *d = p->private_data;
129
130 writeb(value, p->membase + (offset << p->regshift));
131
132 if (offset == UART_LCR && !d->uart_16550_compatible)
133 dw8250_check_lcr(p, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100134}
135
136static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
137{
Tim Kryger33acbb82013-08-16 13:50:15 -0700138 unsigned int value = readb(p->membase + (offset << p->regshift));
Jamie Iles7d4008e2011-08-26 19:04:50 +0100139
Tim Kryger33acbb82013-08-16 13:50:15 -0700140 return dw8250_modify_msr(p, offset, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100141}
142
David Daneybca20922014-11-14 17:26:19 +0300143#ifdef CONFIG_64BIT
144static unsigned int dw8250_serial_inq(struct uart_port *p, int offset)
David Daneyd5f1af72013-06-19 20:37:27 +0000145{
David Daneybca20922014-11-14 17:26:19 +0300146 unsigned int value;
147
148 value = (u8)__raw_readq(p->membase + (offset << p->regshift));
149
150 return dw8250_modify_msr(p, offset, value);
David Daneyd5f1af72013-06-19 20:37:27 +0000151}
152
David Daneybca20922014-11-14 17:26:19 +0300153static void dw8250_serial_outq(struct uart_port *p, int offset, int value)
154{
Noam Camuscdcea052015-12-12 19:18:25 +0200155 struct dw8250_data *d = p->private_data;
156
David Daneybca20922014-11-14 17:26:19 +0300157 value &= 0xff;
158 __raw_writeq(value, p->membase + (offset << p->regshift));
159 /* Read back to ensure register write ordering. */
160 __raw_readq(p->membase + (UART_LCR << p->regshift));
161
Noam Camuscdcea052015-12-12 19:18:25 +0200162 if (offset == UART_LCR && !d->uart_16550_compatible)
163 dw8250_check_lcr(p, value);
David Daneybca20922014-11-14 17:26:19 +0300164}
165#endif /* CONFIG_64BIT */
166
Jamie Iles7d4008e2011-08-26 19:04:50 +0100167static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
168{
Noam Camuscdcea052015-12-12 19:18:25 +0200169 struct dw8250_data *d = p->private_data;
170
Tim Kryger33acbb82013-08-16 13:50:15 -0700171 writel(value, p->membase + (offset << p->regshift));
Tim Krygerc49436b2013-10-01 10:18:08 -0700172
Noam Camuscdcea052015-12-12 19:18:25 +0200173 if (offset == UART_LCR && !d->uart_16550_compatible)
174 dw8250_check_lcr(p, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100175}
176
177static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
178{
Tim Kryger33acbb82013-08-16 13:50:15 -0700179 unsigned int value = readl(p->membase + (offset << p->regshift));
Jamie Iles7d4008e2011-08-26 19:04:50 +0100180
Tim Kryger33acbb82013-08-16 13:50:15 -0700181 return dw8250_modify_msr(p, offset, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100182}
183
Noam Camus46250902015-12-12 19:18:26 +0200184static void dw8250_serial_out32be(struct uart_port *p, int offset, int value)
185{
186 struct dw8250_data *d = p->private_data;
187
188 iowrite32be(value, p->membase + (offset << p->regshift));
189
190 if (offset == UART_LCR && !d->uart_16550_compatible)
191 dw8250_check_lcr(p, value);
192}
193
194static unsigned int dw8250_serial_in32be(struct uart_port *p, int offset)
195{
196 unsigned int value = ioread32be(p->membase + (offset << p->regshift));
197
198 return dw8250_modify_msr(p, offset, value);
199}
200
201
Jamie Iles7d4008e2011-08-26 19:04:50 +0100202static int dw8250_handle_irq(struct uart_port *p)
203{
Douglas Anderson424d7912017-02-06 15:30:00 -0800204 struct uart_8250_port *up = up_to_u8250p(p);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100205 struct dw8250_data *d = p->private_data;
206 unsigned int iir = p->serial_in(p, UART_IIR);
Douglas Anderson424d7912017-02-06 15:30:00 -0800207 unsigned int status;
208 unsigned long flags;
209
210 /*
211 * There are ways to get Designware-based UARTs into a state where
212 * they are asserting UART_IIR_RX_TIMEOUT but there is no actual
213 * data available. If we see such a case then we'll do a bogus
214 * read. If we don't do this then the "RX TIMEOUT" interrupt will
215 * fire forever.
216 *
217 * This problem has only been observed so far when not in DMA mode
218 * so we limit the workaround only to non-DMA mode.
219 */
220 if (!up->dma && ((iir & 0x3f) == UART_IIR_RX_TIMEOUT)) {
221 spin_lock_irqsave(&p->lock, flags);
222 status = p->serial_in(p, UART_LSR);
223
224 if (!(status & (UART_LSR_DR | UART_LSR_BI)))
225 (void) p->serial_in(p, UART_RX);
226
227 spin_unlock_irqrestore(&p->lock, flags);
228 }
Jamie Iles7d4008e2011-08-26 19:04:50 +0100229
Andy Shevchenko34eefb592016-02-15 17:38:45 +0200230 if (serial8250_handle_irq(p, iir))
Jamie Iles7d4008e2011-08-26 19:04:50 +0100231 return 1;
Andy Shevchenko34eefb592016-02-15 17:38:45 +0200232
233 if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
Tim Krygerc49436b2013-10-01 10:18:08 -0700234 /* Clear the USR */
David Daneyd5f1af72013-06-19 20:37:27 +0000235 (void)p->serial_in(p, d->usr_reg);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100236
237 return 1;
238 }
239
240 return 0;
241}
242
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300243static void
244dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
245{
246 if (!state)
247 pm_runtime_get_sync(port->dev);
248
249 serial8250_do_pm(port, state, old);
250
251 if (state)
252 pm_runtime_put_sync_suspend(port->dev);
253}
254
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300255static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
256 struct ktermios *old)
257{
258 unsigned int baud = tty_termios_baud_rate(termios);
259 struct dw8250_data *d = p->private_data;
Heiko Stuebner09498082017-03-09 07:41:16 +0100260 long rate;
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300261 int ret;
262
263 if (IS_ERR(d->clk) || !old)
264 goto out;
265
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300266 clk_disable_unprepare(d->clk);
267 rate = clk_round_rate(d->clk, baud * 16);
Heiko Stuebner09498082017-03-09 07:41:16 +0100268 if (rate < 0)
269 ret = rate;
James Hoganb15bfbe2017-03-04 13:09:58 +0000270 else if (rate == 0)
271 ret = -ENOENT;
Heiko Stuebner09498082017-03-09 07:41:16 +0100272 else
273 ret = clk_set_rate(d->clk, rate);
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300274 clk_prepare_enable(d->clk);
275
276 if (!ret)
277 p->uartclk = rate;
Qipeng Zha0a6c3012015-07-29 18:23:32 +0800278
Jason Uy6a171b22017-01-11 11:48:20 -0800279out:
Qipeng Zha0a6c3012015-07-29 18:23:32 +0800280 p->status &= ~UPSTAT_AUTOCTS;
281 if (termios->c_cflag & CRTSCTS)
282 p->status |= UPSTAT_AUTOCTS;
283
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300284 serial8250_do_set_termios(p, termios, old);
285}
286
Ed Blake0e0b9892016-11-10 18:07:56 +0000287static void dw8250_set_ldisc(struct uart_port *p, struct ktermios *termios)
288{
289 struct uart_8250_port *up = up_to_u8250p(p);
290 unsigned int mcr = p->serial_in(p, UART_MCR);
291
292 if (up->capabilities & UART_CAP_IRDA) {
293 if (termios->c_line == N_IRDA)
294 mcr |= DW_UART_MCR_SIRE;
295 else
296 mcr &= ~DW_UART_MCR_SIRE;
297
298 p->serial_out(p, UART_MCR, mcr);
299 }
300 serial8250_do_set_ldisc(p, termios);
301}
302
Heikki Krogerus1edb3cf2015-09-21 14:17:30 +0300303/*
304 * dw8250_fallback_dma_filter will prevent the UART from getting just any free
305 * channel on platforms that have DMA engines, but don't have any channels
306 * assigned to the UART.
307 *
308 * REVISIT: This is a work around for limitation in the DMA Engine API. Once the
309 * core problem is fixed, this function is no longer needed.
310 */
311static bool dw8250_fallback_dma_filter(struct dma_chan *chan, void *param)
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300312{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +0300313 return false;
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300314}
315
Heikki Krogerus0788c392015-05-26 15:59:32 +0300316static bool dw8250_idma_filter(struct dma_chan *chan, void *param)
317{
Heikki Krogerus83ce95e2015-09-21 14:17:31 +0300318 return param == chan->device->dev->parent;
Heikki Krogerus0788c392015-05-26 15:59:32 +0300319}
320
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300321static void dw8250_quirks(struct uart_port *p, struct dw8250_data *data)
David Daneyd5f1af72013-06-19 20:37:27 +0000322{
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300323 if (p->dev->of_node) {
324 struct device_node *np = p->dev->of_node;
325 int id;
David Daneyd5f1af72013-06-19 20:37:27 +0000326
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300327 /* get index of serial line, if found in DT aliases */
328 id = of_alias_get_id(np, "serial");
329 if (id >= 0)
330 p->line = id;
331#ifdef CONFIG_64BIT
332 if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
333 p->serial_in = dw8250_serial_inq;
334 p->serial_out = dw8250_serial_outq;
335 p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
336 p->type = PORT_OCTEON;
337 data->usr_reg = 0x27;
338 data->skip_autocfg = true;
339 }
340#endif
Noam Camus46250902015-12-12 19:18:26 +0200341 if (of_device_is_big_endian(p->dev->of_node)) {
342 p->iotype = UPIO_MEM32BE;
343 p->serial_in = dw8250_serial_in32be;
344 p->serial_out = dw8250_serial_out32be;
345 }
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300346 } else if (has_acpi_companion(p->dev)) {
Heikki Krogerus20a875e2016-08-23 11:33:28 +0300347 const struct acpi_device_id *id;
348
349 id = acpi_match_device(p->dev->driver->acpi_match_table,
350 p->dev);
351 if (id && !strcmp(id->id, "APMC0D08")) {
352 p->iotype = UPIO_MEM32;
353 p->regshift = 2;
354 p->serial_in = dw8250_serial_in32;
355 data->uart_16550_compatible = true;
356 }
Heikki Krogerus0788c392015-05-26 15:59:32 +0300357 }
David Daneyd5f1af72013-06-19 20:37:27 +0000358
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300359 /* Platforms with iDMA */
360 if (platform_get_resource_byname(to_platform_device(p->dev),
361 IORESOURCE_MEM, "lpss_priv")) {
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300362 data->dma.rx_param = p->dev->parent;
363 data->dma.tx_param = p->dev->parent;
364 data->dma.fn = dw8250_idma_filter;
365 }
David Daneyd5f1af72013-06-19 20:37:27 +0000366}
David Daneyd5f1af72013-06-19 20:37:27 +0000367
Heikki Krogerus2338a752015-09-21 14:17:32 +0300368static void dw8250_setup_port(struct uart_port *p)
369{
370 struct uart_8250_port *up = up_to_u8250p(p);
371 u32 reg;
372
373 /*
374 * If the Component Version Register returns zero, we know that
375 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
376 */
Noam Camus5a431402015-12-12 19:18:27 +0200377 if (p->iotype == UPIO_MEM32BE)
378 reg = ioread32be(p->membase + DW_UART_UCV);
379 else
380 reg = readl(p->membase + DW_UART_UCV);
Heikki Krogerus2338a752015-09-21 14:17:32 +0300381 if (!reg)
382 return;
383
384 dev_dbg(p->dev, "Designware UART version %c.%c%c\n",
385 (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
386
Noam Camus5a431402015-12-12 19:18:27 +0200387 if (p->iotype == UPIO_MEM32BE)
388 reg = ioread32be(p->membase + DW_UART_CPR);
389 else
390 reg = readl(p->membase + DW_UART_CPR);
Heikki Krogerus2338a752015-09-21 14:17:32 +0300391 if (!reg)
392 return;
393
394 /* Select the type based on fifo */
395 if (reg & DW_UART_CPR_FIFO_MODE) {
396 p->type = PORT_16550A;
397 p->flags |= UPF_FIXED_TYPE;
398 p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
399 up->capabilities = UART_CAP_FIFO;
400 }
401
402 if (reg & DW_UART_CPR_AFCE_MODE)
403 up->capabilities |= UART_CAP_AFE;
Ed Blake0e0b9892016-11-10 18:07:56 +0000404
405 if (reg & DW_UART_CPR_SIR_MODE)
406 up->capabilities |= UART_CAP_IRDA;
Heikki Krogerus2338a752015-09-21 14:17:32 +0300407}
408
Bill Pemberton9671f092012-11-19 13:21:50 -0500409static int dw8250_probe(struct platform_device *pdev)
Jamie Iles7d4008e2011-08-26 19:04:50 +0100410{
Alan Cox2655a2c2012-07-12 12:59:50 +0100411 struct uart_8250_port uart = {};
Jamie Iles7d4008e2011-08-26 19:04:50 +0100412 struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300413 int irq = platform_get_irq(pdev, 0);
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300414 struct uart_port *p = &uart.port;
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800415 struct device *dev = &pdev->dev;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100416 struct dw8250_data *data;
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200417 int err;
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300418 u32 val;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100419
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300420 if (!regs) {
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800421 dev_err(dev, "no registers defined\n");
Jamie Iles7d4008e2011-08-26 19:04:50 +0100422 return -EINVAL;
423 }
424
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300425 if (irq < 0) {
426 if (irq != -EPROBE_DEFER)
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800427 dev_err(dev, "cannot get irq\n");
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300428 return irq;
429 }
430
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300431 spin_lock_init(&p->lock);
432 p->mapbase = regs->start;
433 p->irq = irq;
434 p->handle_irq = dw8250_handle_irq;
435 p->pm = dw8250_do_pm;
436 p->type = PORT_8250;
Heikki Krogerus7693c792015-09-21 14:17:33 +0300437 p->flags = UPF_SHARE_IRQ | UPF_FIXED_PORT;
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800438 p->dev = dev;
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300439 p->iotype = UPIO_MEM;
440 p->serial_in = dw8250_serial_in;
441 p->serial_out = dw8250_serial_out;
Ed Blake0e0b9892016-11-10 18:07:56 +0000442 p->set_ldisc = dw8250_set_ldisc;
Jason Uy6a171b22017-01-11 11:48:20 -0800443 p->set_termios = dw8250_set_termios;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100444
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800445 p->membase = devm_ioremap(dev, regs->start, resource_size(regs));
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300446 if (!p->membase)
Heikki Krogerusf93366f2013-01-10 11:25:07 +0200447 return -ENOMEM;
448
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800449 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
Emilio Lópeze302cd92013-03-29 00:15:49 +0100450 if (!data)
451 return -ENOMEM;
452
Heikki Krogerus1edb3cf2015-09-21 14:17:30 +0300453 data->dma.fn = dw8250_fallback_dma_filter;
David Daneyd5f1af72013-06-19 20:37:27 +0000454 data->usr_reg = DW_UART_USR;
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300455 p->private_data = data;
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200456
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800457 data->uart_16550_compatible = device_property_read_bool(dev,
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300458 "snps,uart-16550-compatible");
459
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800460 err = device_property_read_u32(dev, "reg-shift", &val);
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300461 if (!err)
462 p->regshift = val;
463
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800464 err = device_property_read_u32(dev, "reg-io-width", &val);
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300465 if (!err && val == 4) {
466 p->iotype = UPIO_MEM32;
467 p->serial_in = dw8250_serial_in32;
468 p->serial_out = dw8250_serial_out32;
469 }
470
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800471 if (device_property_read_bool(dev, "dcd-override")) {
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300472 /* Always report DCD as active */
473 data->msr_mask_on |= UART_MSR_DCD;
474 data->msr_mask_off |= UART_MSR_DDCD;
475 }
476
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800477 if (device_property_read_bool(dev, "dsr-override")) {
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300478 /* Always report DSR as active */
479 data->msr_mask_on |= UART_MSR_DSR;
480 data->msr_mask_off |= UART_MSR_DDSR;
481 }
482
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800483 if (device_property_read_bool(dev, "cts-override")) {
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300484 /* Always report CTS as active */
485 data->msr_mask_on |= UART_MSR_CTS;
486 data->msr_mask_off |= UART_MSR_DCTS;
487 }
488
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800489 if (device_property_read_bool(dev, "ri-override")) {
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300490 /* Always report Ring indicator as inactive */
491 data->msr_mask_off |= UART_MSR_RI;
492 data->msr_mask_off |= UART_MSR_TERI;
493 }
494
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200495 /* Always ask for fixed clock rate from a property. */
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800496 device_property_read_u32(dev, "clock-frequency", &p->uartclk);
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200497
498 /* If there is separate baudclk, get the rate from it. */
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800499 data->clk = devm_clk_get(dev, "baudclk");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800500 if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800501 data->clk = devm_clk_get(dev, NULL);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800502 if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
503 return -EPROBE_DEFER;
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200504 if (!IS_ERR_OR_NULL(data->clk)) {
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200505 err = clk_prepare_enable(data->clk);
506 if (err)
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800507 dev_warn(dev, "could not enable optional baudclk: %d\n",
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200508 err);
509 else
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300510 p->uartclk = clk_get_rate(data->clk);
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200511 }
512
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200513 /* If no clock rate is defined, fail. */
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300514 if (!p->uartclk) {
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800515 dev_err(dev, "clock rate not defined\n");
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200516 return -EINVAL;
517 }
518
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800519 data->pclk = devm_clk_get(dev, "apb_pclk");
Kefeng Wange16b46f2016-08-24 16:33:33 +0800520 if (IS_ERR(data->pclk) && PTR_ERR(data->pclk) == -EPROBE_DEFER) {
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800521 err = -EPROBE_DEFER;
522 goto err_clk;
523 }
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200524 if (!IS_ERR(data->pclk)) {
525 err = clk_prepare_enable(data->pclk);
526 if (err) {
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800527 dev_err(dev, "could not enable apb_pclk\n");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800528 goto err_clk;
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200529 }
Emilio Lópeze302cd92013-03-29 00:15:49 +0100530 }
531
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800532 data->rst = devm_reset_control_get_optional(dev, NULL);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800533 if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
534 err = -EPROBE_DEFER;
535 goto err_pclk;
536 }
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800537 if (!IS_ERR(data->rst))
538 reset_control_deassert(data->rst);
539
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300540 dw8250_quirks(p, data);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100541
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300542 /* If the Busy Functionality is not implemented, don't handle it */
Noam Camuscdcea052015-12-12 19:18:25 +0200543 if (data->uart_16550_compatible)
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300544 p->handle_irq = NULL;
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300545
Heikki Krogerus4f042052015-09-21 14:17:27 +0300546 if (!data->skip_autocfg)
Heikki Krogerus2338a752015-09-21 14:17:32 +0300547 dw8250_setup_port(p);
Heikki Krogerus4f042052015-09-21 14:17:27 +0300548
Heikki Krogerus25593182015-09-21 14:17:26 +0300549 /* If we have a valid fifosize, try hooking up DMA */
550 if (p->fifosize) {
551 data->dma.rxconf.src_maxburst = p->fifosize / 4;
552 data->dma.txconf.dst_maxburst = p->fifosize / 4;
553 uart.dma = &data->dma;
554 }
555
Alan Cox2655a2c2012-07-12 12:59:50 +0100556 data->line = serial8250_register_8250_port(&uart);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800557 if (data->line < 0) {
558 err = data->line;
559 goto err_reset;
560 }
Jamie Iles7d4008e2011-08-26 19:04:50 +0100561
562 platform_set_drvdata(pdev, data);
563
Kefeng Wang2cb78ea2016-09-01 10:24:19 +0800564 pm_runtime_set_active(dev);
565 pm_runtime_enable(dev);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300566
Jamie Iles7d4008e2011-08-26 19:04:50 +0100567 return 0;
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800568
569err_reset:
570 if (!IS_ERR(data->rst))
571 reset_control_assert(data->rst);
572
573err_pclk:
574 if (!IS_ERR(data->pclk))
575 clk_disable_unprepare(data->pclk);
576
577err_clk:
578 if (!IS_ERR(data->clk))
579 clk_disable_unprepare(data->clk);
580
581 return err;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100582}
583
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500584static int dw8250_remove(struct platform_device *pdev)
Jamie Iles7d4008e2011-08-26 19:04:50 +0100585{
586 struct dw8250_data *data = platform_get_drvdata(pdev);
587
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300588 pm_runtime_get_sync(&pdev->dev);
589
Jamie Iles7d4008e2011-08-26 19:04:50 +0100590 serial8250_unregister_port(data->line);
591
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800592 if (!IS_ERR(data->rst))
593 reset_control_assert(data->rst);
594
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200595 if (!IS_ERR(data->pclk))
596 clk_disable_unprepare(data->pclk);
597
Emilio Lópeze302cd92013-03-29 00:15:49 +0100598 if (!IS_ERR(data->clk))
599 clk_disable_unprepare(data->clk);
600
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300601 pm_runtime_disable(&pdev->dev);
602 pm_runtime_put_noidle(&pdev->dev);
603
Jamie Iles7d4008e2011-08-26 19:04:50 +0100604 return 0;
605}
606
Mika Westerberg13b949f2014-01-16 14:55:57 +0200607#ifdef CONFIG_PM_SLEEP
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300608static int dw8250_suspend(struct device *dev)
James Hoganb61c5ed2012-10-15 10:25:58 +0100609{
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300610 struct dw8250_data *data = dev_get_drvdata(dev);
James Hoganb61c5ed2012-10-15 10:25:58 +0100611
612 serial8250_suspend_port(data->line);
613
614 return 0;
615}
616
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300617static int dw8250_resume(struct device *dev)
James Hoganb61c5ed2012-10-15 10:25:58 +0100618{
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300619 struct dw8250_data *data = dev_get_drvdata(dev);
James Hoganb61c5ed2012-10-15 10:25:58 +0100620
621 serial8250_resume_port(data->line);
622
623 return 0;
624}
Mika Westerberg13b949f2014-01-16 14:55:57 +0200625#endif /* CONFIG_PM_SLEEP */
James Hoganb61c5ed2012-10-15 10:25:58 +0100626
Rafael J. Wysockid39fe4e2014-12-13 00:41:36 +0100627#ifdef CONFIG_PM
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300628static int dw8250_runtime_suspend(struct device *dev)
629{
630 struct dw8250_data *data = dev_get_drvdata(dev);
631
Ezequiel Garciadbd2df82013-05-07 08:27:16 -0300632 if (!IS_ERR(data->clk))
633 clk_disable_unprepare(data->clk);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300634
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200635 if (!IS_ERR(data->pclk))
636 clk_disable_unprepare(data->pclk);
637
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300638 return 0;
639}
640
641static int dw8250_runtime_resume(struct device *dev)
642{
643 struct dw8250_data *data = dev_get_drvdata(dev);
644
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200645 if (!IS_ERR(data->pclk))
646 clk_prepare_enable(data->pclk);
647
Ezequiel Garciadbd2df82013-05-07 08:27:16 -0300648 if (!IS_ERR(data->clk))
649 clk_prepare_enable(data->clk);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300650
651 return 0;
652}
653#endif
654
655static const struct dev_pm_ops dw8250_pm_ops = {
656 SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
657 SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
658};
659
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200660static const struct of_device_id dw8250_of_match[] = {
Jamie Iles7d4008e2011-08-26 19:04:50 +0100661 { .compatible = "snps,dw-apb-uart" },
David Daneyd5f1af72013-06-19 20:37:27 +0000662 { .compatible = "cavium,octeon-3860-uart" },
Jamie Iles7d4008e2011-08-26 19:04:50 +0100663 { /* Sentinel */ }
664};
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200665MODULE_DEVICE_TABLE(of, dw8250_of_match);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100666
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200667static const struct acpi_device_id dw8250_acpi_match[] = {
Heikki Krogerusaea02e82013-04-10 16:58:29 +0300668 { "INT33C4", 0 },
669 { "INT33C5", 0 },
Mika Westerbergd24c1952013-12-10 12:56:59 +0200670 { "INT3434", 0 },
671 { "INT3435", 0 },
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300672 { "80860F0A", 0 },
Alan Coxf1744422014-08-19 16:34:49 +0300673 { "8086228A", 0 },
Feng Kan5e1aeea2014-12-05 17:45:57 -0800674 { "APMC0D08", 0},
Ken Xue5ef86b72015-03-09 17:10:13 +0800675 { "AMD0020", 0 },
Wang Hongcheng204e9862016-03-11 09:40:11 +0800676 { "AMDI0020", 0 },
Kefeng Wange06b6b82016-08-31 11:29:12 +0800677 { "HISI0031", 0 },
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200678 { },
679};
680MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
681
Jamie Iles7d4008e2011-08-26 19:04:50 +0100682static struct platform_driver dw8250_platform_driver = {
683 .driver = {
684 .name = "dw-apb-uart",
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300685 .pm = &dw8250_pm_ops,
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200686 .of_match_table = dw8250_of_match,
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200687 .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
Jamie Iles7d4008e2011-08-26 19:04:50 +0100688 },
689 .probe = dw8250_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500690 .remove = dw8250_remove,
Jamie Iles7d4008e2011-08-26 19:04:50 +0100691};
692
Axel Linc8381c152011-11-28 19:22:15 +0800693module_platform_driver(dw8250_platform_driver);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100694
695MODULE_AUTHOR("Jamie Iles");
696MODULE_LICENSE("GPL");
697MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");
Mika Westerbergf3ac3fc2015-02-04 15:03:48 +0200698MODULE_ALIAS("platform:dw-apb-uart");