Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Synopsys DesignWare 8250 driver. |
| 3 | * |
| 4 | * Copyright 2011 Picochip, Jamie Iles. |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 5 | * Copyright 2013 Intel Corporation |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the |
| 13 | * LCR is written whilst busy. If it is, then a busy detect interrupt is |
| 14 | * raised, the LCR needs to be rewritten and the uart status register read. |
| 15 | */ |
| 16 | #include <linux/device.h> |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 17 | #include <linux/io.h> |
| 18 | #include <linux/module.h> |
| 19 | #include <linux/serial_8250.h> |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 20 | #include <linux/serial_reg.h> |
| 21 | #include <linux/of.h> |
| 22 | #include <linux/of_irq.h> |
| 23 | #include <linux/of_platform.h> |
| 24 | #include <linux/platform_device.h> |
| 25 | #include <linux/slab.h> |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 26 | #include <linux/acpi.h> |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 27 | #include <linux/clk.h> |
Chen-Yu Tsai | 7fe090b | 2014-07-23 23:33:06 +0800 | [diff] [blame] | 28 | #include <linux/reset.h> |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 29 | #include <linux/pm_runtime.h> |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 30 | |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 31 | #include <asm/byteorder.h> |
| 32 | |
Heikki Krogerus | 7277b2a | 2013-01-10 11:25:12 +0200 | [diff] [blame] | 33 | #include "8250.h" |
| 34 | |
Heikki Krogerus | 30046df | 2013-01-10 11:25:09 +0200 | [diff] [blame] | 35 | /* Offsets for the DesignWare specific registers */ |
| 36 | #define DW_UART_USR 0x1f /* UART Status Register */ |
| 37 | #define DW_UART_CPR 0xf4 /* Component Parameter Register */ |
| 38 | #define DW_UART_UCV 0xf8 /* UART Component Version */ |
| 39 | |
| 40 | /* Component Parameter Register bits */ |
| 41 | #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0) |
| 42 | #define DW_UART_CPR_AFCE_MODE (1 << 4) |
| 43 | #define DW_UART_CPR_THRE_MODE (1 << 5) |
| 44 | #define DW_UART_CPR_SIR_MODE (1 << 6) |
| 45 | #define DW_UART_CPR_SIR_LP_MODE (1 << 7) |
| 46 | #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8) |
| 47 | #define DW_UART_CPR_FIFO_ACCESS (1 << 9) |
| 48 | #define DW_UART_CPR_FIFO_STAT (1 << 10) |
| 49 | #define DW_UART_CPR_SHADOW (1 << 11) |
| 50 | #define DW_UART_CPR_ENCODED_PARMS (1 << 12) |
| 51 | #define DW_UART_CPR_DMA_EXTRA (1 << 13) |
| 52 | #define DW_UART_CPR_FIFO_MODE (0xff << 16) |
| 53 | /* Helper for fifo size calculation */ |
| 54 | #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16) |
| 55 | |
Ed Blake | 0e0b989 | 2016-11-10 18:07:56 +0000 | [diff] [blame] | 56 | /* DesignWare specific register fields */ |
| 57 | #define DW_UART_MCR_SIRE BIT(6) |
Heikki Krogerus | 30046df | 2013-01-10 11:25:09 +0200 | [diff] [blame] | 58 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 59 | struct dw8250_data { |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 60 | u8 usr_reg; |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 61 | int line; |
Desmond Liu | dfd3766 | 2015-02-26 16:35:57 -0800 | [diff] [blame] | 62 | int msr_mask_on; |
| 63 | int msr_mask_off; |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 64 | struct clk *clk; |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 65 | struct clk *pclk; |
Chen-Yu Tsai | 7fe090b | 2014-07-23 23:33:06 +0800 | [diff] [blame] | 66 | struct reset_control *rst; |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 67 | struct uart_8250_dma dma; |
Heikki Krogerus | 4f04205 | 2015-09-21 14:17:27 +0300 | [diff] [blame] | 68 | |
| 69 | unsigned int skip_autocfg:1; |
Heikki Krogerus | c73942e | 2015-09-21 14:17:29 +0300 | [diff] [blame] | 70 | unsigned int uart_16550_compatible:1; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 71 | }; |
| 72 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 73 | static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value) |
| 74 | { |
| 75 | struct dw8250_data *d = p->private_data; |
| 76 | |
Desmond Liu | dfd3766 | 2015-02-26 16:35:57 -0800 | [diff] [blame] | 77 | /* Override any modem control signals if needed */ |
| 78 | if (offset == UART_MSR) { |
| 79 | value |= d->msr_mask_on; |
| 80 | value &= ~d->msr_mask_off; |
| 81 | } |
| 82 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 83 | return value; |
| 84 | } |
| 85 | |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 86 | static void dw8250_force_idle(struct uart_port *p) |
| 87 | { |
Andy Shevchenko | b1261c8 | 2014-07-14 14:26:14 +0300 | [diff] [blame] | 88 | struct uart_8250_port *up = up_to_u8250p(p); |
| 89 | |
| 90 | serial8250_clear_and_reinit_fifos(up); |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 91 | (void)p->serial_in(p, UART_RX); |
| 92 | } |
| 93 | |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 94 | static void dw8250_check_lcr(struct uart_port *p, int value) |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 95 | { |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 96 | void __iomem *offset = p->membase + (UART_LCR << p->regshift); |
| 97 | int tries = 1000; |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 98 | |
| 99 | /* Make sure LCR write wasn't ignored */ |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 100 | while (tries--) { |
| 101 | unsigned int lcr = p->serial_in(p, UART_LCR); |
| 102 | |
| 103 | if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR)) |
| 104 | return; |
| 105 | |
| 106 | dw8250_force_idle(p); |
| 107 | |
| 108 | #ifdef CONFIG_64BIT |
Kefeng Wang | 6550be9 | 2016-05-02 17:19:46 +0800 | [diff] [blame] | 109 | if (p->type == PORT_OCTEON) |
| 110 | __raw_writeq(value & 0xff, offset); |
| 111 | else |
| 112 | #endif |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 113 | if (p->iotype == UPIO_MEM32) |
| 114 | writel(value, offset); |
Noam Camus | 5a43140 | 2015-12-12 19:18:27 +0200 | [diff] [blame] | 115 | else if (p->iotype == UPIO_MEM32BE) |
| 116 | iowrite32be(value, offset); |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 117 | else |
| 118 | writeb(value, offset); |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 119 | } |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 120 | /* |
| 121 | * FIXME: this deadlocks if port->lock is already held |
| 122 | * dev_err(p->dev, "Couldn't set LCR to %d\n", value); |
| 123 | */ |
| 124 | } |
| 125 | |
| 126 | static void dw8250_serial_out(struct uart_port *p, int offset, int value) |
| 127 | { |
| 128 | struct dw8250_data *d = p->private_data; |
| 129 | |
| 130 | writeb(value, p->membase + (offset << p->regshift)); |
| 131 | |
| 132 | if (offset == UART_LCR && !d->uart_16550_compatible) |
| 133 | dw8250_check_lcr(p, value); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | static unsigned int dw8250_serial_in(struct uart_port *p, int offset) |
| 137 | { |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 138 | unsigned int value = readb(p->membase + (offset << p->regshift)); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 139 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 140 | return dw8250_modify_msr(p, offset, value); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 141 | } |
| 142 | |
David Daney | bca2092 | 2014-11-14 17:26:19 +0300 | [diff] [blame] | 143 | #ifdef CONFIG_64BIT |
| 144 | static unsigned int dw8250_serial_inq(struct uart_port *p, int offset) |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 145 | { |
David Daney | bca2092 | 2014-11-14 17:26:19 +0300 | [diff] [blame] | 146 | unsigned int value; |
| 147 | |
| 148 | value = (u8)__raw_readq(p->membase + (offset << p->regshift)); |
| 149 | |
| 150 | return dw8250_modify_msr(p, offset, value); |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 151 | } |
| 152 | |
David Daney | bca2092 | 2014-11-14 17:26:19 +0300 | [diff] [blame] | 153 | static void dw8250_serial_outq(struct uart_port *p, int offset, int value) |
| 154 | { |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 155 | struct dw8250_data *d = p->private_data; |
| 156 | |
David Daney | bca2092 | 2014-11-14 17:26:19 +0300 | [diff] [blame] | 157 | value &= 0xff; |
| 158 | __raw_writeq(value, p->membase + (offset << p->regshift)); |
| 159 | /* Read back to ensure register write ordering. */ |
| 160 | __raw_readq(p->membase + (UART_LCR << p->regshift)); |
| 161 | |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 162 | if (offset == UART_LCR && !d->uart_16550_compatible) |
| 163 | dw8250_check_lcr(p, value); |
David Daney | bca2092 | 2014-11-14 17:26:19 +0300 | [diff] [blame] | 164 | } |
| 165 | #endif /* CONFIG_64BIT */ |
| 166 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 167 | static void dw8250_serial_out32(struct uart_port *p, int offset, int value) |
| 168 | { |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 169 | struct dw8250_data *d = p->private_data; |
| 170 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 171 | writel(value, p->membase + (offset << p->regshift)); |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 172 | |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 173 | if (offset == UART_LCR && !d->uart_16550_compatible) |
| 174 | dw8250_check_lcr(p, value); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 175 | } |
| 176 | |
| 177 | static unsigned int dw8250_serial_in32(struct uart_port *p, int offset) |
| 178 | { |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 179 | unsigned int value = readl(p->membase + (offset << p->regshift)); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 180 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 181 | return dw8250_modify_msr(p, offset, value); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 182 | } |
| 183 | |
Noam Camus | 4625090 | 2015-12-12 19:18:26 +0200 | [diff] [blame] | 184 | static void dw8250_serial_out32be(struct uart_port *p, int offset, int value) |
| 185 | { |
| 186 | struct dw8250_data *d = p->private_data; |
| 187 | |
| 188 | iowrite32be(value, p->membase + (offset << p->regshift)); |
| 189 | |
| 190 | if (offset == UART_LCR && !d->uart_16550_compatible) |
| 191 | dw8250_check_lcr(p, value); |
| 192 | } |
| 193 | |
| 194 | static unsigned int dw8250_serial_in32be(struct uart_port *p, int offset) |
| 195 | { |
| 196 | unsigned int value = ioread32be(p->membase + (offset << p->regshift)); |
| 197 | |
| 198 | return dw8250_modify_msr(p, offset, value); |
| 199 | } |
| 200 | |
| 201 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 202 | static int dw8250_handle_irq(struct uart_port *p) |
| 203 | { |
Douglas Anderson | 424d791 | 2017-02-06 15:30:00 -0800 | [diff] [blame] | 204 | struct uart_8250_port *up = up_to_u8250p(p); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 205 | struct dw8250_data *d = p->private_data; |
| 206 | unsigned int iir = p->serial_in(p, UART_IIR); |
Douglas Anderson | 424d791 | 2017-02-06 15:30:00 -0800 | [diff] [blame] | 207 | unsigned int status; |
| 208 | unsigned long flags; |
| 209 | |
| 210 | /* |
| 211 | * There are ways to get Designware-based UARTs into a state where |
| 212 | * they are asserting UART_IIR_RX_TIMEOUT but there is no actual |
| 213 | * data available. If we see such a case then we'll do a bogus |
| 214 | * read. If we don't do this then the "RX TIMEOUT" interrupt will |
| 215 | * fire forever. |
| 216 | * |
| 217 | * This problem has only been observed so far when not in DMA mode |
| 218 | * so we limit the workaround only to non-DMA mode. |
| 219 | */ |
| 220 | if (!up->dma && ((iir & 0x3f) == UART_IIR_RX_TIMEOUT)) { |
| 221 | spin_lock_irqsave(&p->lock, flags); |
| 222 | status = p->serial_in(p, UART_LSR); |
| 223 | |
| 224 | if (!(status & (UART_LSR_DR | UART_LSR_BI))) |
| 225 | (void) p->serial_in(p, UART_RX); |
| 226 | |
| 227 | spin_unlock_irqrestore(&p->lock, flags); |
| 228 | } |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 229 | |
Andy Shevchenko | 34eefb59 | 2016-02-15 17:38:45 +0200 | [diff] [blame] | 230 | if (serial8250_handle_irq(p, iir)) |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 231 | return 1; |
Andy Shevchenko | 34eefb59 | 2016-02-15 17:38:45 +0200 | [diff] [blame] | 232 | |
| 233 | if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) { |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 234 | /* Clear the USR */ |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 235 | (void)p->serial_in(p, d->usr_reg); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 236 | |
| 237 | return 1; |
| 238 | } |
| 239 | |
| 240 | return 0; |
| 241 | } |
| 242 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 243 | static void |
| 244 | dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old) |
| 245 | { |
| 246 | if (!state) |
| 247 | pm_runtime_get_sync(port->dev); |
| 248 | |
| 249 | serial8250_do_pm(port, state, old); |
| 250 | |
| 251 | if (state) |
| 252 | pm_runtime_put_sync_suspend(port->dev); |
| 253 | } |
| 254 | |
Heikki Krogerus | 4e26b13 | 2014-06-05 16:51:40 +0300 | [diff] [blame] | 255 | static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios, |
| 256 | struct ktermios *old) |
| 257 | { |
| 258 | unsigned int baud = tty_termios_baud_rate(termios); |
| 259 | struct dw8250_data *d = p->private_data; |
Heiko Stuebner | 0949808 | 2017-03-09 07:41:16 +0100 | [diff] [blame] | 260 | long rate; |
Heikki Krogerus | 4e26b13 | 2014-06-05 16:51:40 +0300 | [diff] [blame] | 261 | int ret; |
| 262 | |
| 263 | if (IS_ERR(d->clk) || !old) |
| 264 | goto out; |
| 265 | |
Heikki Krogerus | 4e26b13 | 2014-06-05 16:51:40 +0300 | [diff] [blame] | 266 | clk_disable_unprepare(d->clk); |
| 267 | rate = clk_round_rate(d->clk, baud * 16); |
Heiko Stuebner | 0949808 | 2017-03-09 07:41:16 +0100 | [diff] [blame] | 268 | if (rate < 0) |
| 269 | ret = rate; |
James Hogan | b15bfbe | 2017-03-04 13:09:58 +0000 | [diff] [blame] | 270 | else if (rate == 0) |
| 271 | ret = -ENOENT; |
Heiko Stuebner | 0949808 | 2017-03-09 07:41:16 +0100 | [diff] [blame] | 272 | else |
| 273 | ret = clk_set_rate(d->clk, rate); |
Heikki Krogerus | 4e26b13 | 2014-06-05 16:51:40 +0300 | [diff] [blame] | 274 | clk_prepare_enable(d->clk); |
| 275 | |
| 276 | if (!ret) |
| 277 | p->uartclk = rate; |
Qipeng Zha | 0a6c301 | 2015-07-29 18:23:32 +0800 | [diff] [blame] | 278 | |
Jason Uy | 6a171b2 | 2017-01-11 11:48:20 -0800 | [diff] [blame] | 279 | out: |
Qipeng Zha | 0a6c301 | 2015-07-29 18:23:32 +0800 | [diff] [blame] | 280 | p->status &= ~UPSTAT_AUTOCTS; |
| 281 | if (termios->c_cflag & CRTSCTS) |
| 282 | p->status |= UPSTAT_AUTOCTS; |
| 283 | |
Heikki Krogerus | 4e26b13 | 2014-06-05 16:51:40 +0300 | [diff] [blame] | 284 | serial8250_do_set_termios(p, termios, old); |
| 285 | } |
| 286 | |
Ed Blake | 0e0b989 | 2016-11-10 18:07:56 +0000 | [diff] [blame] | 287 | static void dw8250_set_ldisc(struct uart_port *p, struct ktermios *termios) |
| 288 | { |
| 289 | struct uart_8250_port *up = up_to_u8250p(p); |
| 290 | unsigned int mcr = p->serial_in(p, UART_MCR); |
| 291 | |
| 292 | if (up->capabilities & UART_CAP_IRDA) { |
| 293 | if (termios->c_line == N_IRDA) |
| 294 | mcr |= DW_UART_MCR_SIRE; |
| 295 | else |
| 296 | mcr &= ~DW_UART_MCR_SIRE; |
| 297 | |
| 298 | p->serial_out(p, UART_MCR, mcr); |
| 299 | } |
| 300 | serial8250_do_set_ldisc(p, termios); |
| 301 | } |
| 302 | |
Heikki Krogerus | 1edb3cf | 2015-09-21 14:17:30 +0300 | [diff] [blame] | 303 | /* |
| 304 | * dw8250_fallback_dma_filter will prevent the UART from getting just any free |
| 305 | * channel on platforms that have DMA engines, but don't have any channels |
| 306 | * assigned to the UART. |
| 307 | * |
| 308 | * REVISIT: This is a work around for limitation in the DMA Engine API. Once the |
| 309 | * core problem is fixed, this function is no longer needed. |
| 310 | */ |
| 311 | static bool dw8250_fallback_dma_filter(struct dma_chan *chan, void *param) |
Heikki Krogerus | 7fb8c56 | 2013-09-05 17:34:54 +0300 | [diff] [blame] | 312 | { |
Andy Shevchenko | 9a1870c | 2014-08-19 20:29:22 +0300 | [diff] [blame] | 313 | return false; |
Heikki Krogerus | 7fb8c56 | 2013-09-05 17:34:54 +0300 | [diff] [blame] | 314 | } |
| 315 | |
Heikki Krogerus | 0788c39 | 2015-05-26 15:59:32 +0300 | [diff] [blame] | 316 | static bool dw8250_idma_filter(struct dma_chan *chan, void *param) |
| 317 | { |
Heikki Krogerus | 83ce95e | 2015-09-21 14:17:31 +0300 | [diff] [blame] | 318 | return param == chan->device->dev->parent; |
Heikki Krogerus | 0788c39 | 2015-05-26 15:59:32 +0300 | [diff] [blame] | 319 | } |
| 320 | |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 321 | static void dw8250_quirks(struct uart_port *p, struct dw8250_data *data) |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 322 | { |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 323 | if (p->dev->of_node) { |
| 324 | struct device_node *np = p->dev->of_node; |
| 325 | int id; |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 326 | |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 327 | /* get index of serial line, if found in DT aliases */ |
| 328 | id = of_alias_get_id(np, "serial"); |
| 329 | if (id >= 0) |
| 330 | p->line = id; |
| 331 | #ifdef CONFIG_64BIT |
| 332 | if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) { |
| 333 | p->serial_in = dw8250_serial_inq; |
| 334 | p->serial_out = dw8250_serial_outq; |
| 335 | p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE; |
| 336 | p->type = PORT_OCTEON; |
| 337 | data->usr_reg = 0x27; |
| 338 | data->skip_autocfg = true; |
| 339 | } |
| 340 | #endif |
Noam Camus | 4625090 | 2015-12-12 19:18:26 +0200 | [diff] [blame] | 341 | if (of_device_is_big_endian(p->dev->of_node)) { |
| 342 | p->iotype = UPIO_MEM32BE; |
| 343 | p->serial_in = dw8250_serial_in32be; |
| 344 | p->serial_out = dw8250_serial_out32be; |
| 345 | } |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 346 | } else if (has_acpi_companion(p->dev)) { |
Heikki Krogerus | 20a875e | 2016-08-23 11:33:28 +0300 | [diff] [blame] | 347 | const struct acpi_device_id *id; |
| 348 | |
| 349 | id = acpi_match_device(p->dev->driver->acpi_match_table, |
| 350 | p->dev); |
| 351 | if (id && !strcmp(id->id, "APMC0D08")) { |
| 352 | p->iotype = UPIO_MEM32; |
| 353 | p->regshift = 2; |
| 354 | p->serial_in = dw8250_serial_in32; |
| 355 | data->uart_16550_compatible = true; |
| 356 | } |
Heikki Krogerus | 0788c39 | 2015-05-26 15:59:32 +0300 | [diff] [blame] | 357 | } |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 358 | |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 359 | /* Platforms with iDMA */ |
| 360 | if (platform_get_resource_byname(to_platform_device(p->dev), |
| 361 | IORESOURCE_MEM, "lpss_priv")) { |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 362 | data->dma.rx_param = p->dev->parent; |
| 363 | data->dma.tx_param = p->dev->parent; |
| 364 | data->dma.fn = dw8250_idma_filter; |
| 365 | } |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 366 | } |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 367 | |
Heikki Krogerus | 2338a75 | 2015-09-21 14:17:32 +0300 | [diff] [blame] | 368 | static void dw8250_setup_port(struct uart_port *p) |
| 369 | { |
| 370 | struct uart_8250_port *up = up_to_u8250p(p); |
| 371 | u32 reg; |
| 372 | |
| 373 | /* |
| 374 | * If the Component Version Register returns zero, we know that |
| 375 | * ADDITIONAL_FEATURES are not enabled. No need to go any further. |
| 376 | */ |
Noam Camus | 5a43140 | 2015-12-12 19:18:27 +0200 | [diff] [blame] | 377 | if (p->iotype == UPIO_MEM32BE) |
| 378 | reg = ioread32be(p->membase + DW_UART_UCV); |
| 379 | else |
| 380 | reg = readl(p->membase + DW_UART_UCV); |
Heikki Krogerus | 2338a75 | 2015-09-21 14:17:32 +0300 | [diff] [blame] | 381 | if (!reg) |
| 382 | return; |
| 383 | |
| 384 | dev_dbg(p->dev, "Designware UART version %c.%c%c\n", |
| 385 | (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff); |
| 386 | |
Noam Camus | 5a43140 | 2015-12-12 19:18:27 +0200 | [diff] [blame] | 387 | if (p->iotype == UPIO_MEM32BE) |
| 388 | reg = ioread32be(p->membase + DW_UART_CPR); |
| 389 | else |
| 390 | reg = readl(p->membase + DW_UART_CPR); |
Heikki Krogerus | 2338a75 | 2015-09-21 14:17:32 +0300 | [diff] [blame] | 391 | if (!reg) |
| 392 | return; |
| 393 | |
| 394 | /* Select the type based on fifo */ |
| 395 | if (reg & DW_UART_CPR_FIFO_MODE) { |
| 396 | p->type = PORT_16550A; |
| 397 | p->flags |= UPF_FIXED_TYPE; |
| 398 | p->fifosize = DW_UART_CPR_FIFO_SIZE(reg); |
| 399 | up->capabilities = UART_CAP_FIFO; |
| 400 | } |
| 401 | |
| 402 | if (reg & DW_UART_CPR_AFCE_MODE) |
| 403 | up->capabilities |= UART_CAP_AFE; |
Ed Blake | 0e0b989 | 2016-11-10 18:07:56 +0000 | [diff] [blame] | 404 | |
| 405 | if (reg & DW_UART_CPR_SIR_MODE) |
| 406 | up->capabilities |= UART_CAP_IRDA; |
Heikki Krogerus | 2338a75 | 2015-09-21 14:17:32 +0300 | [diff] [blame] | 407 | } |
| 408 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 409 | static int dw8250_probe(struct platform_device *pdev) |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 410 | { |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 411 | struct uart_8250_port uart = {}; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 412 | struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Alexey Brodkin | 833b1f7 | 2015-03-03 18:11:14 +0300 | [diff] [blame] | 413 | int irq = platform_get_irq(pdev, 0); |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 414 | struct uart_port *p = &uart.port; |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 415 | struct device *dev = &pdev->dev; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 416 | struct dw8250_data *data; |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 417 | int err; |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 418 | u32 val; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 419 | |
Alexey Brodkin | 833b1f7 | 2015-03-03 18:11:14 +0300 | [diff] [blame] | 420 | if (!regs) { |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 421 | dev_err(dev, "no registers defined\n"); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 422 | return -EINVAL; |
| 423 | } |
| 424 | |
Alexey Brodkin | 833b1f7 | 2015-03-03 18:11:14 +0300 | [diff] [blame] | 425 | if (irq < 0) { |
| 426 | if (irq != -EPROBE_DEFER) |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 427 | dev_err(dev, "cannot get irq\n"); |
Alexey Brodkin | 833b1f7 | 2015-03-03 18:11:14 +0300 | [diff] [blame] | 428 | return irq; |
| 429 | } |
| 430 | |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 431 | spin_lock_init(&p->lock); |
| 432 | p->mapbase = regs->start; |
| 433 | p->irq = irq; |
| 434 | p->handle_irq = dw8250_handle_irq; |
| 435 | p->pm = dw8250_do_pm; |
| 436 | p->type = PORT_8250; |
Heikki Krogerus | 7693c79 | 2015-09-21 14:17:33 +0300 | [diff] [blame] | 437 | p->flags = UPF_SHARE_IRQ | UPF_FIXED_PORT; |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 438 | p->dev = dev; |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 439 | p->iotype = UPIO_MEM; |
| 440 | p->serial_in = dw8250_serial_in; |
| 441 | p->serial_out = dw8250_serial_out; |
Ed Blake | 0e0b989 | 2016-11-10 18:07:56 +0000 | [diff] [blame] | 442 | p->set_ldisc = dw8250_set_ldisc; |
Jason Uy | 6a171b2 | 2017-01-11 11:48:20 -0800 | [diff] [blame] | 443 | p->set_termios = dw8250_set_termios; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 444 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 445 | p->membase = devm_ioremap(dev, regs->start, resource_size(regs)); |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 446 | if (!p->membase) |
Heikki Krogerus | f93366f | 2013-01-10 11:25:07 +0200 | [diff] [blame] | 447 | return -ENOMEM; |
| 448 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 449 | data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 450 | if (!data) |
| 451 | return -ENOMEM; |
| 452 | |
Heikki Krogerus | 1edb3cf | 2015-09-21 14:17:30 +0300 | [diff] [blame] | 453 | data->dma.fn = dw8250_fallback_dma_filter; |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 454 | data->usr_reg = DW_UART_USR; |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 455 | p->private_data = data; |
Heikki Krogerus | 23f5b3f | 2015-03-18 12:55:13 +0200 | [diff] [blame] | 456 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 457 | data->uart_16550_compatible = device_property_read_bool(dev, |
Heikki Krogerus | c73942e | 2015-09-21 14:17:29 +0300 | [diff] [blame] | 458 | "snps,uart-16550-compatible"); |
| 459 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 460 | err = device_property_read_u32(dev, "reg-shift", &val); |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 461 | if (!err) |
| 462 | p->regshift = val; |
| 463 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 464 | err = device_property_read_u32(dev, "reg-io-width", &val); |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 465 | if (!err && val == 4) { |
| 466 | p->iotype = UPIO_MEM32; |
| 467 | p->serial_in = dw8250_serial_in32; |
| 468 | p->serial_out = dw8250_serial_out32; |
| 469 | } |
| 470 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 471 | if (device_property_read_bool(dev, "dcd-override")) { |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 472 | /* Always report DCD as active */ |
| 473 | data->msr_mask_on |= UART_MSR_DCD; |
| 474 | data->msr_mask_off |= UART_MSR_DDCD; |
| 475 | } |
| 476 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 477 | if (device_property_read_bool(dev, "dsr-override")) { |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 478 | /* Always report DSR as active */ |
| 479 | data->msr_mask_on |= UART_MSR_DSR; |
| 480 | data->msr_mask_off |= UART_MSR_DDSR; |
| 481 | } |
| 482 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 483 | if (device_property_read_bool(dev, "cts-override")) { |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 484 | /* Always report CTS as active */ |
| 485 | data->msr_mask_on |= UART_MSR_CTS; |
| 486 | data->msr_mask_off |= UART_MSR_DCTS; |
| 487 | } |
| 488 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 489 | if (device_property_read_bool(dev, "ri-override")) { |
Heikki Krogerus | 1bd8edb | 2015-09-21 14:17:25 +0300 | [diff] [blame] | 490 | /* Always report Ring indicator as inactive */ |
| 491 | data->msr_mask_off |= UART_MSR_RI; |
| 492 | data->msr_mask_off |= UART_MSR_TERI; |
| 493 | } |
| 494 | |
Heikki Krogerus | 23f5b3f | 2015-03-18 12:55:13 +0200 | [diff] [blame] | 495 | /* Always ask for fixed clock rate from a property. */ |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 496 | device_property_read_u32(dev, "clock-frequency", &p->uartclk); |
Heikki Krogerus | 23f5b3f | 2015-03-18 12:55:13 +0200 | [diff] [blame] | 497 | |
| 498 | /* If there is separate baudclk, get the rate from it. */ |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 499 | data->clk = devm_clk_get(dev, "baudclk"); |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 500 | if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER) |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 501 | data->clk = devm_clk_get(dev, NULL); |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 502 | if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER) |
| 503 | return -EPROBE_DEFER; |
Heikki Krogerus | 23f5b3f | 2015-03-18 12:55:13 +0200 | [diff] [blame] | 504 | if (!IS_ERR_OR_NULL(data->clk)) { |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 505 | err = clk_prepare_enable(data->clk); |
| 506 | if (err) |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 507 | dev_warn(dev, "could not enable optional baudclk: %d\n", |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 508 | err); |
| 509 | else |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 510 | p->uartclk = clk_get_rate(data->clk); |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 511 | } |
| 512 | |
Heikki Krogerus | 23f5b3f | 2015-03-18 12:55:13 +0200 | [diff] [blame] | 513 | /* If no clock rate is defined, fail. */ |
Heikki Krogerus | 78d3da7 | 2015-09-21 14:17:24 +0300 | [diff] [blame] | 514 | if (!p->uartclk) { |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 515 | dev_err(dev, "clock rate not defined\n"); |
Heikki Krogerus | 23f5b3f | 2015-03-18 12:55:13 +0200 | [diff] [blame] | 516 | return -EINVAL; |
| 517 | } |
| 518 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 519 | data->pclk = devm_clk_get(dev, "apb_pclk"); |
Kefeng Wang | e16b46f | 2016-08-24 16:33:33 +0800 | [diff] [blame] | 520 | if (IS_ERR(data->pclk) && PTR_ERR(data->pclk) == -EPROBE_DEFER) { |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 521 | err = -EPROBE_DEFER; |
| 522 | goto err_clk; |
| 523 | } |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 524 | if (!IS_ERR(data->pclk)) { |
| 525 | err = clk_prepare_enable(data->pclk); |
| 526 | if (err) { |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 527 | dev_err(dev, "could not enable apb_pclk\n"); |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 528 | goto err_clk; |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 529 | } |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 530 | } |
| 531 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 532 | data->rst = devm_reset_control_get_optional(dev, NULL); |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 533 | if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) { |
| 534 | err = -EPROBE_DEFER; |
| 535 | goto err_pclk; |
| 536 | } |
Chen-Yu Tsai | 7fe090b | 2014-07-23 23:33:06 +0800 | [diff] [blame] | 537 | if (!IS_ERR(data->rst)) |
| 538 | reset_control_deassert(data->rst); |
| 539 | |
Heikki Krogerus | 9e08fa5 | 2015-09-21 14:17:28 +0300 | [diff] [blame] | 540 | dw8250_quirks(p, data); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 541 | |
Heikki Krogerus | c73942e | 2015-09-21 14:17:29 +0300 | [diff] [blame] | 542 | /* If the Busy Functionality is not implemented, don't handle it */ |
Noam Camus | cdcea05 | 2015-12-12 19:18:25 +0200 | [diff] [blame] | 543 | if (data->uart_16550_compatible) |
Heikki Krogerus | c73942e | 2015-09-21 14:17:29 +0300 | [diff] [blame] | 544 | p->handle_irq = NULL; |
Heikki Krogerus | c73942e | 2015-09-21 14:17:29 +0300 | [diff] [blame] | 545 | |
Heikki Krogerus | 4f04205 | 2015-09-21 14:17:27 +0300 | [diff] [blame] | 546 | if (!data->skip_autocfg) |
Heikki Krogerus | 2338a75 | 2015-09-21 14:17:32 +0300 | [diff] [blame] | 547 | dw8250_setup_port(p); |
Heikki Krogerus | 4f04205 | 2015-09-21 14:17:27 +0300 | [diff] [blame] | 548 | |
Heikki Krogerus | 2559318 | 2015-09-21 14:17:26 +0300 | [diff] [blame] | 549 | /* If we have a valid fifosize, try hooking up DMA */ |
| 550 | if (p->fifosize) { |
| 551 | data->dma.rxconf.src_maxburst = p->fifosize / 4; |
| 552 | data->dma.txconf.dst_maxburst = p->fifosize / 4; |
| 553 | uart.dma = &data->dma; |
| 554 | } |
| 555 | |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 556 | data->line = serial8250_register_8250_port(&uart); |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 557 | if (data->line < 0) { |
| 558 | err = data->line; |
| 559 | goto err_reset; |
| 560 | } |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 561 | |
| 562 | platform_set_drvdata(pdev, data); |
| 563 | |
Kefeng Wang | 2cb78ea | 2016-09-01 10:24:19 +0800 | [diff] [blame] | 564 | pm_runtime_set_active(dev); |
| 565 | pm_runtime_enable(dev); |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 566 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 567 | return 0; |
Chen-Yu Tsai | c8ed99d | 2014-07-23 23:33:07 +0800 | [diff] [blame] | 568 | |
| 569 | err_reset: |
| 570 | if (!IS_ERR(data->rst)) |
| 571 | reset_control_assert(data->rst); |
| 572 | |
| 573 | err_pclk: |
| 574 | if (!IS_ERR(data->pclk)) |
| 575 | clk_disable_unprepare(data->pclk); |
| 576 | |
| 577 | err_clk: |
| 578 | if (!IS_ERR(data->clk)) |
| 579 | clk_disable_unprepare(data->clk); |
| 580 | |
| 581 | return err; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 582 | } |
| 583 | |
Bill Pemberton | ae8d8a1 | 2012-11-19 13:26:18 -0500 | [diff] [blame] | 584 | static int dw8250_remove(struct platform_device *pdev) |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 585 | { |
| 586 | struct dw8250_data *data = platform_get_drvdata(pdev); |
| 587 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 588 | pm_runtime_get_sync(&pdev->dev); |
| 589 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 590 | serial8250_unregister_port(data->line); |
| 591 | |
Chen-Yu Tsai | 7fe090b | 2014-07-23 23:33:06 +0800 | [diff] [blame] | 592 | if (!IS_ERR(data->rst)) |
| 593 | reset_control_assert(data->rst); |
| 594 | |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 595 | if (!IS_ERR(data->pclk)) |
| 596 | clk_disable_unprepare(data->pclk); |
| 597 | |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 598 | if (!IS_ERR(data->clk)) |
| 599 | clk_disable_unprepare(data->clk); |
| 600 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 601 | pm_runtime_disable(&pdev->dev); |
| 602 | pm_runtime_put_noidle(&pdev->dev); |
| 603 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 604 | return 0; |
| 605 | } |
| 606 | |
Mika Westerberg | 13b949f | 2014-01-16 14:55:57 +0200 | [diff] [blame] | 607 | #ifdef CONFIG_PM_SLEEP |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 608 | static int dw8250_suspend(struct device *dev) |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 609 | { |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 610 | struct dw8250_data *data = dev_get_drvdata(dev); |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 611 | |
| 612 | serial8250_suspend_port(data->line); |
| 613 | |
| 614 | return 0; |
| 615 | } |
| 616 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 617 | static int dw8250_resume(struct device *dev) |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 618 | { |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 619 | struct dw8250_data *data = dev_get_drvdata(dev); |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 620 | |
| 621 | serial8250_resume_port(data->line); |
| 622 | |
| 623 | return 0; |
| 624 | } |
Mika Westerberg | 13b949f | 2014-01-16 14:55:57 +0200 | [diff] [blame] | 625 | #endif /* CONFIG_PM_SLEEP */ |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 626 | |
Rafael J. Wysocki | d39fe4e | 2014-12-13 00:41:36 +0100 | [diff] [blame] | 627 | #ifdef CONFIG_PM |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 628 | static int dw8250_runtime_suspend(struct device *dev) |
| 629 | { |
| 630 | struct dw8250_data *data = dev_get_drvdata(dev); |
| 631 | |
Ezequiel Garcia | dbd2df8 | 2013-05-07 08:27:16 -0300 | [diff] [blame] | 632 | if (!IS_ERR(data->clk)) |
| 633 | clk_disable_unprepare(data->clk); |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 634 | |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 635 | if (!IS_ERR(data->pclk)) |
| 636 | clk_disable_unprepare(data->pclk); |
| 637 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 638 | return 0; |
| 639 | } |
| 640 | |
| 641 | static int dw8250_runtime_resume(struct device *dev) |
| 642 | { |
| 643 | struct dw8250_data *data = dev_get_drvdata(dev); |
| 644 | |
Heiko Stübner | 7d78cbe | 2014-06-16 15:25:17 +0200 | [diff] [blame] | 645 | if (!IS_ERR(data->pclk)) |
| 646 | clk_prepare_enable(data->pclk); |
| 647 | |
Ezequiel Garcia | dbd2df8 | 2013-05-07 08:27:16 -0300 | [diff] [blame] | 648 | if (!IS_ERR(data->clk)) |
| 649 | clk_prepare_enable(data->clk); |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 650 | |
| 651 | return 0; |
| 652 | } |
| 653 | #endif |
| 654 | |
| 655 | static const struct dev_pm_ops dw8250_pm_ops = { |
| 656 | SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume) |
| 657 | SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL) |
| 658 | }; |
| 659 | |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 660 | static const struct of_device_id dw8250_of_match[] = { |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 661 | { .compatible = "snps,dw-apb-uart" }, |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 662 | { .compatible = "cavium,octeon-3860-uart" }, |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 663 | { /* Sentinel */ } |
| 664 | }; |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 665 | MODULE_DEVICE_TABLE(of, dw8250_of_match); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 666 | |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 667 | static const struct acpi_device_id dw8250_acpi_match[] = { |
Heikki Krogerus | aea02e8 | 2013-04-10 16:58:29 +0300 | [diff] [blame] | 668 | { "INT33C4", 0 }, |
| 669 | { "INT33C5", 0 }, |
Mika Westerberg | d24c195 | 2013-12-10 12:56:59 +0200 | [diff] [blame] | 670 | { "INT3434", 0 }, |
| 671 | { "INT3435", 0 }, |
Heikki Krogerus | 4e26b13 | 2014-06-05 16:51:40 +0300 | [diff] [blame] | 672 | { "80860F0A", 0 }, |
Alan Cox | f174442 | 2014-08-19 16:34:49 +0300 | [diff] [blame] | 673 | { "8086228A", 0 }, |
Feng Kan | 5e1aeea | 2014-12-05 17:45:57 -0800 | [diff] [blame] | 674 | { "APMC0D08", 0}, |
Ken Xue | 5ef86b7 | 2015-03-09 17:10:13 +0800 | [diff] [blame] | 675 | { "AMD0020", 0 }, |
Wang Hongcheng | 204e986 | 2016-03-11 09:40:11 +0800 | [diff] [blame] | 676 | { "AMDI0020", 0 }, |
Kefeng Wang | e06b6b8 | 2016-08-31 11:29:12 +0800 | [diff] [blame] | 677 | { "HISI0031", 0 }, |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 678 | { }, |
| 679 | }; |
| 680 | MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match); |
| 681 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 682 | static struct platform_driver dw8250_platform_driver = { |
| 683 | .driver = { |
| 684 | .name = "dw-apb-uart", |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 685 | .pm = &dw8250_pm_ops, |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 686 | .of_match_table = dw8250_of_match, |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 687 | .acpi_match_table = ACPI_PTR(dw8250_acpi_match), |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 688 | }, |
| 689 | .probe = dw8250_probe, |
Bill Pemberton | 2d47b71 | 2012-11-19 13:21:34 -0500 | [diff] [blame] | 690 | .remove = dw8250_remove, |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 691 | }; |
| 692 | |
Axel Lin | c8381c15 | 2011-11-28 19:22:15 +0800 | [diff] [blame] | 693 | module_platform_driver(dw8250_platform_driver); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 694 | |
| 695 | MODULE_AUTHOR("Jamie Iles"); |
| 696 | MODULE_LICENSE("GPL"); |
| 697 | MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver"); |
Mika Westerberg | f3ac3fc | 2015-02-04 15:03:48 +0200 | [diff] [blame] | 698 | MODULE_ALIAS("platform:dw-apb-uart"); |