blob: 06fec5699cc8bd984e110a6b82b115b019e8f576 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02002 * sound/soc/omap/mcbsp.c
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02007 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Multichannel mode not supported.
15 */
16
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030020#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Peter Ujfalusif1991312012-08-16 16:41:00 +030027#include <linux/pm_runtime.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028
Arnd Bergmann22037472012-08-24 15:21:06 +020029#include <linux/platform_data/asoc-ti-mcbsp.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030
Peter Ujfalusi219f4312012-02-03 13:11:47 +020031#include "mcbsp.h"
32
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070033static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030034{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030035 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
36
37 if (mcbsp->pdata->reg_size == 2) {
38 ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
Victor Kamensky1b488a42013-11-16 02:01:19 +020039 writew_relaxed((u16)val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080040 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030041 ((u32 *)mcbsp->reg_cache)[reg] = val;
Victor Kamensky1b488a42013-11-16 02:01:19 +020042 writel_relaxed(val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080043 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030044}
45
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070046static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030047{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030048 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
49
50 if (mcbsp->pdata->reg_size == 2) {
Victor Kamensky1b488a42013-11-16 02:01:19 +020051 return !from_cache ? readw_relaxed(addr) :
Jarkko Nikulacdc715142011-09-26 10:45:39 +030052 ((u16 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080053 } else {
Victor Kamensky1b488a42013-11-16 02:01:19 +020054 return !from_cache ? readl_relaxed(addr) :
Jarkko Nikulacdc715142011-09-26 10:45:39 +030055 ((u32 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080056 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030057}
58
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070059static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000060{
Victor Kamensky1b488a42013-11-16 02:01:19 +020061 writel_relaxed(val, mcbsp->st_data->io_base_st + reg);
Eero Nurkkalad912fa92010-02-22 12:21:11 +000062}
63
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070064static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000065{
Victor Kamensky1b488a42013-11-16 02:01:19 +020066 return readl_relaxed(mcbsp->st_data->io_base_st + reg);
Eero Nurkkalad912fa92010-02-22 12:21:11 +000067}
Eero Nurkkalad912fa92010-02-22 12:21:11 +000068
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080069#define MCBSP_READ(mcbsp, reg) \
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080070 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080071#define MCBSP_WRITE(mcbsp, reg, val) \
72 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080073#define MCBSP_READ_CACHE(mcbsp, reg) \
74 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030075
Eero Nurkkalad912fa92010-02-22 12:21:11 +000076#define MCBSP_ST_READ(mcbsp, reg) \
77 omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
78#define MCBSP_ST_WRITE(mcbsp, reg, val) \
79 omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
80
Peter Ujfalusi45656b42012-02-14 18:20:58 +020081static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010082{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030083 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
84 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080085 MCBSP_READ(mcbsp, DRR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030086 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080087 MCBSP_READ(mcbsp, DRR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030088 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080089 MCBSP_READ(mcbsp, DXR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030090 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080091 MCBSP_READ(mcbsp, DXR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030092 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080093 MCBSP_READ(mcbsp, SPCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030094 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080095 MCBSP_READ(mcbsp, SPCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030096 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080097 MCBSP_READ(mcbsp, RCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030098 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080099 MCBSP_READ(mcbsp, RCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300100 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800101 MCBSP_READ(mcbsp, XCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300102 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800103 MCBSP_READ(mcbsp, XCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300104 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800105 MCBSP_READ(mcbsp, SRGR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300106 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800107 MCBSP_READ(mcbsp, SRGR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300108 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800109 MCBSP_READ(mcbsp, PCR0));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300110 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100111}
112
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200113static irqreturn_t omap_mcbsp_irq_handler(int irq, void *dev_id)
114{
115 struct omap_mcbsp *mcbsp = dev_id;
116 u16 irqst;
117
118 irqst = MCBSP_READ(mcbsp, IRQST);
119 dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
120
121 if (irqst & RSYNCERREN)
122 dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
123 if (irqst & RFSREN)
124 dev_dbg(mcbsp->dev, "RX Frame Sync\n");
125 if (irqst & REOFEN)
126 dev_dbg(mcbsp->dev, "RX End Of Frame\n");
127 if (irqst & RRDYEN)
128 dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
129 if (irqst & RUNDFLEN)
130 dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
131 if (irqst & ROVFLEN)
132 dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
133
134 if (irqst & XSYNCERREN)
135 dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
136 if (irqst & XFSXEN)
137 dev_dbg(mcbsp->dev, "TX Frame Sync\n");
138 if (irqst & XEOFEN)
139 dev_dbg(mcbsp->dev, "TX End Of Frame\n");
140 if (irqst & XRDYEN)
141 dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
142 if (irqst & XUNDFLEN)
143 dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
144 if (irqst & XOVFLEN)
145 dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
146 if (irqst & XEMPTYEOFEN)
147 dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
148
149 MCBSP_WRITE(mcbsp, IRQST, irqst);
150
151 return IRQ_HANDLED;
152}
153
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700154static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100155{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400156 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700157 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100158
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800159 irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700160 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100161
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700162 if (irqst_spcr2 & XSYNC_ERR) {
163 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
164 irqst_spcr2);
165 /* Writing zero to XSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000166 MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700167 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300168
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100169 return IRQ_HANDLED;
170}
171
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700172static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100173{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400174 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700175 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100176
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800177 irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700178 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100179
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700180 if (irqst_spcr1 & RSYNC_ERR) {
181 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
182 irqst_spcr1);
183 /* Writing zero to RSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000184 MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700185 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300186
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100187 return IRQ_HANDLED;
188}
189
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100190/*
191 * omap_mcbsp_config simply write a config to the
192 * appropriate McBSP.
193 * You either call this function or set the McBSP registers
194 * by yourself before calling omap_mcbsp_start().
195 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200196void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
197 const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100198{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300199 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
200 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100201
202 /* We write the given config */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800203 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
204 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
205 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
206 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
207 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
208 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
209 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
210 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
211 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
212 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
213 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
Jarkko Nikula88408232011-09-26 10:45:41 +0300214 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800215 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
216 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200217 }
Peter Ujfalusi08905d82012-03-05 11:27:40 +0200218 /* Enable wakeup behavior */
219 if (mcbsp->pdata->has_wakeup)
220 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200221
222 /* Enable TX/RX sync error interrupts by default */
223 if (mcbsp->irq)
Peter Ujfalusi4e85e772016-08-12 13:52:10 +0300224 MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN |
225 RUNDFLEN | ROVFLEN | XUNDFLEN | XOVFLEN);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100227
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530228/**
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530229 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
230 * @id - mcbsp id
231 * @stream - indicates the direction of data flow (rx or tx)
232 *
233 * Returns the address of mcbsp data transmit register or data receive register
234 * to be used by DMA for transferring/receiving data based on the value of
235 * @stream for the requested mcbsp given by @id
236 */
Peter Ujfalusib8fb4902012-02-14 15:41:29 +0200237static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
238 unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530239{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530240 int data_reg;
241
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300242 if (mcbsp->pdata->reg_size == 2) {
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530243 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300244 data_reg = OMAP_MCBSP_REG_DRR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530245 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300246 data_reg = OMAP_MCBSP_REG_DXR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530247 } else {
248 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300249 data_reg = OMAP_MCBSP_REG_DRR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530250 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300251 data_reg = OMAP_MCBSP_REG_DXR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530252 }
253
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300254 return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530255}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530256
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000257static void omap_st_on(struct omap_mcbsp *mcbsp)
258{
259 unsigned int w;
260
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +0300261 if (mcbsp->pdata->force_ick_on)
262 mcbsp->pdata->force_ick_on(mcbsp->st_data->mcbsp_iclk, true);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000263
Peter Ujfalusid4e44f12016-03-18 12:28:49 +0200264 /* Disable Sidetone clock auto-gating for normal operation */
265 w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
266 MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
267
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000268 /* Enable McBSP Sidetone */
269 w = MCBSP_READ(mcbsp, SSELCR);
270 MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
271
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000272 /* Enable Sidetone from Sidetone Core */
273 w = MCBSP_ST_READ(mcbsp, SSELCR);
274 MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
275}
276
277static void omap_st_off(struct omap_mcbsp *mcbsp)
278{
279 unsigned int w;
280
281 w = MCBSP_ST_READ(mcbsp, SSELCR);
282 MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
283
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000284 w = MCBSP_READ(mcbsp, SSELCR);
285 MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
286
Peter Ujfalusid4e44f12016-03-18 12:28:49 +0200287 /* Enable Sidetone clock auto-gating to reduce power consumption */
288 w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
289 MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
290
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +0300291 if (mcbsp->pdata->force_ick_on)
292 mcbsp->pdata->force_ick_on(mcbsp->st_data->mcbsp_iclk, false);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000293}
294
295static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
296{
297 u16 val, i;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000298
299 val = MCBSP_ST_READ(mcbsp, SSELCR);
300
301 if (val & ST_COEFFWREN)
302 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
303
304 MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
305
306 for (i = 0; i < 128; i++)
307 MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
308
309 i = 0;
310
311 val = MCBSP_ST_READ(mcbsp, SSELCR);
312 while (!(val & ST_COEFFWRDONE) && (++i < 1000))
313 val = MCBSP_ST_READ(mcbsp, SSELCR);
314
315 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
316
317 if (i == 1000)
318 dev_err(mcbsp->dev, "McBSP FIR load error!\n");
319}
320
321static void omap_st_chgain(struct omap_mcbsp *mcbsp)
322{
323 u16 w;
324 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000325
326 w = MCBSP_ST_READ(mcbsp, SSELCR);
327
328 MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
329 ST_CH1GAIN(st_data->ch1gain));
330}
331
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200332int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000333{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200334 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000335 int ret = 0;
336
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000337 if (!st_data)
338 return -ENOENT;
339
340 spin_lock_irq(&mcbsp->lock);
341 if (channel == 0)
342 st_data->ch0gain = chgain;
343 else if (channel == 1)
344 st_data->ch1gain = chgain;
345 else
346 ret = -EINVAL;
347
348 if (st_data->enabled)
349 omap_st_chgain(mcbsp);
350 spin_unlock_irq(&mcbsp->lock);
351
352 return ret;
353}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000354
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200355int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000356{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200357 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000358 int ret = 0;
359
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000360 if (!st_data)
361 return -ENOENT;
362
363 spin_lock_irq(&mcbsp->lock);
364 if (channel == 0)
365 *chgain = st_data->ch0gain;
366 else if (channel == 1)
367 *chgain = st_data->ch1gain;
368 else
369 ret = -EINVAL;
370 spin_unlock_irq(&mcbsp->lock);
371
372 return ret;
373}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000374
375static int omap_st_start(struct omap_mcbsp *mcbsp)
376{
377 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
378
Peter Ujfalusi58db1dc2012-02-23 15:40:55 +0200379 if (st_data->enabled && !st_data->running) {
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000380 omap_st_fir_write(mcbsp, st_data->taps);
381 omap_st_chgain(mcbsp);
382
383 if (!mcbsp->free) {
384 omap_st_on(mcbsp);
385 st_data->running = 1;
386 }
387 }
388
389 return 0;
390}
391
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200392int omap_st_enable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000393{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200394 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000395
396 if (!st_data)
397 return -ENODEV;
398
399 spin_lock_irq(&mcbsp->lock);
400 st_data->enabled = 1;
401 omap_st_start(mcbsp);
402 spin_unlock_irq(&mcbsp->lock);
403
404 return 0;
405}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000406
407static int omap_st_stop(struct omap_mcbsp *mcbsp)
408{
409 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
410
Peter Ujfalusi58db1dc2012-02-23 15:40:55 +0200411 if (st_data->running) {
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000412 if (!mcbsp->free) {
413 omap_st_off(mcbsp);
414 st_data->running = 0;
415 }
416 }
417
418 return 0;
419}
420
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200421int omap_st_disable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000422{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200423 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000424 int ret = 0;
425
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000426 if (!st_data)
427 return -ENODEV;
428
429 spin_lock_irq(&mcbsp->lock);
430 omap_st_stop(mcbsp);
431 st_data->enabled = 0;
432 spin_unlock_irq(&mcbsp->lock);
433
434 return ret;
435}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000436
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200437int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000438{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200439 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000440
441 if (!st_data)
442 return -ENODEV;
443
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000444 return st_data->enabled;
445}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000446
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300447/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300448 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
449 * The threshold parameter is 1 based, and it is converted (threshold - 1)
450 * for the THRSH2 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300451 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200452void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300453{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300454 if (mcbsp->pdata->buffer_size == 0)
455 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300456
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300457 if (threshold && threshold <= mcbsp->max_tx_thres)
458 MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300459}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300460
461/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300462 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
463 * The threshold parameter is 1 based, and it is converted (threshold - 1)
464 * for the THRSH1 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300465 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200466void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300467{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300468 if (mcbsp->pdata->buffer_size == 0)
469 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300470
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300471 if (threshold && threshold <= mcbsp->max_rx_thres)
472 MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300473}
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300474
475/*
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200476 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
477 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200478u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200479{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200480 u16 buffstat;
481
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300482 if (mcbsp->pdata->buffer_size == 0)
483 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200484
485 /* Returns the number of free locations in the buffer */
486 buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
487
488 /* Number of slots are different in McBSP ports */
Peter Ujfalusif10b8ad2010-06-03 07:39:34 +0300489 return mcbsp->pdata->buffer_size - buffstat;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200490}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200491
492/*
493 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
494 * to reach the threshold value (when the DMA will be triggered to read it)
495 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200496u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200497{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200498 u16 buffstat, threshold;
499
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300500 if (mcbsp->pdata->buffer_size == 0)
501 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200502
503 /* Returns the number of used locations in the buffer */
504 buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
505 /* RX threshold */
506 threshold = MCBSP_READ(mcbsp, THRSH1);
507
508 /* Return the number of location till we reach the threshold limit */
509 if (threshold <= buffstat)
510 return 0;
511 else
512 return threshold - buffstat;
513}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200514
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200515int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100516{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800517 void *reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518 int err;
519
Jarkko Nikulaac6747ca2011-09-26 10:45:43 +0300520 reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800521 if (!reg_cache) {
522 return -ENOMEM;
523 }
524
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300525 spin_lock(&mcbsp->lock);
526 if (!mcbsp->free) {
527 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
528 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800529 err = -EBUSY;
530 goto err_kfree;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100531 }
532
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800533 mcbsp->free = false;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800534 mcbsp->reg_cache = reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300535 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536
Russell Kingb820ce42009-01-23 10:26:46 +0000537 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200538 mcbsp->pdata->ops->request(mcbsp->id - 1);
Russell Kingb820ce42009-01-23 10:26:46 +0000539
Jarkko Nikula5a070552008-10-08 10:01:41 +0300540 /*
541 * Make sure that transmitter, receiver and sample-rate generator are
542 * not running before activating IRQs.
543 */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800544 MCBSP_WRITE(mcbsp, SPCR1, 0);
545 MCBSP_WRITE(mcbsp, SPCR2, 0);
Jarkko Nikula5a070552008-10-08 10:01:41 +0300546
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200547 if (mcbsp->irq) {
548 err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
549 "McBSP", (void *)mcbsp);
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000550 if (err != 0) {
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200551 dev_err(mcbsp->dev, "Unable to request IRQ\n");
552 goto err_clk_disable;
553 }
554 } else {
555 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
556 "McBSP TX", (void *)mcbsp);
557 if (err != 0) {
558 dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
559 goto err_clk_disable;
560 }
561
562 err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
563 "McBSP RX", (void *)mcbsp);
564 if (err != 0) {
565 dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000566 goto err_free_irq;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100567 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100568 }
569
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570 return 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800571err_free_irq:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800572 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800573err_clk_disable:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800574 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200575 mcbsp->pdata->ops->free(mcbsp->id - 1);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800576
Jarkko Nikula1a645882011-09-26 10:45:40 +0300577 /* Disable wakeup behavior */
578 if (mcbsp->pdata->has_wakeup)
579 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800580
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800581 spin_lock(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800582 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800583 mcbsp->reg_cache = NULL;
584err_kfree:
585 spin_unlock(&mcbsp->lock);
586 kfree(reg_cache);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800587
588 return err;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100589}
590
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200591void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100592{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800593 void *reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300594
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300595 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200596 mcbsp->pdata->ops->free(mcbsp->id - 1);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300597
Jarkko Nikula1a645882011-09-26 10:45:40 +0300598 /* Disable wakeup behavior */
599 if (mcbsp->pdata->has_wakeup)
600 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300601
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200602 /* Disable interrupt requests */
603 if (mcbsp->irq)
604 MCBSP_WRITE(mcbsp, IRQEN, 0);
605
606 if (mcbsp->irq) {
607 free_irq(mcbsp->irq, (void *)mcbsp);
608 } else {
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000609 free_irq(mcbsp->rx_irq, (void *)mcbsp);
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200610 free_irq(mcbsp->tx_irq, (void *)mcbsp);
611 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100612
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800613 reg_cache = mcbsp->reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614
Peter Ujfalusie3866152012-03-05 11:32:27 +0200615 /*
616 * Select CLKS source from internal source unconditionally before
617 * marking the McBSP port as free.
618 * If the external clock source via MCBSP_CLKS pin has been selected the
619 * system will refuse to enter idle if the CLKS pin source is not reset
620 * back to internal source.
621 */
Tony Lindgrene6507942012-11-21 09:42:25 -0800622 if (!mcbsp_omap1())
Peter Ujfalusie3866152012-03-05 11:32:27 +0200623 omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
624
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800625 spin_lock(&mcbsp->lock);
626 if (mcbsp->free)
627 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
628 else
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800629 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800630 mcbsp->reg_cache = NULL;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300631 spin_unlock(&mcbsp->lock);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800632
Markus Elfringbb66f2d2014-11-17 14:05:27 +0100633 kfree(reg_cache);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100634}
635
636/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300637 * Here we start the McBSP, by enabling transmitter, receiver or both.
638 * If no transmitter or receiver is active prior calling, then sample-rate
639 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100640 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200641void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100642{
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000643 int enable_srg = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100644 u16 w;
645
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300646 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000647 omap_st_start(mcbsp);
648
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000649 /* Only enable SRG, if McBSP is master */
650 w = MCBSP_READ_CACHE(mcbsp, PCR0);
651 if (w & (FSXM | FSRM | CLKXM | CLKRM))
652 enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
653 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300654
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000655 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300656 /* Start the sample generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800657 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800658 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300659 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100660
661 /* Enable transmitter and receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300662 tx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800663 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800664 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100665
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300666 rx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800667 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800668 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100669
Eduardo Valentin44a63112009-08-20 16:18:09 +0300670 /*
671 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
672 * REVISIT: 100us may give enough time for two CLKSRG, however
673 * due to some unknown PM related, clock gating etc. reason it
674 * is now at 500us.
675 */
676 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100677
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000678 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300679 /* Start frame sync */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800680 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800681 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300682 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100683
Jarkko Nikula88408232011-09-26 10:45:41 +0300684 if (mcbsp->pdata->has_ccr) {
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300685 /* Release the transmitter and receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800686 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300687 w &= ~(tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800688 MCBSP_WRITE(mcbsp, XCCR, w);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800689 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300690 w &= ~(rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800691 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300692 }
693
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100694 /* Dump McBSP Regs */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200695 omap_mcbsp_dump_reg(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100696}
697
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200698void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100699{
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300700 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701 u16 w;
702
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300703 /* Reset transmitter */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300704 tx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300705 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800706 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300707 w |= (tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800708 MCBSP_WRITE(mcbsp, XCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300709 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800710 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800711 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100712
713 /* Reset receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300714 rx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300715 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800716 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulaa93d4ed2009-10-14 09:56:35 -0700717 w |= (rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800718 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300719 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800720 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800721 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100722
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800723 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
724 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300725
726 if (idle) {
727 /* Reset the sample rate generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800728 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800729 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300730 }
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000731
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300732 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000733 omap_st_stop(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100734}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100735
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200736int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000737{
Peter Ujfalusif1991312012-08-16 16:41:00 +0300738 struct clk *fck_src;
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300739 const char *src;
Peter Ujfalusif1991312012-08-16 16:41:00 +0300740 int r;
Paul Walmsley69d042d2011-07-01 08:52:25 +0000741
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300742 if (fck_src_id == MCBSP_CLKS_PAD_SRC)
Peter Ujfalusif1991312012-08-16 16:41:00 +0300743 src = "pad_fck";
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300744 else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
Peter Ujfalusif1991312012-08-16 16:41:00 +0300745 src = "prcm_fck";
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300746 else
747 return -EINVAL;
748
Peter Ujfalusif1991312012-08-16 16:41:00 +0300749 fck_src = clk_get(mcbsp->dev, src);
750 if (IS_ERR(fck_src)) {
751 dev_err(mcbsp->dev, "CLKS: could not clk_get() %s\n", src);
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200752 return -EINVAL;
753 }
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300754
Peter Ujfalusif1991312012-08-16 16:41:00 +0300755 pm_runtime_put_sync(mcbsp->dev);
756
757 r = clk_set_parent(mcbsp->fclk, fck_src);
758 if (r) {
759 dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n",
760 src);
761 clk_put(fck_src);
762 return r;
763 }
764
765 pm_runtime_get_sync(mcbsp->dev);
766
767 clk_put(fck_src);
768
769 return 0;
770
Paul Walmsley69d042d2011-07-01 08:52:25 +0000771}
Paul Walmsley69d042d2011-07-01 08:52:25 +0000772
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300773#define max_thres(m) (mcbsp->pdata->buffer_size)
774#define valid_threshold(m, val) ((val) <= max_thres(m))
775#define THRESHOLD_PROP_BUILDER(prop) \
776static ssize_t prop##_show(struct device *dev, \
777 struct device_attribute *attr, char *buf) \
778{ \
779 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
780 \
781 return sprintf(buf, "%u\n", mcbsp->prop); \
782} \
783 \
784static ssize_t prop##_store(struct device *dev, \
785 struct device_attribute *attr, \
786 const char *buf, size_t size) \
787{ \
788 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
789 unsigned long val; \
790 int status; \
791 \
Jingoo Hanb785a492013-07-19 16:24:59 +0900792 status = kstrtoul(buf, 0, &val); \
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300793 if (status) \
794 return status; \
795 \
796 if (!valid_threshold(mcbsp, val)) \
797 return -EDOM; \
798 \
799 mcbsp->prop = val; \
800 return size; \
801} \
802 \
803static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
804
805THRESHOLD_PROP_BUILDER(max_tx_thres);
806THRESHOLD_PROP_BUILDER(max_rx_thres);
807
Jarkko Nikula9b300502009-08-24 17:45:50 +0300808static const char *dma_op_modes[] = {
Peter Ujfalusi09fa37a2012-03-15 12:29:49 +0200809 "element", "threshold",
Jarkko Nikula9b300502009-08-24 17:45:50 +0300810};
811
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300812static ssize_t dma_op_mode_show(struct device *dev,
813 struct device_attribute *attr, char *buf)
814{
815 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300816 int dma_op_mode, i = 0;
817 ssize_t len = 0;
818 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300819
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300820 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300821
Jarkko Nikula9b300502009-08-24 17:45:50 +0300822 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
823 if (dma_op_mode == i)
824 len += sprintf(buf + len, "[%s] ", *s);
825 else
826 len += sprintf(buf + len, "%s ", *s);
827 }
828 len += sprintf(buf + len, "\n");
829
830 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300831}
832
833static ssize_t dma_op_mode_store(struct device *dev,
834 struct device_attribute *attr,
835 const char *buf, size_t size)
836{
837 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300838 const char * const *s;
839 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300840
Jarkko Nikula9b300502009-08-24 17:45:50 +0300841 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
842 if (sysfs_streq(buf, *s))
843 break;
844
845 if (i == ARRAY_SIZE(dma_op_modes))
846 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300847
848 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300849 if (!mcbsp->free) {
850 size = -EBUSY;
851 goto unlock;
852 }
Jarkko Nikula9b300502009-08-24 17:45:50 +0300853 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300854
855unlock:
856 spin_unlock_irq(&mcbsp->lock);
857
858 return size;
859}
860
861static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
862
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300863static const struct attribute *additional_attrs[] = {
864 &dev_attr_max_tx_thres.attr,
865 &dev_attr_max_rx_thres.attr,
866 &dev_attr_dma_op_mode.attr,
867 NULL,
868};
869
870static const struct attribute_group additional_attr_group = {
871 .attrs = (struct attribute **)additional_attrs,
872};
873
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000874static ssize_t st_taps_show(struct device *dev,
875 struct device_attribute *attr, char *buf)
876{
877 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
878 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
879 ssize_t status = 0;
880 int i;
881
882 spin_lock_irq(&mcbsp->lock);
883 for (i = 0; i < st_data->nr_taps; i++)
884 status += sprintf(&buf[status], (i ? ", %d" : "%d"),
885 st_data->taps[i]);
886 if (i)
887 status += sprintf(&buf[status], "\n");
888 spin_unlock_irq(&mcbsp->lock);
889
890 return status;
891}
892
893static ssize_t st_taps_store(struct device *dev,
894 struct device_attribute *attr,
895 const char *buf, size_t size)
896{
897 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
898 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
899 int val, tmp, status, i = 0;
900
901 spin_lock_irq(&mcbsp->lock);
902 memset(st_data->taps, 0, sizeof(st_data->taps));
903 st_data->nr_taps = 0;
904
905 do {
906 status = sscanf(buf, "%d%n", &val, &tmp);
907 if (status < 0 || status == 0) {
908 size = -EINVAL;
909 goto out;
910 }
911 if (val < -32768 || val > 32767) {
912 size = -EINVAL;
913 goto out;
914 }
915 st_data->taps[i++] = val;
916 buf += tmp;
917 if (*buf != ',')
918 break;
919 buf++;
920 } while (1);
921
922 st_data->nr_taps = i;
923
924out:
925 spin_unlock_irq(&mcbsp->lock);
926
927 return size;
928}
929
930static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
931
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000932static const struct attribute *sidetone_attrs[] = {
933 &dev_attr_st_taps.attr,
934 NULL,
935};
936
937static const struct attribute_group sidetone_attr_group = {
938 .attrs = (struct attribute **)sidetone_attrs,
939};
940
Bill Pemberton7ff60002012-12-07 09:26:29 -0500941static int omap_st_add(struct omap_mcbsp *mcbsp, struct resource *res)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000942{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000943 struct omap_mcbsp_st_data *st_data;
944 int err;
945
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200946 st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
947 if (!st_data)
948 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000949
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +0300950 st_data->mcbsp_iclk = clk_get(mcbsp->dev, "ick");
951 if (IS_ERR(st_data->mcbsp_iclk)) {
952 dev_warn(mcbsp->dev,
953 "Failed to get ick, sidetone might be broken\n");
954 st_data->mcbsp_iclk = NULL;
955 }
956
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200957 st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
958 resource_size(res));
959 if (!st_data->io_base_st)
960 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000961
962 err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
963 if (err)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200964 return err;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000965
966 mcbsp->st_data = st_data;
967 return 0;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000968}
969
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100970/*
971 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
972 * 730 has only 2 McBSP, and both of them are MPU peripherals.
973 */
Bill Pemberton7ff60002012-12-07 09:26:29 -0500974int omap_mcbsp_init(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100975{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200976 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800977 struct resource *res;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300978 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100979
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300980 spin_lock_init(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800981 mcbsp->free = true;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300982
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800983 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Axel Lin5aec8922015-08-24 16:49:05 +0800984 if (!res)
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800985 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Axel Lin5aec8922015-08-24 16:49:05 +0800986
987 mcbsp->io_base = devm_ioremap_resource(&pdev->dev, res);
988 if (IS_ERR(mcbsp->io_base))
989 return PTR_ERR(mcbsp->io_base);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200990
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800991 mcbsp->phys_base = res->start;
Jarkko Nikulaac6747ca2011-09-26 10:45:43 +0300992 mcbsp->reg_cache_size = resource_size(res);
Russell Kingd592dd12008-09-04 14:25:42 +0100993
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800994 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
995 if (!res)
996 mcbsp->phys_dma_base = mcbsp->phys_base;
997 else
998 mcbsp->phys_dma_base = res->start;
999
Peter Ujfalusi35d210f2012-03-19 17:05:39 +02001000 /*
1001 * OMAP1, 2 uses two interrupt lines: TX, RX
1002 * OMAP2430, OMAP3 SoC have combined IRQ line as well.
1003 * OMAP4 and newer SoC only have the combined IRQ line.
1004 * Use the combined IRQ if available since it gives better debugging
1005 * possibilities.
1006 */
1007 mcbsp->irq = platform_get_irq_byname(pdev, "common");
1008 if (mcbsp->irq == -ENXIO) {
1009 mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001010
Peter Ujfalusi35d210f2012-03-19 17:05:39 +02001011 if (mcbsp->tx_irq == -ENXIO) {
1012 mcbsp->irq = platform_get_irq(pdev, 0);
1013 mcbsp->tx_irq = 0;
1014 } else {
1015 mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
1016 mcbsp->irq = 0;
1017 }
Peter Ujfalusi73c95222012-03-07 11:15:37 +02001018 }
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05301019
Peter Ujfalusi9ab1fac2013-07-11 14:35:46 +02001020 if (!pdev->dev.of_node) {
1021 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1022 if (!res) {
1023 dev_err(&pdev->dev, "invalid tx DMA channel\n");
1024 return -ENODEV;
1025 }
1026 mcbsp->dma_req[0] = res->start;
1027 mcbsp->dma_data[0].filter_data = &mcbsp->dma_req[0];
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001028
Peter Ujfalusi9ab1fac2013-07-11 14:35:46 +02001029 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1030 if (!res) {
1031 dev_err(&pdev->dev, "invalid rx DMA channel\n");
1032 return -ENODEV;
1033 }
1034 mcbsp->dma_req[1] = res->start;
1035 mcbsp->dma_data[1].filter_data = &mcbsp->dma_req[1];
1036 } else {
1037 mcbsp->dma_data[0].filter_data = "tx";
1038 mcbsp->dma_data[1].filter_data = "rx";
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001039 }
Peter Ujfalusi9ab1fac2013-07-11 14:35:46 +02001040
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +02001041 mcbsp->dma_data[0].addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
1042 mcbsp->dma_data[0].maxburst = 4;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001043
Peter Ujfalusi9ab1fac2013-07-11 14:35:46 +02001044 mcbsp->dma_data[1].addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
1045 mcbsp->dma_data[1].maxburst = 4;
1046
Russell Kingb820ce42009-01-23 10:26:46 +00001047 mcbsp->fclk = clk_get(&pdev->dev, "fck");
1048 if (IS_ERR(mcbsp->fclk)) {
1049 ret = PTR_ERR(mcbsp->fclk);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001050 dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
1051 return ret;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001052 }
1053
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001054 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1055 if (mcbsp->pdata->buffer_size) {
1056 /*
1057 * Initially configure the maximum thresholds to a safe value.
1058 * The McBSP FIFO usage with these values should not go under
1059 * 16 locations.
1060 * If the whole FIFO without safety buffer is used, than there
1061 * is a possibility that the DMA will be not able to push the
1062 * new data on time, causing channel shifts in runtime.
1063 */
1064 mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
1065 mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
1066
1067 ret = sysfs_create_group(&mcbsp->dev->kobj,
1068 &additional_attr_group);
1069 if (ret) {
1070 dev_err(mcbsp->dev,
1071 "Unable to create additional controls\n");
1072 goto err_thres;
1073 }
1074 } else {
1075 mcbsp->max_tx_thres = -EINVAL;
1076 mcbsp->max_rx_thres = -EINVAL;
1077 }
1078
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001079 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
1080 if (res) {
1081 ret = omap_st_add(mcbsp, res);
1082 if (ret) {
1083 dev_err(mcbsp->dev,
1084 "Unable to create sidetone controls\n");
1085 goto err_st;
1086 }
1087 }
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001088
Russell Kingd592dd12008-09-04 14:25:42 +01001089 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001090
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001091err_st:
1092 if (mcbsp->pdata->buffer_size)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001093 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001094err_thres:
1095 clk_put(mcbsp->fclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001096 return ret;
1097}
1098
Peter Ujfalusi6610d352016-05-30 11:23:48 +03001099void omap_mcbsp_cleanup(struct omap_mcbsp *mcbsp)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001100{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001101 if (mcbsp->pdata->buffer_size)
1102 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001103
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +03001104 if (mcbsp->st_data) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001105 sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +03001106 clk_put(mcbsp->st_data->mcbsp_iclk);
1107 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001108}